blob: 69a5c9f8246973c0a3b770a5ec82101a54510e6b [file] [log] [blame]
Mathieu Poirierad0dfdf2018-05-09 12:06:04 -06001/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * Copyright (c) 2012, The Linux Foundation. All rights reserved.
Pratik Patela06ae862014-11-03 11:07:35 -07004 */
5
6#ifndef _LINUX_CORESIGHT_H
7#define _LINUX_CORESIGHT_H
8
9#include <linux/device.h>
Mathieu Poirier882d5e12016-02-17 17:51:57 -070010#include <linux/perf_event.h>
Mark Brownff63ec12015-07-31 09:37:30 -060011#include <linux/sched.h>
Pratik Patela06ae862014-11-03 11:07:35 -070012
13/* Peripheral id registers (0xFD0-0xFEC) */
14#define CORESIGHT_PERIPHIDR4 0xfd0
15#define CORESIGHT_PERIPHIDR5 0xfd4
16#define CORESIGHT_PERIPHIDR6 0xfd8
17#define CORESIGHT_PERIPHIDR7 0xfdC
18#define CORESIGHT_PERIPHIDR0 0xfe0
19#define CORESIGHT_PERIPHIDR1 0xfe4
20#define CORESIGHT_PERIPHIDR2 0xfe8
21#define CORESIGHT_PERIPHIDR3 0xfeC
22/* Component id registers (0xFF0-0xFFC) */
23#define CORESIGHT_COMPIDR0 0xff0
24#define CORESIGHT_COMPIDR1 0xff4
25#define CORESIGHT_COMPIDR2 0xff8
26#define CORESIGHT_COMPIDR3 0xffC
27
28#define ETM_ARCH_V3_3 0x23
29#define ETM_ARCH_V3_5 0x25
30#define PFT_ARCH_V1_0 0x30
31#define PFT_ARCH_V1_1 0x31
32
33#define CORESIGHT_UNLOCK 0xc5acce55
34
35extern struct bus_type coresight_bustype;
36
37enum coresight_dev_type {
38 CORESIGHT_DEV_TYPE_NONE,
39 CORESIGHT_DEV_TYPE_SINK,
40 CORESIGHT_DEV_TYPE_LINK,
41 CORESIGHT_DEV_TYPE_LINKSINK,
42 CORESIGHT_DEV_TYPE_SOURCE,
43};
44
45enum coresight_dev_subtype_sink {
46 CORESIGHT_DEV_SUBTYPE_SINK_NONE,
47 CORESIGHT_DEV_SUBTYPE_SINK_PORT,
48 CORESIGHT_DEV_SUBTYPE_SINK_BUFFER,
49};
50
51enum coresight_dev_subtype_link {
52 CORESIGHT_DEV_SUBTYPE_LINK_NONE,
53 CORESIGHT_DEV_SUBTYPE_LINK_MERG,
54 CORESIGHT_DEV_SUBTYPE_LINK_SPLIT,
55 CORESIGHT_DEV_SUBTYPE_LINK_FIFO,
56};
57
58enum coresight_dev_subtype_source {
59 CORESIGHT_DEV_SUBTYPE_SOURCE_NONE,
60 CORESIGHT_DEV_SUBTYPE_SOURCE_PROC,
61 CORESIGHT_DEV_SUBTYPE_SOURCE_BUS,
62 CORESIGHT_DEV_SUBTYPE_SOURCE_SOFTWARE,
63};
64
65/**
66 * struct coresight_dev_subtype - further characterisation of a type
67 * @sink_subtype: type of sink this component is, as defined
68 by @coresight_dev_subtype_sink.
69 * @link_subtype: type of link this component is, as defined
70 by @coresight_dev_subtype_link.
71 * @source_subtype: type of source this component is, as defined
72 by @coresight_dev_subtype_source.
73 */
74struct coresight_dev_subtype {
75 enum coresight_dev_subtype_sink sink_subtype;
76 enum coresight_dev_subtype_link link_subtype;
77 enum coresight_dev_subtype_source source_subtype;
78};
79
80/**
81 * struct coresight_platform_data - data harvested from the DT specification
82 * @cpu: the CPU a source belongs to. Only applicable for ETM/PTMs.
83 * @name: name of the component as shown under sysfs.
84 * @nr_inport: number of input ports for this component.
Pankaj Dubey8ee885a2014-11-13 14:12:48 +053085 * @outports: list of remote endpoint port number.
Pratik Patela06ae862014-11-03 11:07:35 -070086 * @child_names:name of all child components connected to this device.
87 * @child_ports:child component port number the current component is
88 connected to.
89 * @nr_outport: number of output ports for this component.
Pratik Patela06ae862014-11-03 11:07:35 -070090 */
91struct coresight_platform_data {
92 int cpu;
93 const char *name;
94 int nr_inport;
95 int *outports;
96 const char **child_names;
97 int *child_ports;
98 int nr_outport;
Pratik Patela06ae862014-11-03 11:07:35 -070099};
100
101/**
102 * struct coresight_desc - description of a component required from drivers
103 * @type: as defined by @coresight_dev_type.
104 * @subtype: as defined by @coresight_dev_subtype.
105 * @ops: generic operations for this component, as defined
106 by @coresight_ops.
107 * @pdata: platform data collected from DT.
108 * @dev: The device entity associated to this component.
Pankaj Dubey8ee885a2014-11-13 14:12:48 +0530109 * @groups: operations specific to this component. These will end up
Pratik Patela06ae862014-11-03 11:07:35 -0700110 in the component's sysfs sub-directory.
111 */
112struct coresight_desc {
113 enum coresight_dev_type type;
114 struct coresight_dev_subtype subtype;
115 const struct coresight_ops *ops;
116 struct coresight_platform_data *pdata;
117 struct device *dev;
118 const struct attribute_group **groups;
119};
120
121/**
122 * struct coresight_connection - representation of a single connection
Pratik Patela06ae862014-11-03 11:07:35 -0700123 * @outport: a connection's output port number.
124 * @chid_name: remote component's name.
125 * @child_port: remote component's port number @output is connected to.
126 * @child_dev: a @coresight_device representation of the component
127 connected to @outport.
128 */
129struct coresight_connection {
130 int outport;
131 const char *child_name;
132 int child_port;
133 struct coresight_device *child_dev;
134};
135
136/**
137 * struct coresight_device - representation of a device as used by the framework
Pankaj Dubey8ee885a2014-11-13 14:12:48 +0530138 * @conns: array of coresight_connections associated to this component.
Pratik Patela06ae862014-11-03 11:07:35 -0700139 * @nr_inport: number of input port associated to this component.
140 * @nr_outport: number of output port associated to this component.
141 * @type: as defined by @coresight_dev_type.
142 * @subtype: as defined by @coresight_dev_subtype.
143 * @ops: generic operations for this component, as defined
144 by @coresight_ops.
145 * @dev: The device entity associated to this component.
146 * @refcnt: keep track of what is in use.
Pratik Patela06ae862014-11-03 11:07:35 -0700147 * @orphan: true if the component has connections that haven't been linked.
148 * @enable: 'true' if component is currently part of an active path.
149 * @activated: 'true' only if a _sink_ has been activated. A sink can be
150 activated but not yet enabled. Enabling for a _sink_
151 happens when a source has been selected for that it.
152 */
153struct coresight_device {
154 struct coresight_connection *conns;
155 int nr_inport;
156 int nr_outport;
157 enum coresight_dev_type type;
158 struct coresight_dev_subtype subtype;
159 const struct coresight_ops *ops;
160 struct device dev;
161 atomic_t *refcnt;
Pratik Patela06ae862014-11-03 11:07:35 -0700162 bool orphan;
163 bool enable; /* true only if configured as part of a path */
164 bool activated; /* true only if a sink is part of a path */
165};
166
167#define to_coresight_device(d) container_of(d, struct coresight_device, dev)
168
169#define source_ops(csdev) csdev->ops->source_ops
170#define sink_ops(csdev) csdev->ops->sink_ops
171#define link_ops(csdev) csdev->ops->link_ops
172
Pratik Patela06ae862014-11-03 11:07:35 -0700173/**
174 * struct coresight_ops_sink - basic operations for a sink
175 * Operations available for sinks
Mathieu Poirier2997aa42016-02-17 17:52:00 -0700176 * @enable: enables the sink.
177 * @disable: disables the sink.
178 * @alloc_buffer: initialises perf's ring buffer for trace collection.
179 * @free_buffer: release memory allocated in @get_config.
180 * @set_buffer: initialises buffer mechanic before a trace session.
181 * @reset_buffer: finalises buffer mechanic after a trace session.
182 * @update_buffer: update buffer pointers after a trace session.
Pratik Patela06ae862014-11-03 11:07:35 -0700183 */
184struct coresight_ops_sink {
Mathieu Poiriere827d452016-02-17 17:51:59 -0700185 int (*enable)(struct coresight_device *csdev, u32 mode);
Pratik Patela06ae862014-11-03 11:07:35 -0700186 void (*disable)(struct coresight_device *csdev);
Mathieu Poirier2997aa42016-02-17 17:52:00 -0700187 void *(*alloc_buffer)(struct coresight_device *csdev, int cpu,
188 void **pages, int nr_pages, bool overwrite);
189 void (*free_buffer)(void *config);
190 int (*set_buffer)(struct coresight_device *csdev,
191 struct perf_output_handle *handle,
192 void *sink_config);
193 unsigned long (*reset_buffer)(struct coresight_device *csdev,
194 struct perf_output_handle *handle,
Will Deaconf4c0b0a2017-02-20 15:33:50 +0200195 void *sink_config);
Mathieu Poirier2997aa42016-02-17 17:52:00 -0700196 void (*update_buffer)(struct coresight_device *csdev,
197 struct perf_output_handle *handle,
198 void *sink_config);
Pratik Patela06ae862014-11-03 11:07:35 -0700199};
200
201/**
202 * struct coresight_ops_link - basic operations for a link
203 * Operations available for links.
204 * @enable: enables flow between iport and oport.
205 * @disable: disables flow between iport and oport.
206 */
207struct coresight_ops_link {
208 int (*enable)(struct coresight_device *csdev, int iport, int oport);
209 void (*disable)(struct coresight_device *csdev, int iport, int oport);
210};
211
212/**
213 * struct coresight_ops_source - basic operations for a source
214 * Operations available for sources.
Mathieu Poirier52210c82016-02-02 14:14:01 -0700215 * @cpu_id: returns the value of the CPU number this component
216 * is associated to.
Pratik Patela06ae862014-11-03 11:07:35 -0700217 * @trace_id: returns the value of the component's trace ID as known
Mathieu Poirier882d5e12016-02-17 17:51:57 -0700218 * to the HW.
Mathieu Poirier1d27ff52015-10-07 09:26:39 -0600219 * @enable: enables tracing for a source.
Pratik Patela06ae862014-11-03 11:07:35 -0700220 * @disable: disables tracing for a source.
221 */
222struct coresight_ops_source {
Mathieu Poirier52210c82016-02-02 14:14:01 -0700223 int (*cpu_id)(struct coresight_device *csdev);
Pratik Patela06ae862014-11-03 11:07:35 -0700224 int (*trace_id)(struct coresight_device *csdev);
Mathieu Poirier882d5e12016-02-17 17:51:57 -0700225 int (*enable)(struct coresight_device *csdev,
Mathieu Poirier68905d72016-08-25 15:19:10 -0600226 struct perf_event *event, u32 mode);
227 void (*disable)(struct coresight_device *csdev,
228 struct perf_event *event);
Pratik Patela06ae862014-11-03 11:07:35 -0700229};
230
231struct coresight_ops {
232 const struct coresight_ops_sink *sink_ops;
233 const struct coresight_ops_link *link_ops;
234 const struct coresight_ops_source *source_ops;
235};
236
237#ifdef CONFIG_CORESIGHT
238extern struct coresight_device *
239coresight_register(struct coresight_desc *desc);
240extern void coresight_unregister(struct coresight_device *csdev);
241extern int coresight_enable(struct coresight_device *csdev);
242extern void coresight_disable(struct coresight_device *csdev);
Pratik Patela06ae862014-11-03 11:07:35 -0700243extern int coresight_timeout(void __iomem *addr, u32 offset,
244 int position, int value);
Pratik Patela06ae862014-11-03 11:07:35 -0700245#else
246static inline struct coresight_device *
247coresight_register(struct coresight_desc *desc) { return NULL; }
248static inline void coresight_unregister(struct coresight_device *csdev) {}
249static inline int
250coresight_enable(struct coresight_device *csdev) { return -ENOSYS; }
251static inline void coresight_disable(struct coresight_device *csdev) {}
Pratik Patela06ae862014-11-03 11:07:35 -0700252static inline int coresight_timeout(void __iomem *addr, u32 offset,
253 int position, int value) { return 1; }
Mathieu Poirierc61c4b52015-01-09 16:57:20 -0700254#endif
255
Pratik Patela06ae862014-11-03 11:07:35 -0700256#ifdef CONFIG_OF
Leo Yanc56cdd72017-06-05 14:15:15 -0600257extern int of_coresight_get_cpu(const struct device_node *node);
Leo Yanf42fe522017-06-05 14:15:06 -0600258extern struct coresight_platform_data *
259of_get_coresight_platform_data(struct device *dev,
260 const struct device_node *node);
Mathieu Poirierc61c4b52015-01-09 16:57:20 -0700261#else
Leo Yanc56cdd72017-06-05 14:15:15 -0600262static inline int of_coresight_get_cpu(const struct device_node *node)
263{ return 0; }
Pratik Patela06ae862014-11-03 11:07:35 -0700264static inline struct coresight_platform_data *of_get_coresight_platform_data(
Leo Yanf42fe522017-06-05 14:15:06 -0600265 struct device *dev, const struct device_node *node) { return NULL; }
Pratik Patela06ae862014-11-03 11:07:35 -0700266#endif
Pratik Patela06ae862014-11-03 11:07:35 -0700267
Pratik Patela06ae862014-11-03 11:07:35 -0700268#endif