blob: f557c3c3608007c9372906b608b3a0d1c17412a2 [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001/* SPDX-License-Identifier: GPL-2.0 */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00002/*******************************************************************************
3 *
4 * Intel Ethernet Controller XL710 Family Linux Driver
Shannon Nelson4fc8c672017-06-07 05:43:08 -04005 * Copyright(c) 2013 - 2017 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00006 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
Greg Rosedc641b72013-12-18 13:45:51 +000016 * You should have received a copy of the GNU General Public License along
17 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000018 *
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
21 *
22 * Contact Information:
23 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 *
26 ******************************************************************************/
27
28#ifndef _I40E_H_
29#define _I40E_H_
30
31#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +000032#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000033#include <linux/types.h>
34#include <linux/errno.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/aer.h>
38#include <linux/netdevice.h>
39#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000040#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000041#include <linux/slab.h>
42#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070043#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000044#include <linux/string.h>
45#include <linux/in.h>
46#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000047#include <linux/sctp.h>
48#include <linux/pkt_sched.h>
49#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000050#include <net/checksum.h>
51#include <net/ip6_checksum.h>
52#include <linux/ethtool.h>
53#include <linux/if_vlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000054#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000055#include <linux/clocksource.h>
56#include <linux/net_tstamp.h>
57#include <linux/ptp_clock_kernel.h>
Amritha Nambiara9ce82f2017-09-07 04:00:22 -070058#include <net/pkt_cls.h>
Amritha Nambiar2f4b4112017-10-27 02:36:01 -070059#include <net/tc_act/tc_gact.h>
60#include <net/tc_act/tc_mirred.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000061#include "i40e_type.h"
62#include "i40e_prototype.h"
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -060063#include "i40e_client.h"
Jesse Brandeburg55cdfd42017-05-11 11:23:10 -070064#include <linux/avf/virtchnl.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000065#include "i40e_virtchnl_pf.h"
66#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080067#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000068
69/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070070#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000071
Jeff Kirsherc57c9952016-08-19 21:47:41 -070072#define I40E_MAX_NUM_DESCRIPTORS 4096
73#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
74#define I40E_DEFAULT_NUM_DESCRIPTORS 512
75#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
76#define I40E_MIN_NUM_DESCRIPTORS 64
77#define I40E_MIN_MSIX 2
78#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070079#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040080/* max 16 qps */
81#define i40e_default_queues_per_vmdq(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040082 (((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070083#define I40E_DEFAULT_QUEUES_PER_VF 4
Alan Bradya3f5aa92017-07-14 09:27:08 -040084#define I40E_MAX_VF_QUEUES 16
Jeff Kirsherc57c9952016-08-19 21:47:41 -070085#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040086#define i40e_pf_get_max_q_per_tc(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040087 (((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070088#define I40E_FDIR_RING 0
89#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070090#define I40E_MAX_AQ_BUF_SIZE 4096
91#define I40E_AQ_LEN 256
92#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
93#define I40E_MAX_USER_PRIORITY 8
David Ertmanea6acb72016-09-20 07:10:50 -070094#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070095#define I40E_DEFAULT_MSG_ENABLE 4
96#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
97#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000098
Jeff Kirsherc57c9952016-08-19 21:47:41 -070099#define I40E_NVM_VERSION_LO_SHIFT 0
100#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
101#define I40E_NVM_VERSION_HI_SHIFT 12
102#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
103#define I40E_OEM_VER_BUILD_MASK 0xffff
104#define I40E_OEM_VER_PATCH_MASK 0xff
105#define I40E_OEM_VER_BUILD_SHIFT 8
106#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -0700107#define I40E_PHY_DEBUG_ALL \
108 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
109 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000110
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400111#define I40E_OEM_EETRACK_ID 0xffffffff
112#define I40E_OEM_GEN_SHIFT 24
113#define I40E_OEM_SNAP_MASK 0x00ff0000
114#define I40E_OEM_SNAP_SHIFT 16
115#define I40E_OEM_RELEASE_MASK 0x0000ffff
116
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000117/* The values in here are decimal coded as hex as is the case in the NVM map*/
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700118#define I40E_CURRENT_NVM_VERSION_HI 0x2
119#define I40E_CURRENT_NVM_VERSION_LO 0x40
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000120
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700121#define I40E_RX_DESC(R, i) \
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700122 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700123#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000124 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700125#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000126 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700127#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000128 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
129
130/* default to trying for four seconds */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700131#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000132
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700133/* BW rate limiting */
134#define I40E_BW_CREDIT_DIVISOR 50 /* 50Mbps per BW credit */
Alan Brady6c32e0d2017-10-09 15:48:45 -0700135#define I40E_BW_MBPS_DIVISOR 125000 /* rate / (1000000 / 8) Mbps */
136#define I40E_MAX_BW_INACTIVE_ACCUM 4 /* accumulate 4 credits max */
Amritha Nambiar5ecae412017-09-07 04:00:27 -0700137
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000138/* driver state flags */
139enum i40e_state_t {
140 __I40E_TESTING,
141 __I40E_CONFIG_BUSY,
142 __I40E_CONFIG_DONE,
143 __I40E_DOWN,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000144 __I40E_SERVICE_SCHED,
145 __I40E_ADMINQ_EVENT_PENDING,
146 __I40E_MDD_EVENT_PENDING,
147 __I40E_VFLR_EVENT_PENDING,
148 __I40E_RESET_RECOVERY_PENDING,
Jacob Kellerc17401a2017-07-14 09:27:02 -0400149 __I40E_MISC_IRQ_REQUESTED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000150 __I40E_RESET_INTR_RECEIVED,
151 __I40E_REINIT_REQUESTED,
152 __I40E_PF_RESET_REQUESTED,
153 __I40E_CORE_RESET_REQUESTED,
154 __I40E_GLOBAL_RESET_REQUESTED,
Shannon Nelson7823fe32013-11-16 10:00:45 +0000155 __I40E_EMP_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000156 __I40E_EMP_RESET_INTR_RECEIVED,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000157 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000158 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000159 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000160 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000161 __I40E_FD_FLUSH_REQUESTED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000162 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400163 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000164 __I40E_VF_DISABLE,
Jacob Kellerbfe040c2018-03-16 01:26:30 -0700165 __I40E_MACVLAN_SYNC_PENDING,
Jacob Keller41898c62018-03-16 01:26:31 -0700166 __I40E_UDP_FILTER_SYNC_PENDING,
Jacob Keller0da36b92017-04-19 09:25:55 -0400167 /* This must be last as it determines the size of the BITMAP */
168 __I40E_STATE_SIZE__,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000169};
170
Amritha Nambiarff424182017-09-07 04:00:11 -0700171#define I40E_PF_RESET_FLAG BIT_ULL(__I40E_PF_RESET_REQUESTED)
172
Jacob Kellerd19cb642017-04-21 13:38:05 -0700173/* VSI state flags */
174enum i40e_vsi_state_t {
175 __I40E_VSI_DOWN,
176 __I40E_VSI_NEEDS_RESTART,
177 __I40E_VSI_SYNCING_FILTERS,
178 __I40E_VSI_OVERFLOW_PROMISC,
179 __I40E_VSI_REINIT_REQUESTED,
180 __I40E_VSI_DOWN_REQUESTED,
Jacob Keller0da36b92017-04-19 09:25:55 -0400181 /* This must be last as it determines the size of the BITMAP */
182 __I40E_VSI_STATE_SIZE__,
Jacob Kellerd19cb642017-04-21 13:38:05 -0700183};
184
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000185enum i40e_interrupt_policy {
186 I40E_INTERRUPT_BEST_CASE,
187 I40E_INTERRUPT_MEDIUM,
188 I40E_INTERRUPT_LOWEST
189};
190
191struct i40e_lump_tracking {
192 u16 num_entries;
193 u16 search_hint;
194 u16 list[0];
195#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600196#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000197};
198
199#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000200#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
201#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000202#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000203#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000204
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700205#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
206#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
207#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000208
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000209enum i40e_fd_stat_idx {
210 I40E_FD_STAT_ATR,
211 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400212 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000213 I40E_FD_STAT_PF_COUNT
214};
215#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
216#define I40E_FD_ATR_STAT_IDX(pf_id) \
217 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
218#define I40E_FD_SB_STAT_IDX(pf_id) \
219 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400220#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
221 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000222
Jacob Kellere7930952017-02-06 14:38:49 -0800223/* The following structure contains the data parsed from the user-defined
224 * field of the ethtool_rx_flow_spec structure.
225 */
226struct i40e_rx_flow_userdef {
227 bool flex_filter;
228 u16 flex_word;
229 u16 flex_offset;
230};
231
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000232struct i40e_fdir_filter {
233 struct hlist_node fdir_node;
234 /* filter ipnut set */
235 u8 flow_type;
236 u8 ip4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000237 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800238 __be32 dst_ip;
239 __be32 src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 __be16 src_port;
241 __be16 dst_port;
242 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800243
244 /* Flexible data to match within the packet payload */
245 __be16 flex_word;
246 u16 flex_offset;
247 bool flex_filter;
248
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000250 u16 q_index;
251 u8 flex_off;
252 u8 pctype;
253 u16 dest_vsi;
254 u8 dest_ctl;
255 u8 fd_status;
256 u16 cnt_index;
257 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000258};
259
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700260#define I40E_CLOUD_FIELD_OMAC 0x01
261#define I40E_CLOUD_FIELD_IMAC 0x02
262#define I40E_CLOUD_FIELD_IVLAN 0x04
263#define I40E_CLOUD_FIELD_TEN_ID 0x08
264#define I40E_CLOUD_FIELD_IIP 0x10
265
266#define I40E_CLOUD_FILTER_FLAGS_OMAC I40E_CLOUD_FIELD_OMAC
267#define I40E_CLOUD_FILTER_FLAGS_IMAC I40E_CLOUD_FIELD_IMAC
268#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN (I40E_CLOUD_FIELD_IMAC | \
269 I40E_CLOUD_FIELD_IVLAN)
270#define I40E_CLOUD_FILTER_FLAGS_IMAC_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
271 I40E_CLOUD_FIELD_TEN_ID)
272#define I40E_CLOUD_FILTER_FLAGS_OMAC_TEN_ID_IMAC (I40E_CLOUD_FIELD_OMAC | \
273 I40E_CLOUD_FIELD_IMAC | \
274 I40E_CLOUD_FIELD_TEN_ID)
275#define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
276 I40E_CLOUD_FIELD_IVLAN | \
277 I40E_CLOUD_FIELD_TEN_ID)
278#define I40E_CLOUD_FILTER_FLAGS_IIP I40E_CLOUD_FIELD_IIP
279
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700280struct i40e_cloud_filter {
281 struct hlist_node cloud_node;
282 unsigned long cookie;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700283 /* cloud filter input set follows */
284 u8 dst_mac[ETH_ALEN];
285 u8 src_mac[ETH_ALEN];
286 __be16 vlan_id;
287 u16 seid; /* filter control */
288 __be16 dst_port;
289 __be16 src_port;
290 u32 tenant_id;
291 union {
292 struct {
293 struct in_addr dst_ip;
294 struct in_addr src_ip;
295 } v4;
296 struct {
297 struct in6_addr dst_ip6;
298 struct in6_addr src_ip6;
299 } v6;
300 } ip;
301#define dst_ipv6 ip.v6.dst_ip6.s6_addr32
302#define src_ipv6 ip.v6.src_ip6.s6_addr32
303#define dst_ipv4 ip.v4.dst_ip.s_addr
304#define src_ipv4 ip.v4.src_ip.s_addr
305 u16 n_proto; /* Ethernet Protocol */
306 u8 ip_proto; /* IPPROTO value */
307 u8 flags;
308#define I40E_CLOUD_TNL_TYPE_NONE 0xff
309 u8 tunnel_type;
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700310};
311
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800312#define I40E_ETH_P_LLDP 0x88cc
313
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000314#define I40E_DCB_PRIO_TYPE_STRICT 0
315#define I40E_DCB_PRIO_TYPE_ETS 1
316#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000317/* DCB per TC information data structure */
318struct i40e_tc_info {
319 u16 qoffset; /* Queue offset from base queue */
320 u16 qcount; /* Total Queues */
321 u8 netdev_tc; /* Netdev TC index if netdev associated */
322};
323
324/* TC configuration data structure */
325struct i40e_tc_configuration {
326 u8 numtc; /* Total number of enabled TCs */
327 u8 enabled_tc; /* TC map */
328 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
329};
330
Singhai, Anjali6a899022015-12-14 12:21:18 -0800331struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800332 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400333 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800334 u8 type;
335};
336
Jacob Keller0e588de2017-02-06 14:38:50 -0800337/* macros related to FLX_PIT */
338#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
339 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
340 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
341#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
342 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
343 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
344#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
345 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
346 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
347#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
348 I40E_FLEX_SET_FSIZE(fsize) | \
349 I40E_FLEX_SET_SRC_WORD(src))
350
351#define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
352 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
353 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
354#define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
355 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
356 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
357#define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
358 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
359 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
360
361#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
362
363/* macros related to GLQF_ORT */
364#define I40E_ORT_SET_IDX(idx) (((idx) << \
365 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
366 I40E_GLQF_ORT_PIT_INDX_MASK)
367
368#define I40E_ORT_SET_COUNT(count) (((count) << \
369 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
370 I40E_GLQF_ORT_FIELD_CNT_MASK)
371
372#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
373 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
374 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
375
376#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
377 I40E_ORT_SET_COUNT(count) | \
378 I40E_ORT_SET_PAYLOAD(payload))
379
380#define I40E_L3_GLQF_ORT_IDX 34
381#define I40E_L4_GLQF_ORT_IDX 35
382
383/* Flex PIT register index */
384#define I40E_FLEX_PIT_IDX_START_L2 0
385#define I40E_FLEX_PIT_IDX_START_L3 3
386#define I40E_FLEX_PIT_IDX_START_L4 6
387
388#define I40E_FLEX_PIT_TABLE_SIZE 3
389
390#define I40E_FLEX_DEST_UNUSED 63
391
392#define I40E_FLEX_INDEX_ENTRIES 8
393
394/* Flex MASK to disable all flexible entries */
395#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
396 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
397 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
398 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
399
400struct i40e_flex_pit {
401 struct list_head list;
402 u16 src_offset;
403 u8 pit_index;
404};
405
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700406struct i40e_channel {
407 struct list_head list;
408 bool initialized;
409 u8 type;
410 u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
411 u16 stat_counter_idx;
412 u16 base_queue;
413 u16 num_queue_pairs; /* Requested by user */
414 u16 seid;
415
416 u8 enabled_tc;
417 struct i40e_aqc_vsi_properties_data info;
418
Amritha Nambiar2027d4d2017-09-07 04:00:32 -0700419 u64 max_tx_rate;
420
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700421 /* track this channel belongs to which VSI */
422 struct i40e_vsi *parent_vsi;
423};
424
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000425/* struct that defines the Ethernet device */
426struct i40e_pf {
427 struct pci_dev *pdev;
428 struct i40e_hw hw;
Jacob Keller0da36b92017-04-19 09:25:55 -0400429 DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000430 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000431 bool fc_autoneg_status;
432
433 u16 eeprom_version;
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000434 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000435 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
436 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Rami Rosenec2f25d2017-08-19 00:20:31 +0300437 u16 num_req_vfs; /* num VFs requested for this PF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000438 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000439 u16 num_lan_qps; /* num lan queues this PF has set up */
440 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700441 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600442 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
443 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000444 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400445 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000446 u16 rss_size_max; /* HW defined max RSS queues */
447 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000448 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000449 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000450 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000451
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000452 struct hlist_head fdir_filter_list;
453 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000454 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000455 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000456 u32 fd_add_err;
457 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800458
459 /* Book-keeping of side-band filter count per flow-type.
460 * This is used to detect and handle input set changes for
461 * respective flow-type.
462 */
463 u16 fd_tcp4_filter_cnt;
464 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800465 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800466 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000467
Jacob Keller0e588de2017-02-06 14:38:50 -0800468 /* Flexible filter table values that need to be programmed into
469 * hardware, which expects L3 and L4 to be programmed separately. We
470 * need to ensure that the values are in ascended order and don't have
471 * duplicates, so we track each L3 and L4 values in separate lists.
472 */
473 struct list_head l3_flex_pit_list;
474 struct list_head l4_flex_pit_list;
475
Singhai, Anjali6a899022015-12-14 12:21:18 -0800476 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
477 u16 pending_udp_bitmap;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000478
Amritha Nambiaraaf66502017-10-27 02:35:56 -0700479 struct hlist_head cloud_filter_list;
480 u16 num_cloud_filters;
481
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000482 enum i40e_interrupt_policy int_policy;
483 u16 rx_itr_default;
484 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000485 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000486 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000487 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000488 unsigned long service_timer_period;
489 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000490 struct timer_list service_timer;
491 struct work_struct service_task;
492
Jacob Kellerb74f5712017-09-01 13:54:07 -0700493 u32 hw_features;
494#define I40E_HW_RSS_AQ_CAPABLE BIT(0)
495#define I40E_HW_128_QP_RSS_CAPABLE BIT(1)
496#define I40E_HW_ATR_EVICT_CAPABLE BIT(2)
497#define I40E_HW_WB_ON_ITR_CAPABLE BIT(3)
498#define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT(4)
499#define I40E_HW_NO_PCI_LINK_CHECK BIT(5)
500#define I40E_HW_100M_SGMII_CAPABLE BIT(6)
501#define I40E_HW_NO_DCB_SUPPORT BIT(7)
502#define I40E_HW_USE_SET_LLDP_MIB BIT(8)
503#define I40E_HW_GENEVE_OFFLOAD_CAPABLE BIT(9)
504#define I40E_HW_PTP_L4_CAPABLE BIT(10)
505#define I40E_HW_WOL_MC_MAGIC_PKT_WAKE BIT(11)
506#define I40E_HW_MPLS_HDR_OFFLOAD_CAPABLE BIT(12)
507#define I40E_HW_HAVE_CRT_RETIMER BIT(13)
508#define I40E_HW_OUTER_UDP_CSUM_CAPABLE BIT(14)
509#define I40E_HW_PHY_CONTROLS_LEDS BIT(15)
510#define I40E_HW_STOP_FW_LLDP BIT(16)
511#define I40E_HW_PORT_ID_VALID BIT(17)
512#define I40E_HW_RESTART_AUTONEG BIT(18)
Dave Ertman7b634352018-01-22 12:00:37 -0500513#define I40E_HW_STOPPABLE_FW_LLDP BIT(19)
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400514
Alice Michael60f481b2017-12-27 08:17:50 -0500515 u64 flags;
516#define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(0)
517#define I40E_FLAG_MSI_ENABLED BIT_ULL(1)
518#define I40E_FLAG_MSIX_ENABLED BIT_ULL(2)
519#define I40E_FLAG_RSS_ENABLED BIT_ULL(3)
520#define I40E_FLAG_VMDQ_ENABLED BIT_ULL(4)
Jacob Kellerbfe040c2018-03-16 01:26:30 -0700521/* Gap for BIT_ULL(5) */
Alice Michael60f481b2017-12-27 08:17:50 -0500522#define I40E_FLAG_SRIOV_ENABLED BIT_ULL(6)
523#define I40E_FLAG_DCB_CAPABLE BIT_ULL(7)
524#define I40E_FLAG_DCB_ENABLED BIT_ULL(8)
525#define I40E_FLAG_FD_SB_ENABLED BIT_ULL(9)
526#define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(10)
527#define I40E_FLAG_FD_SB_AUTO_DISABLED BIT_ULL(11)
528#define I40E_FLAG_FD_ATR_AUTO_DISABLED BIT_ULL(12)
529#define I40E_FLAG_MFP_ENABLED BIT_ULL(13)
Jacob Keller41898c62018-03-16 01:26:31 -0700530/* Gap for BIT_ULL(14) */
Alice Michael60f481b2017-12-27 08:17:50 -0500531#define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT_ULL(15)
532#define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(16)
533#define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(17)
534#define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(18)
535#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT_ULL(19)
536#define I40E_FLAG_TEMP_LINK_POLLING BIT_ULL(20)
537#define I40E_FLAG_LEGACY_RX BIT_ULL(21)
538#define I40E_FLAG_PTP BIT_ULL(22)
539#define I40E_FLAG_IWARP_ENABLED BIT_ULL(23)
540#define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT_ULL(24)
541#define I40E_FLAG_CLIENT_L2_CHANGE BIT_ULL(25)
542#define I40E_FLAG_CLIENT_RESET BIT_ULL(26)
543#define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED BIT_ULL(27)
544#define I40E_FLAG_SOURCE_PRUNING_DISABLED BIT_ULL(28)
545#define I40E_FLAG_TC_MQPRIO BIT_ULL(29)
546#define I40E_FLAG_FD_SB_INACTIVE BIT_ULL(30)
547#define I40E_FLAG_FD_SB_TO_CLOUD_FILTER BIT_ULL(31)
548#define I40E_FLAG_DISABLE_FW_LLDP BIT_ULL(32)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000549
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800550 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000551 bool stat_offsets_loaded;
552 struct i40e_hw_port_stats stats;
553 struct i40e_hw_port_stats stats_offsets;
554 u32 tx_timeout_count;
555 u32 tx_timeout_recovery_level;
556 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000557 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000558 u32 hw_csum_rx_error;
559 u32 led_status;
560 u16 corer_count; /* Core reset count */
561 u16 globr_count; /* Global reset count */
562 u16 empr_count; /* EMP reset count */
563 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000564 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000565
566 struct mutex switch_mutex;
567 u16 lan_vsi; /* our default LAN VSI */
568 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700569#define I40E_NO_VEB 0xffff
570#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000571 u16 next_vsi; /* Next unallocated VSI - 0-based! */
572 struct i40e_vsi **vsi;
573 struct i40e_veb *veb[I40E_MAX_VEB];
574
575 struct i40e_lump_tracking *qp_pile;
576 struct i40e_lump_tracking *irq_pile;
577
578 /* switch config info */
579 u16 pf_seid;
580 u16 main_vsi_seid;
581 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000582 struct kobject *switch_kobj;
583#ifdef CONFIG_DEBUG_FS
584 struct dentry *i40e_dbg_pf;
585#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400586 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000587
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000588 u16 instance; /* A unique number per i40e_pf instance in the system */
589
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000590 /* sr-iov config info */
591 struct i40e_vf *vf;
592 int num_alloc_vfs; /* actual number of VFs allocated */
593 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800594 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000595
596 /* DCBx/DCBNL capability for PF that indicates
597 * whether DCBx is managed by firmware or host
598 * based agent (LLDPAD). Also, indicates what
599 * flavor of DCBx protocol (IEEE/CEE) is supported
600 * by the device. For now we're supporting IEEE
601 * mode only.
602 */
603 u16 dcbx_cap;
604
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000605 struct i40e_filter_control_settings filter_settings;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000606
607 struct ptp_clock *ptp_clock;
608 struct ptp_clock_info ptp_caps;
609 struct sk_buff *ptp_tx_skb;
Jacob Keller0bc07062017-05-03 10:29:02 -0700610 unsigned long ptp_tx_start;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000611 struct hwtstamp_config tstamp_config;
Jacob Keller19551262016-10-05 09:30:43 -0700612 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000613 u64 ptp_base_adj;
614 u32 tx_hwtstamp_timeouts;
Jacob Keller2955fac2017-05-03 10:28:58 -0700615 u32 tx_hwtstamp_skipped;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000616 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700617 u32 latch_event_flags;
618 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
619 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000620 bool ptp_tx;
621 bool ptp_rx;
Helin Zhangacd65442015-10-26 19:44:28 -0400622 u16 rss_table_size; /* HW RSS table size */
Shannon Nelson4fc8c672017-06-07 05:43:08 -0400623 u32 max_bw;
624 u32 min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400625
626 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400627 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800628 u16 phy_led_val;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700629
630 u16 override_q_count;
Amritha Nambiar2f4b4112017-10-27 02:36:01 -0700631 u16 last_sw_conf_flags;
632 u16 last_sw_conf_valid_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000633};
634
Jacob Keller278e7d02016-10-05 09:30:37 -0700635/**
636 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
637 * @macaddr: the MAC Address as the base key
638 *
639 * Simply copies the address and returns it as a u64 for hashing
640 **/
641static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
642{
643 u64 key = 0;
644
645 ether_addr_copy((u8 *)&key, macaddr);
646 return key;
647}
648
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700649enum i40e_filter_state {
650 I40E_FILTER_INVALID = 0, /* Invalid state */
651 I40E_FILTER_NEW, /* New, not sent to FW yet */
652 I40E_FILTER_ACTIVE, /* Added to switch by FW */
653 I40E_FILTER_FAILED, /* Rejected by FW */
654 I40E_FILTER_REMOVE, /* To be removed */
655/* There is no 'removed' state; the filter struct is freed */
656};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000657struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700658 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000659 u8 macaddr[ETH_ALEN];
660#define I40E_VLAN_ANY -1
661 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700662 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000663};
664
Jacob Keller671889e2016-12-02 12:33:00 -0800665/* Wrapper structure to keep track of filters while we are preparing to send
666 * firmware commands. We cannot send firmware commands while holding a
667 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
668 * a separate structure, which will track the state change and update the real
669 * filter while under lock. We can't simply hold the filters in a separate
670 * list, as this opens a window for a race condition when adding new MAC
671 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
672 */
673struct i40e_new_mac_filter {
674 struct hlist_node hlist;
675 struct i40e_mac_filter *f;
676
677 /* Track future changes to state separately */
678 enum i40e_filter_state state;
679};
680
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000681struct i40e_veb {
682 struct i40e_pf *pf;
683 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700684 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000685 u16 seid;
686 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700687 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000688 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000689 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000690 u16 flags;
691 u16 bw_limit;
692 u8 bw_max_quanta;
693 bool is_abs_credits;
694 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
695 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
696 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
697 struct kobject *kobj;
698 bool stat_offsets_loaded;
699 struct i40e_eth_stats stats;
700 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400701 struct i40e_veb_tc_stats tc_stats;
702 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000703};
704
705/* struct that defines a VSI, associated with a dev */
706struct i40e_vsi {
707 struct net_device *netdev;
708 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
709 bool netdev_registered;
710 bool stat_offsets_loaded;
711
712 u32 current_netdev_flags;
Jacob Keller0da36b92017-04-19 09:25:55 -0400713 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400714#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
715#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000716 unsigned long flags;
717
Jacob Keller278e7d02016-10-05 09:30:37 -0700718 /* Per VSI lock to protect elements/hash (MAC filter) */
719 spinlock_t mac_filter_hash_lock;
720 /* Fixed size hash table with 2^8 buckets for MAC filters */
721 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700722 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000723
724 /* VSI stats */
725 struct rtnl_link_stats64 net_stats;
726 struct rtnl_link_stats64 net_stats_offsets;
727 struct i40e_eth_stats eth_stats;
728 struct i40e_eth_stats eth_stats_offsets;
729 u32 tx_restart;
730 u32 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400731 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400732 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000733 u32 rx_buf_failed;
734 u32 rx_page_failed;
735
Alexander Duyck9f65e152013-09-28 06:00:58 +0000736 /* These are containers of ring pointers, allocated at run-time */
737 struct i40e_ring **rx_rings;
738 struct i40e_ring **tx_rings;
Björn Töpel74608d12017-05-24 07:55:35 +0200739 struct i40e_ring **xdp_rings; /* XDP Tx rings */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000740
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700741 u32 active_filters;
742 u32 promisc_threshold;
743
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000744 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700745 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000746
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700747 u16 rss_table_size; /* HW RSS table size */
748 u16 rss_size; /* Allocated RSS queues */
749 u8 *rss_hkey_user; /* User configured hash keys */
750 u8 *rss_lut_user; /* User configured lookup table entries */
751
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000752
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000753 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000754 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000755
Björn Töpel0c8493d2017-05-24 07:55:34 +0200756 struct bpf_prog *xdp_prog;
757
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000758 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000759 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000760 int num_q_vectors;
761 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000762 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000763
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700764 u16 seid; /* HW index of this VSI (absolute index) */
765 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000766 u16 uplink_seid;
767
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700768 u16 base_queue; /* vsi's first queue in hw array */
769 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
770 u16 req_queue_pairs; /* User requested queue pairs */
771 u16 num_queue_pairs; /* Used tx and rx pairs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000772 u16 num_desc;
773 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700774 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000775
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700776 struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000777 struct i40e_tc_configuration tc_config;
778 struct i40e_aqc_vsi_properties_data info;
779
780 /* VSI BW limit (absolute across all TCs) */
781 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
782 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
783
784 /* Relative TC credits across VSIs */
785 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
786 /* TC BW limit credits within VSI */
787 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
788 /* TC BW limit max quanta within VSI */
789 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
790
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700791 struct i40e_pf *back; /* Backreference to associated PF */
792 u16 idx; /* index in pf->vsi[] */
793 u16 veb_idx; /* index of VEB parent */
794 struct kobject *kobj; /* sysfs object */
795 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800796 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000797
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700798 /* channel specific fields */
799 u16 cnt_q_avail; /* num of queues available for channel usage */
800 u16 orig_rss_size;
801 u16 current_rss_size;
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700802 bool reconfig_rss;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700803
804 u16 next_base_queue; /* next queue to be used for channel setup */
805
806 struct list_head ch_list;
Amritha Nambiaraa5cb02a2017-10-27 02:35:40 -0700807 u16 tc_seid_map[I40E_MAX_TRAFFIC_CLASS];
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700808
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600809 void *priv; /* client driver data reference. */
810
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000811 /* VSI specific handlers */
812 irqreturn_t (*irq_handler)(int irq, void *data);
813} ____cacheline_internodealigned_in_smp;
814
815struct i40e_netdev_priv {
816 struct i40e_vsi *vsi;
817};
818
819/* struct that defines an interrupt vector */
820struct i40e_q_vector {
821 struct i40e_vsi *vsi;
822
823 u16 v_idx; /* index in the vsi->q_vector array. */
824 u16 reg_idx; /* register index of the interrupt */
825
826 struct napi_struct napi;
827
828 struct i40e_ring_container rx;
829 struct i40e_ring_container tx;
830
Alexander Duycka0073a42017-12-29 08:52:19 -0500831 u8 itr_countdown; /* when 0 should adjust adaptive ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000832 u8 num_ringpairs; /* total number of ring pairs in vector */
833
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000834 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700835 struct irq_affinity_notify affinity_notify;
836
Alexander Duyck493fb302013-09-28 07:01:44 +0000837 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000838 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400839 bool arm_wb_state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000840} ____cacheline_internodealigned_in_smp;
841
842/* lan device */
843struct i40e_device {
844 struct list_head list;
845 struct i40e_pf *pf;
846};
847
848/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400849 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000850 * @hw: ptr to the hardware info
851 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400852static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000853{
854 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400855 u32 full_ver;
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400856
857 full_ver = hw->nvm.oem_ver;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000858
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400859 if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
860 u8 gen, snap;
861 u16 release;
862
863 gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
864 snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
865 I40E_OEM_SNAP_SHIFT);
866 release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
867
868 snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
869 } else {
870 u8 ver, patch;
871 u16 build;
872
873 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
874 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
875 I40E_OEM_VER_BUILD_MASK);
876 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
877
878 snprintf(buf, sizeof(buf),
879 "%x.%02x 0x%x %d.%d.%d",
880 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
881 I40E_NVM_VERSION_HI_SHIFT,
882 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
883 I40E_NVM_VERSION_LO_SHIFT,
884 hw->nvm.eetrack, ver, build, patch);
885 }
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000886
887 return buf;
888}
889
890/**
891 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
892 * @netdev: the corresponding netdev
893 *
894 * Return the PF struct for the given netdev
895 **/
896static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
897{
898 struct i40e_netdev_priv *np = netdev_priv(netdev);
899 struct i40e_vsi *vsi = np->vsi;
900
901 return vsi->back;
902}
903
904static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
905 irqreturn_t (*irq_handler)(int, void *))
906{
907 vsi->irq_handler = irq_handler;
908}
909
910/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000911 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e2015-02-27 09:18:34 +0000912 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000913 **/
914static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
915{
916 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
917}
918
Jacob Keller36777d9f2017-03-07 15:05:23 -0800919/**
920 * i40e_read_fd_input_set - reads value of flow director input set register
921 * @pf: pointer to the PF struct
922 * @addr: register addr
923 *
924 * This function reads value of flow director input set register
925 * specified by 'addr' (which is specific to flow-type)
926 **/
927static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
928{
929 u64 val;
930
931 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
932 val <<= 32;
933 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
934
935 return val;
936}
937
Jacob Keller3bcee1e2017-02-06 14:38:46 -0800938/**
939 * i40e_write_fd_input_set - writes value into flow director input set register
940 * @pf: pointer to the PF struct
941 * @addr: register addr
942 * @val: value to be written
943 *
944 * This function writes specified value to the register specified by 'addr'.
945 * This register is input set register based on flow-type.
946 **/
947static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
948 u16 addr, u64 val)
949{
950 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
951 (u32)(val >> 32));
952 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
953 (u32)(val & 0xFFFFFFFFULL));
954}
955
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000956/* needed by i40e_ethtool.c */
957int i40e_up(struct i40e_vsi *vsi);
958void i40e_down(struct i40e_vsi *vsi);
959extern const char i40e_driver_name[];
960extern const char i40e_driver_version_str[];
Anjali Singhai Jain23326182013-11-26 10:49:22 +0000961void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -0400962void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -0400963int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
964int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -0700965void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
966 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -0700967struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -0700968/**
969 * i40e_find_vsi_by_type - Find and return Flow Director VSI
970 * @pf: PF to search for VSI
971 * @type: Value indicating type of VSI we are looking for
972 **/
973static inline struct i40e_vsi *
974i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
975{
976 int i;
977
978 for (i = 0; i < pf->num_alloc_vsi; i++) {
979 struct i40e_vsi *vsi = pf->vsi[i];
980
981 if (vsi && vsi->type == type)
982 return vsi;
983 }
984
985 return NULL;
986}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000987void i40e_update_stats(struct i40e_vsi *vsi);
988void i40e_update_eth_stats(struct i40e_vsi *vsi);
989struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
990int i40e_fetch_switch_configuration(struct i40e_pf *pf,
991 bool printconfig);
992
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000993int i40e_add_del_fdir(struct i40e_vsi *vsi,
994 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000995void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000996u32 i40e_get_current_fd_count(struct i40e_pf *pf);
997u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
998u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
999u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +00001000bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001001void i40e_set_ethtool_ops(struct net_device *netdev);
1002struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -07001003 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -08001004void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001005void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -08001006int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001007struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
1008 u16 uplink, u32 param1);
1009int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001010void i40e_service_event_schedule(struct i40e_pf *pf);
1011void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
1012 u8 *msg, u16 len);
1013
Filip Sadowski3aa7b742016-10-11 15:26:58 -07001014int i40e_vsi_start_rings(struct i40e_vsi *vsi);
1015void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -04001016void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
1017int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +00001018int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001019struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
1020 u16 downlink_seid, u8 enabled_tc);
1021void i40e_veb_release(struct i40e_veb *veb);
1022
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001023int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001024int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001025void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
1026void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
1027void i40e_pf_reset_stats(struct i40e_pf *pf);
1028#ifdef CONFIG_DEBUG_FS
1029void i40e_dbg_pf_init(struct i40e_pf *pf);
1030void i40e_dbg_pf_exit(struct i40e_pf *pf);
1031void i40e_dbg_init(void);
1032void i40e_dbg_exit(void);
1033#else
1034static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
1035static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
1036static inline void i40e_dbg_init(void) {}
1037static inline void i40e_dbg_exit(void) {}
1038#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001039/* needed by client drivers */
1040int i40e_lan_add_device(struct i40e_pf *pf);
1041int i40e_lan_del_device(struct i40e_pf *pf);
1042void i40e_client_subtask(struct i40e_pf *pf);
1043void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -06001044void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
1045void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
1046void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Shiraz Saleemddbb8d52018-03-19 09:28:03 -07001047void i40e_client_update_msix_info(struct i40e_pf *pf);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -08001048int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -04001049/**
1050 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
1051 * @vsi: pointer to a vsi
1052 * @vector: enable a particular Hw Interrupt vector, without base_vector
1053 **/
1054static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
1055{
1056 struct i40e_pf *pf = vsi->back;
1057 struct i40e_hw *hw = &pf->hw;
1058 u32 val;
1059
1060 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1061 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1062 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1063 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
1064 /* skip the flush */
1065}
1066
Mitch Williams2ef28cf2013-11-28 06:39:32 +00001067void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04001068void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001069int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +00001070int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +01001071int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +00001072int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001073void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -08001074int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001075int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -08001076void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001077void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -08001078struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
1079 const u8 *macaddr);
1080int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001081bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001082struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001083void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001084#ifdef CONFIG_I40E_DCB
1085void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +00001086 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001087 struct i40e_dcbx_config *new_cfg);
1088void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
1089void i40e_dcbnl_setup(struct i40e_vsi *vsi);
1090bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
1091 struct i40e_dcbx_config *old_cfg,
1092 struct i40e_dcbx_config *new_cfg);
1093#endif /* CONFIG_I40E_DCB */
Jacob Keller61189552017-05-03 10:29:01 -07001094void i40e_ptp_rx_hang(struct i40e_pf *pf);
Jacob Keller0bc07062017-05-03 10:29:02 -07001095void i40e_ptp_tx_hang(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001096void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
1097void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
1098void i40e_ptp_set_increment(struct i40e_pf *pf);
1099int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1100int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1101void i40e_ptp_init(struct i40e_pf *pf);
1102void i40e_ptp_stop(struct i40e_pf *pf);
Neerav Parikh51616012015-02-06 08:52:14 +00001103int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Shannon Nelson4fc8c672017-06-07 05:43:08 -04001104i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf);
1105i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf);
1106i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -04001107void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001108
1109static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
1110{
1111 return !!vsi->xdp_prog;
1112}
Amritha Nambiar8f88b302017-09-07 04:00:17 -07001113
1114int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
Amritha Nambiar5ecae412017-09-07 04:00:27 -07001115int i40e_set_bw_limit(struct i40e_vsi *vsi, u16 seid, u64 max_tx_rate);
Avinash Dayanande284fc22018-01-23 08:51:06 -08001116int i40e_add_del_cloud_filter(struct i40e_vsi *vsi,
1117 struct i40e_cloud_filter *filter,
1118 bool add);
1119int i40e_add_del_cloud_filter_big_buf(struct i40e_vsi *vsi,
1120 struct i40e_cloud_filter *filter,
1121 bool add);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001122#endif /* _I40E_H_ */