blob: bd31056db4f5e5f4c20d10884eb5e6e5e488e5e3 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
Richard Fitzgerald605391d2018-08-08 17:13:39 +010013#include <linux/ctype.h>
Mark Brown2159ad932012-10-11 11:54:02 +090014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080019#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090020#include <linux/pm.h>
21#include <linux/pm_runtime.h>
22#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000023#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090024#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000025#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010026#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010027#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090028#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/soc.h>
32#include <sound/jack.h>
33#include <sound/initval.h>
34#include <sound/tlv.h>
35
Mark Brown2159ad932012-10-11 11:54:02 +090036#include "wm_adsp.h"
37
38#define adsp_crit(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010039 dev_crit(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090040#define adsp_err(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010041 dev_err(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090042#define adsp_warn(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010043 dev_warn(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090044#define adsp_info(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010045 dev_info(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090046#define adsp_dbg(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010047 dev_dbg(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090048
Charles Keepax0d3fba32019-02-22 10:04:21 +000049#define compr_err(_obj, fmt, ...) \
50 adsp_err(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \
51 ##__VA_ARGS__)
52#define compr_dbg(_obj, fmt, ...) \
53 adsp_dbg(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \
54 ##__VA_ARGS__)
55
Mark Brown2159ad932012-10-11 11:54:02 +090056#define ADSP1_CONTROL_1 0x00
57#define ADSP1_CONTROL_2 0x02
58#define ADSP1_CONTROL_3 0x03
59#define ADSP1_CONTROL_4 0x04
60#define ADSP1_CONTROL_5 0x06
61#define ADSP1_CONTROL_6 0x07
62#define ADSP1_CONTROL_7 0x08
63#define ADSP1_CONTROL_8 0x09
64#define ADSP1_CONTROL_9 0x0A
65#define ADSP1_CONTROL_10 0x0B
66#define ADSP1_CONTROL_11 0x0C
67#define ADSP1_CONTROL_12 0x0D
68#define ADSP1_CONTROL_13 0x0F
69#define ADSP1_CONTROL_14 0x10
70#define ADSP1_CONTROL_15 0x11
71#define ADSP1_CONTROL_16 0x12
72#define ADSP1_CONTROL_17 0x13
73#define ADSP1_CONTROL_18 0x14
74#define ADSP1_CONTROL_19 0x16
75#define ADSP1_CONTROL_20 0x17
76#define ADSP1_CONTROL_21 0x18
77#define ADSP1_CONTROL_22 0x1A
78#define ADSP1_CONTROL_23 0x1B
79#define ADSP1_CONTROL_24 0x1C
80#define ADSP1_CONTROL_25 0x1E
81#define ADSP1_CONTROL_26 0x20
82#define ADSP1_CONTROL_27 0x21
83#define ADSP1_CONTROL_28 0x22
84#define ADSP1_CONTROL_29 0x23
85#define ADSP1_CONTROL_30 0x24
86#define ADSP1_CONTROL_31 0x26
87
88/*
89 * ADSP1 Control 19
90 */
91#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
92#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
93#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
94
95
96/*
97 * ADSP1 Control 30
98 */
99#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
100#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
101#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
102#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
103#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
104#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
105#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
106#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
107#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
108#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
109#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
110#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
111#define ADSP1_START 0x0001 /* DSP1_START */
112#define ADSP1_START_MASK 0x0001 /* DSP1_START */
113#define ADSP1_START_SHIFT 0 /* DSP1_START */
114#define ADSP1_START_WIDTH 1 /* DSP1_START */
115
Chris Rattray94e205b2013-01-18 08:43:09 +0000116/*
117 * ADSP1 Control 31
118 */
119#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
120#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
121#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
122
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100123#define ADSP2_CONTROL 0x0
124#define ADSP2_CLOCKING 0x1
125#define ADSP2V2_CLOCKING 0x2
126#define ADSP2_STATUS1 0x4
127#define ADSP2_WDMA_CONFIG_1 0x30
128#define ADSP2_WDMA_CONFIG_2 0x31
129#define ADSP2V2_WDMA_CONFIG_2 0x32
130#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900131
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100132#define ADSP2_SCRATCH0 0x40
133#define ADSP2_SCRATCH1 0x41
134#define ADSP2_SCRATCH2 0x42
135#define ADSP2_SCRATCH3 0x43
136
137#define ADSP2V2_SCRATCH0_1 0x40
138#define ADSP2V2_SCRATCH2_3 0x42
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100139
Mark Brown2159ad932012-10-11 11:54:02 +0900140/*
141 * ADSP2 Control
142 */
143
144#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
145#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
146#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
147#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
148#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
149#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
150#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
151#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
152#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
153#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
154#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
155#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
156#define ADSP2_START 0x0001 /* DSP1_START */
157#define ADSP2_START_MASK 0x0001 /* DSP1_START */
158#define ADSP2_START_SHIFT 0 /* DSP1_START */
159#define ADSP2_START_WIDTH 1 /* DSP1_START */
160
161/*
Mark Brown973838a2012-11-28 17:20:32 +0000162 * ADSP2 clocking
163 */
164#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
165#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
166#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
167
168/*
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100169 * ADSP2V2 clocking
170 */
171#define ADSP2V2_CLK_SEL_MASK 0x70000 /* CLK_SEL_ENA */
172#define ADSP2V2_CLK_SEL_SHIFT 16 /* CLK_SEL_ENA */
173#define ADSP2V2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
174
175#define ADSP2V2_RATE_MASK 0x7800 /* DSP_RATE */
176#define ADSP2V2_RATE_SHIFT 11 /* DSP_RATE */
177#define ADSP2V2_RATE_WIDTH 4 /* DSP_RATE */
178
179/*
Mark Brown2159ad932012-10-11 11:54:02 +0900180 * ADSP2 Status 1
181 */
182#define ADSP2_RAM_RDY 0x0001
183#define ADSP2_RAM_RDY_MASK 0x0001
184#define ADSP2_RAM_RDY_SHIFT 0
185#define ADSP2_RAM_RDY_WIDTH 1
186
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +0100187/*
188 * ADSP2 Lock support
189 */
190#define ADSP2_LOCK_CODE_0 0x5555
191#define ADSP2_LOCK_CODE_1 0xAAAA
192
193#define ADSP2_WATCHDOG 0x0A
194#define ADSP2_BUS_ERR_ADDR 0x52
195#define ADSP2_REGION_LOCK_STATUS 0x64
196#define ADSP2_LOCK_REGION_1_LOCK_REGION_0 0x66
197#define ADSP2_LOCK_REGION_3_LOCK_REGION_2 0x68
198#define ADSP2_LOCK_REGION_5_LOCK_REGION_4 0x6A
199#define ADSP2_LOCK_REGION_7_LOCK_REGION_6 0x6C
200#define ADSP2_LOCK_REGION_9_LOCK_REGION_8 0x6E
201#define ADSP2_LOCK_REGION_CTRL 0x7A
202#define ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR 0x7C
203
204#define ADSP2_REGION_LOCK_ERR_MASK 0x8000
205#define ADSP2_SLAVE_ERR_MASK 0x4000
206#define ADSP2_WDT_TIMEOUT_STS_MASK 0x2000
207#define ADSP2_CTRL_ERR_PAUSE_ENA 0x0002
208#define ADSP2_CTRL_ERR_EINT 0x0001
209
210#define ADSP2_BUS_ERR_ADDR_MASK 0x00FFFFFF
211#define ADSP2_XMEM_ERR_ADDR_MASK 0x0000FFFF
212#define ADSP2_PMEM_ERR_ADDR_MASK 0x7FFF0000
213#define ADSP2_PMEM_ERR_ADDR_SHIFT 16
214#define ADSP2_WDT_ENA_MASK 0xFFFFFFFD
215
216#define ADSP2_LOCK_REGION_SHIFT 16
217
Charles Keepax9ee78752016-05-02 13:57:36 +0100218#define ADSP_MAX_STD_CTRL_SIZE 512
219
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000220#define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
221#define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000222#define WM_ADSP_ACKED_CTL_MIN_VALUE 0
223#define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000224
225/*
226 * Event control messages
227 */
228#define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
229
Wen Shi170b1e12019-03-19 11:52:13 +0000230/*
231 * HALO core
232 */
233#define HALO_SCRATCH1 0x005c0
234#define HALO_SCRATCH2 0x005c8
235#define HALO_SCRATCH3 0x005d0
236#define HALO_SCRATCH4 0x005d8
237#define HALO_CCM_CORE_CONTROL 0x41000
238#define HALO_CORE_SOFT_RESET 0x00010
239
240/*
241 * HALO MPU banks
242 */
243#define HALO_MPU_XMEM_ACCESS_0 0x43000
244#define HALO_MPU_YMEM_ACCESS_0 0x43004
245#define HALO_MPU_WINDOW_ACCESS_0 0x43008
246#define HALO_MPU_XREG_ACCESS_0 0x4300C
247#define HALO_MPU_YREG_ACCESS_0 0x43014
248#define HALO_MPU_XMEM_ACCESS_1 0x43018
249#define HALO_MPU_YMEM_ACCESS_1 0x4301C
250#define HALO_MPU_WINDOW_ACCESS_1 0x43020
251#define HALO_MPU_XREG_ACCESS_1 0x43024
252#define HALO_MPU_YREG_ACCESS_1 0x4302C
253#define HALO_MPU_XMEM_ACCESS_2 0x43030
254#define HALO_MPU_YMEM_ACCESS_2 0x43034
255#define HALO_MPU_WINDOW_ACCESS_2 0x43038
256#define HALO_MPU_XREG_ACCESS_2 0x4303C
257#define HALO_MPU_YREG_ACCESS_2 0x43044
258#define HALO_MPU_XMEM_ACCESS_3 0x43048
259#define HALO_MPU_YMEM_ACCESS_3 0x4304C
260#define HALO_MPU_WINDOW_ACCESS_3 0x43050
261#define HALO_MPU_XREG_ACCESS_3 0x43054
262#define HALO_MPU_YREG_ACCESS_3 0x4305C
263#define HALO_MPU_LOCK_CONFIG 0x43140
264
265/*
266 * HALO_CCM_CORE_CONTROL
267 */
268#define HALO_CORE_EN 0x00000001
269
270/*
271 * HALO_CORE_SOFT_RESET
272 */
273#define HALO_CORE_SOFT_RESET_MASK 0x00000001
274
Charles Keepax4e08d502019-03-19 11:52:12 +0000275struct wm_adsp_ops wm_adsp1_ops;
276struct wm_adsp_ops wm_adsp2_ops[];
Wen Shi170b1e12019-03-19 11:52:13 +0000277struct wm_adsp_ops wm_halo_ops;
Charles Keepax4e08d502019-03-19 11:52:12 +0000278
Mark Browncf17c832013-01-30 14:37:23 +0800279struct wm_adsp_buf {
280 struct list_head list;
281 void *buf;
282};
283
284static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
285 struct list_head *list)
286{
287 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
288
289 if (buf == NULL)
290 return NULL;
291
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000292 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800293 if (!buf->buf) {
Richard Fitzgerald4d41c742016-12-09 09:57:41 +0000294 kfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800295 return NULL;
296 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000297 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800298
299 if (list)
300 list_add_tail(&buf->list, list);
301
302 return buf;
303}
304
305static void wm_adsp_buf_free(struct list_head *list)
306{
307 while (!list_empty(list)) {
308 struct wm_adsp_buf *buf = list_first_entry(list,
309 struct wm_adsp_buf,
310 list);
311 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000312 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800313 kfree(buf);
314 }
315}
316
Charles Keepax04d13002015-11-26 14:01:52 +0000317#define WM_ADSP_FW_MBC_VSS 0
318#define WM_ADSP_FW_HIFI 1
319#define WM_ADSP_FW_TX 2
320#define WM_ADSP_FW_TX_SPK 3
321#define WM_ADSP_FW_RX 4
322#define WM_ADSP_FW_RX_ANC 5
323#define WM_ADSP_FW_CTRL 6
324#define WM_ADSP_FW_ASR 7
325#define WM_ADSP_FW_TRACE 8
326#define WM_ADSP_FW_SPK_PROT 9
327#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000328
Charles Keepax04d13002015-11-26 14:01:52 +0000329#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800330
Mark Brown1023dbd2013-01-11 22:58:28 +0000331static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000332 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
333 [WM_ADSP_FW_HIFI] = "MasterHiFi",
334 [WM_ADSP_FW_TX] = "Tx",
335 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
336 [WM_ADSP_FW_RX] = "Rx",
337 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
338 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
339 [WM_ADSP_FW_ASR] = "ASR Assist",
340 [WM_ADSP_FW_TRACE] = "Dbg Trace",
341 [WM_ADSP_FW_SPK_PROT] = "Protection",
342 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000343};
344
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000345struct wm_adsp_system_config_xm_hdr {
346 __be32 sys_enable;
347 __be32 fw_id;
348 __be32 fw_rev;
349 __be32 boot_status;
350 __be32 watchdog;
351 __be32 dma_buffer_size;
352 __be32 rdma[6];
353 __be32 wdma[8];
354 __be32 build_job_name[3];
355 __be32 build_job_number;
356};
357
Wen Shi170b1e12019-03-19 11:52:13 +0000358struct wm_halo_system_config_xm_hdr {
359 __be32 halo_heartbeat;
360 __be32 build_job_name[3];
361 __be32 build_job_number;
362};
363
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000364struct wm_adsp_alg_xm_struct {
365 __be32 magic;
366 __be32 smoothing;
367 __be32 threshold;
368 __be32 host_buf_ptr;
369 __be32 start_seq;
370 __be32 high_water_mark;
371 __be32 low_water_mark;
372 __be64 smoothed_power;
373};
374
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000375struct wm_adsp_host_buf_coeff_v1 {
376 __be32 host_buf_ptr; /* Host buffer pointer */
377 __be32 versions; /* Version numbers */
378 __be32 name[4]; /* The buffer name */
379};
380
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000381struct wm_adsp_buffer {
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100382 __be32 buf1_base; /* Base addr of first buffer area */
383 __be32 buf1_size; /* Size of buf1 area in DSP words */
384 __be32 buf2_base; /* Base addr of 2nd buffer area */
385 __be32 buf1_buf2_size; /* Size of buf1+buf2 in DSP words */
386 __be32 buf3_base; /* Base addr of buf3 area */
387 __be32 buf_total_size; /* Size of buf1+buf2+buf3 in DSP words */
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000388 __be32 high_water_mark; /* Point at which IRQ is asserted */
389 __be32 irq_count; /* bits 1-31 count IRQ assertions */
390 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
391 __be32 next_write_index; /* word index of next write */
392 __be32 next_read_index; /* word index of next read */
393 __be32 error; /* error if any */
394 __be32 oldest_block_index; /* word index of oldest surviving */
395 __be32 requested_rewind; /* how many blocks rewind was done */
396 __be32 reserved_space; /* internal */
397 __be32 min_free; /* min free space since stream start */
398 __be32 blocks_written[2]; /* total blocks written (64 bit) */
399 __be32 words_written[2]; /* total words written (64 bit) */
400};
401
Charles Keepax721be3b2016-05-04 17:11:56 +0100402struct wm_adsp_compr;
403
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000404struct wm_adsp_compr_buf {
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000405 struct list_head list;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000406 struct wm_adsp *dsp;
Charles Keepax721be3b2016-05-04 17:11:56 +0100407 struct wm_adsp_compr *compr;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000408
409 struct wm_adsp_buffer_region *regions;
410 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000411
412 u32 error;
413 u32 irq_count;
414 int read_index;
415 int avail;
Andrew Fordfb13f192019-02-19 17:31:56 +0000416 int host_buf_mem_type;
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000417
418 char *name;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000419};
420
Charles Keepax406abc92015-12-15 11:29:45 +0000421struct wm_adsp_compr {
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000422 struct list_head list;
Charles Keepax406abc92015-12-15 11:29:45 +0000423 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000424 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000425
426 struct snd_compr_stream *stream;
427 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000428
Charles Keepax83a40ce2016-01-06 12:33:19 +0000429 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000430 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000431
432 unsigned int sample_rate;
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000433
434 const char *name;
Charles Keepax406abc92015-12-15 11:29:45 +0000435};
436
437#define WM_ADSP_DATA_WORD_SIZE 3
438
439#define WM_ADSP_MIN_FRAGMENTS 1
440#define WM_ADSP_MAX_FRAGMENTS 256
441#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
442#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
443
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000444#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
445
446#define HOST_BUFFER_FIELD(field) \
447 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
448
449#define ALG_XM_FIELD(field) \
450 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
451
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000452#define HOST_BUF_COEFF_SUPPORTED_COMPAT_VER 1
453
454#define HOST_BUF_COEFF_COMPAT_VER_MASK 0xFF00
455#define HOST_BUF_COEFF_COMPAT_VER_SHIFT 8
456
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000457static int wm_adsp_buffer_init(struct wm_adsp *dsp);
458static int wm_adsp_buffer_free(struct wm_adsp *dsp);
459
460struct wm_adsp_buffer_region {
461 unsigned int offset;
462 unsigned int cumulative_size;
463 unsigned int mem_type;
464 unsigned int base_addr;
465};
466
467struct wm_adsp_buffer_region_def {
468 unsigned int mem_type;
469 unsigned int base_offset;
470 unsigned int size_offset;
471};
472
Charles Keepax3a9686c2016-02-01 15:22:34 +0000473static const struct wm_adsp_buffer_region_def default_regions[] = {
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000474 {
475 .mem_type = WMFW_ADSP2_XM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100476 .base_offset = HOST_BUFFER_FIELD(buf1_base),
477 .size_offset = HOST_BUFFER_FIELD(buf1_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000478 },
479 {
480 .mem_type = WMFW_ADSP2_XM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100481 .base_offset = HOST_BUFFER_FIELD(buf2_base),
482 .size_offset = HOST_BUFFER_FIELD(buf1_buf2_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000483 },
484 {
485 .mem_type = WMFW_ADSP2_YM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100486 .base_offset = HOST_BUFFER_FIELD(buf3_base),
487 .size_offset = HOST_BUFFER_FIELD(buf_total_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000488 },
489};
490
Charles Keepax406abc92015-12-15 11:29:45 +0000491struct wm_adsp_fw_caps {
492 u32 id;
493 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000494 int num_regions;
Charles Keepax3a9686c2016-02-01 15:22:34 +0000495 const struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000496};
497
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000498static const struct wm_adsp_fw_caps ctrl_caps[] = {
Charles Keepax406abc92015-12-15 11:29:45 +0000499 {
500 .id = SND_AUDIOCODEC_BESPOKE,
501 .desc = {
Richard Fitzgerald3bbc2702018-07-19 11:50:38 +0100502 .max_ch = 8,
Charles Keepax406abc92015-12-15 11:29:45 +0000503 .sample_rates = { 16000 },
504 .num_sample_rates = 1,
505 .formats = SNDRV_PCM_FMTBIT_S16_LE,
506 },
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000507 .num_regions = ARRAY_SIZE(default_regions),
508 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000509 },
510};
511
Charles Keepax7ce42832016-01-21 17:52:59 +0000512static const struct wm_adsp_fw_caps trace_caps[] = {
513 {
514 .id = SND_AUDIOCODEC_BESPOKE,
515 .desc = {
516 .max_ch = 8,
517 .sample_rates = {
518 4000, 8000, 11025, 12000, 16000, 22050,
519 24000, 32000, 44100, 48000, 64000, 88200,
520 96000, 176400, 192000
521 },
522 .num_sample_rates = 15,
523 .formats = SNDRV_PCM_FMTBIT_S16_LE,
524 },
525 .num_regions = ARRAY_SIZE(default_regions),
526 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000527 },
528};
529
530static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000531 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000532 int compr_direction;
533 int num_caps;
534 const struct wm_adsp_fw_caps *caps;
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100535 bool voice_trigger;
Mark Brown1023dbd2013-01-11 22:58:28 +0000536} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000537 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
538 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
539 [WM_ADSP_FW_TX] = { .file = "tx" },
540 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
541 [WM_ADSP_FW_RX] = { .file = "rx" },
542 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000543 [WM_ADSP_FW_CTRL] = {
544 .file = "ctrl",
545 .compr_direction = SND_COMPRESS_CAPTURE,
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000546 .num_caps = ARRAY_SIZE(ctrl_caps),
547 .caps = ctrl_caps,
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100548 .voice_trigger = true,
Charles Keepax406abc92015-12-15 11:29:45 +0000549 },
Charles Keepax04d13002015-11-26 14:01:52 +0000550 [WM_ADSP_FW_ASR] = { .file = "asr" },
Charles Keepax7ce42832016-01-21 17:52:59 +0000551 [WM_ADSP_FW_TRACE] = {
552 .file = "trace",
553 .compr_direction = SND_COMPRESS_CAPTURE,
554 .num_caps = ARRAY_SIZE(trace_caps),
555 .caps = trace_caps,
556 },
Charles Keepax04d13002015-11-26 14:01:52 +0000557 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
558 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000559};
560
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100561struct wm_coeff_ctl_ops {
562 int (*xget)(struct snd_kcontrol *kcontrol,
563 struct snd_ctl_elem_value *ucontrol);
564 int (*xput)(struct snd_kcontrol *kcontrol,
565 struct snd_ctl_elem_value *ucontrol);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100566};
567
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100568struct wm_coeff_ctl {
569 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100570 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100571 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100572 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100573 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100574 unsigned int enabled:1;
575 struct list_head list;
576 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100577 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100578 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100579 unsigned int set:1;
Charles Keepax9ee78752016-05-02 13:57:36 +0100580 struct soc_bytes_ext bytes_ext;
Charles Keepax26c22a12015-04-20 13:52:45 +0100581 unsigned int flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +0000582 unsigned int type;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100583};
584
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000585static const char *wm_adsp_mem_region_name(unsigned int type)
586{
587 switch (type) {
588 case WMFW_ADSP1_PM:
589 return "PM";
Wen Shi170b1e12019-03-19 11:52:13 +0000590 case WMFW_HALO_PM_PACKED:
591 return "PM_PACKED";
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000592 case WMFW_ADSP1_DM:
593 return "DM";
594 case WMFW_ADSP2_XM:
595 return "XM";
Wen Shi170b1e12019-03-19 11:52:13 +0000596 case WMFW_HALO_XM_PACKED:
597 return "XM_PACKED";
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000598 case WMFW_ADSP2_YM:
599 return "YM";
Wen Shi170b1e12019-03-19 11:52:13 +0000600 case WMFW_HALO_YM_PACKED:
601 return "YM_PACKED";
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000602 case WMFW_ADSP1_ZM:
603 return "ZM";
604 default:
605 return NULL;
606 }
607}
608
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100609#ifdef CONFIG_DEBUG_FS
610static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
611{
612 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
613
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100614 kfree(dsp->wmfw_file_name);
615 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100616}
617
618static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
619{
620 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
621
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100622 kfree(dsp->bin_file_name);
623 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100624}
625
626static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
627{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100628 kfree(dsp->wmfw_file_name);
629 kfree(dsp->bin_file_name);
630 dsp->wmfw_file_name = NULL;
631 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100632}
633
634static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
635 char __user *user_buf,
636 size_t count, loff_t *ppos)
637{
638 struct wm_adsp *dsp = file->private_data;
639 ssize_t ret;
640
Charles Keepax078e7182015-12-08 16:08:26 +0000641 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100642
Charles Keepax28823eb2016-09-20 13:52:32 +0100643 if (!dsp->wmfw_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100644 ret = 0;
645 else
646 ret = simple_read_from_buffer(user_buf, count, ppos,
647 dsp->wmfw_file_name,
648 strlen(dsp->wmfw_file_name));
649
Charles Keepax078e7182015-12-08 16:08:26 +0000650 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100651 return ret;
652}
653
654static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
655 char __user *user_buf,
656 size_t count, loff_t *ppos)
657{
658 struct wm_adsp *dsp = file->private_data;
659 ssize_t ret;
660
Charles Keepax078e7182015-12-08 16:08:26 +0000661 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100662
Charles Keepax28823eb2016-09-20 13:52:32 +0100663 if (!dsp->bin_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100664 ret = 0;
665 else
666 ret = simple_read_from_buffer(user_buf, count, ppos,
667 dsp->bin_file_name,
668 strlen(dsp->bin_file_name));
669
Charles Keepax078e7182015-12-08 16:08:26 +0000670 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100671 return ret;
672}
673
674static const struct {
675 const char *name;
676 const struct file_operations fops;
677} wm_adsp_debugfs_fops[] = {
678 {
679 .name = "wmfw_file_name",
680 .fops = {
681 .open = simple_open,
682 .read = wm_adsp_debugfs_wmfw_read,
683 },
684 },
685 {
686 .name = "bin_file_name",
687 .fops = {
688 .open = simple_open,
689 .read = wm_adsp_debugfs_bin_read,
690 },
691 },
692};
693
694static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000695 struct snd_soc_component *component)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100696{
697 struct dentry *root = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100698 int i;
699
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000700 if (!component->debugfs_root) {
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100701 adsp_err(dsp, "No codec debugfs root\n");
702 goto err;
703 }
704
Richard Fitzgerald605391d2018-08-08 17:13:39 +0100705 root = debugfs_create_dir(dsp->name, component->debugfs_root);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100706
707 if (!root)
708 goto err;
709
Joe Perches6a73cf42018-05-23 12:20:59 -0700710 if (!debugfs_create_bool("booted", 0444, root, &dsp->booted))
Charles Keepax28823eb2016-09-20 13:52:32 +0100711 goto err;
712
Joe Perches6a73cf42018-05-23 12:20:59 -0700713 if (!debugfs_create_bool("running", 0444, root, &dsp->running))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100714 goto err;
715
Joe Perches6a73cf42018-05-23 12:20:59 -0700716 if (!debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100717 goto err;
718
Joe Perches6a73cf42018-05-23 12:20:59 -0700719 if (!debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100720 goto err;
721
722 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
723 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
Joe Perches6a73cf42018-05-23 12:20:59 -0700724 0444, root, dsp,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100725 &wm_adsp_debugfs_fops[i].fops))
726 goto err;
727 }
728
729 dsp->debugfs_root = root;
730 return;
731
732err:
733 debugfs_remove_recursive(root);
734 adsp_err(dsp, "Failed to create debugfs\n");
735}
736
737static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
738{
739 wm_adsp_debugfs_clear(dsp);
740 debugfs_remove_recursive(dsp->debugfs_root);
741}
742#else
743static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000744 struct snd_soc_component *component)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100745{
746}
747
748static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
749{
750}
751
752static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
753 const char *s)
754{
755}
756
757static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
758 const char *s)
759{
760}
761
762static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
763{
764}
765#endif
766
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100767int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
768 struct snd_ctl_elem_value *ucontrol)
Mark Brown1023dbd2013-01-11 22:58:28 +0000769{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000770 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000771 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000772 struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
Mark Brown1023dbd2013-01-11 22:58:28 +0000773
Takashi Iwai15c66572016-02-29 18:01:18 +0100774 ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000775
776 return 0;
777}
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100778EXPORT_SYMBOL_GPL(wm_adsp_fw_get);
Mark Brown1023dbd2013-01-11 22:58:28 +0000779
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100780int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
781 struct snd_ctl_elem_value *ucontrol)
Mark Brown1023dbd2013-01-11 22:58:28 +0000782{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000783 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000784 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000785 struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000786 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000787
Takashi Iwai15c66572016-02-29 18:01:18 +0100788 if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000789 return 0;
790
Takashi Iwai15c66572016-02-29 18:01:18 +0100791 if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
Mark Brown1023dbd2013-01-11 22:58:28 +0000792 return -EINVAL;
793
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000794 mutex_lock(&dsp[e->shift_l].pwr_lock);
795
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +0000796 if (dsp[e->shift_l].booted || !list_empty(&dsp[e->shift_l].compr_list))
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000797 ret = -EBUSY;
798 else
Takashi Iwai15c66572016-02-29 18:01:18 +0100799 dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000800
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000801 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000802
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000803 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000804}
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100805EXPORT_SYMBOL_GPL(wm_adsp_fw_put);
Mark Brown1023dbd2013-01-11 22:58:28 +0000806
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100807const struct soc_enum wm_adsp_fw_enum[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000808 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
809 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
810 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
811 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100812 SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
813 SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
814 SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Mark Brown1023dbd2013-01-11 22:58:28 +0000815};
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100816EXPORT_SYMBOL_GPL(wm_adsp_fw_enum);
Mark Brown2159ad932012-10-11 11:54:02 +0900817
818static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
819 int type)
820{
821 int i;
822
823 for (i = 0; i < dsp->num_mems; i++)
824 if (dsp->mem[i].type == type)
825 return &dsp->mem[i];
826
827 return NULL;
828}
829
Charles Keepax3809f002015-04-13 13:27:54 +0100830static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000831 unsigned int offset)
832{
Charles Keepax3809f002015-04-13 13:27:54 +0100833 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000834 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100835 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000836 case WMFW_ADSP1_DM:
Mark Brown45b9ee72013-01-08 16:02:06 +0000837 case WMFW_ADSP2_XM:
Mark Brown45b9ee72013-01-08 16:02:06 +0000838 case WMFW_ADSP2_YM:
Mark Brown45b9ee72013-01-08 16:02:06 +0000839 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100840 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000841 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100842 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000843 return offset;
844 }
845}
846
Wen Shi170b1e12019-03-19 11:52:13 +0000847static unsigned int wm_halo_region_to_reg(struct wm_adsp_region const *mem,
848 unsigned int offset)
849{
850 switch (mem->type) {
851 case WMFW_ADSP2_XM:
852 case WMFW_ADSP2_YM:
853 return mem->base + (offset * 4);
854 case WMFW_HALO_XM_PACKED:
855 case WMFW_HALO_YM_PACKED:
856 return (mem->base + (offset * 3)) & ~0x3;
857 case WMFW_HALO_PM_PACKED:
858 return mem->base + (offset * 5);
859 default:
860 WARN(1, "Unknown memory region type");
861 return offset;
862 }
863}
864
Charles Keepax4049ce82019-03-19 11:52:10 +0000865static void wm_adsp_read_fw_status(struct wm_adsp *dsp,
866 int noffs, unsigned int *offs)
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100867{
Richard Fitzgerald20e00db2018-11-12 13:36:38 +0000868 unsigned int i;
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100869 int ret;
870
Charles Keepax4049ce82019-03-19 11:52:10 +0000871 for (i = 0; i < noffs; ++i) {
872 ret = regmap_read(dsp->regmap, dsp->base + offs[i], &offs[i]);
Richard Fitzgerald20e00db2018-11-12 13:36:38 +0000873 if (ret) {
874 adsp_err(dsp, "Failed to read SCRATCH%u: %d\n", i, ret);
875 return;
876 }
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100877 }
Charles Keepax4049ce82019-03-19 11:52:10 +0000878}
879
880static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
881{
882 unsigned int offs[] = {
883 ADSP2_SCRATCH0, ADSP2_SCRATCH1, ADSP2_SCRATCH2, ADSP2_SCRATCH3,
884 };
885
886 wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100887
888 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
Charles Keepax4049ce82019-03-19 11:52:10 +0000889 offs[0], offs[1], offs[2], offs[3]);
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100890}
891
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100892static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp)
893{
Charles Keepax4049ce82019-03-19 11:52:10 +0000894 unsigned int offs[] = { ADSP2V2_SCRATCH0_1, ADSP2V2_SCRATCH2_3 };
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100895
Charles Keepax4049ce82019-03-19 11:52:10 +0000896 wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100897
898 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
Charles Keepax4049ce82019-03-19 11:52:10 +0000899 offs[0] & 0xFFFF, offs[0] >> 16,
900 offs[1] & 0xFFFF, offs[1] >> 16);
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100901}
902
Wen Shi170b1e12019-03-19 11:52:13 +0000903static void wm_halo_show_fw_status(struct wm_adsp *dsp)
904{
905 unsigned int offs[] = {
906 HALO_SCRATCH1, HALO_SCRATCH2, HALO_SCRATCH3, HALO_SCRATCH4,
907 };
908
909 wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
910
911 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
912 offs[0], offs[1], offs[2], offs[3]);
913}
914
Charles Keepax9ee78752016-05-02 13:57:36 +0100915static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
916{
917 return container_of(ext, struct wm_coeff_ctl, bytes_ext);
918}
919
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000920static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
921{
922 const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
923 struct wm_adsp *dsp = ctl->dsp;
924 const struct wm_adsp_region *mem;
925
926 mem = wm_adsp_find_region(dsp, alg_region->type);
927 if (!mem) {
928 adsp_err(dsp, "No base for region %x\n",
929 alg_region->type);
930 return -EINVAL;
931 }
932
Wen Shi170b1e12019-03-19 11:52:13 +0000933 *reg = dsp->ops->region_to_reg(mem, ctl->alg_region.base + ctl->offset);
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000934
935 return 0;
936}
937
Charles Keepax7585a5b2015-12-08 16:08:25 +0000938static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100939 struct snd_ctl_elem_info *uinfo)
940{
Charles Keepax9ee78752016-05-02 13:57:36 +0100941 struct soc_bytes_ext *bytes_ext =
942 (struct soc_bytes_ext *)kctl->private_value;
943 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100944
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000945 switch (ctl->type) {
946 case WMFW_CTL_TYPE_ACKED:
947 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
948 uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
949 uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
950 uinfo->value.integer.step = 1;
951 uinfo->count = 1;
952 break;
953 default:
954 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
955 uinfo->count = ctl->len;
956 break;
957 }
958
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100959 return 0;
960}
961
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000962static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
963 unsigned int event_id)
964{
965 struct wm_adsp *dsp = ctl->dsp;
966 u32 val = cpu_to_be32(event_id);
967 unsigned int reg;
968 int i, ret;
969
970 ret = wm_coeff_base_reg(ctl, &reg);
971 if (ret)
972 return ret;
973
974 adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
975 event_id, ctl->alg_region.alg,
976 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
977
978 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
979 if (ret) {
980 adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
981 return ret;
982 }
983
984 /*
985 * Poll for ack, we initially poll at ~1ms intervals for firmwares
986 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
987 * to ack instantly so we do the first 1ms delay before reading the
988 * control to avoid a pointless bus transaction
989 */
990 for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
991 switch (i) {
992 case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
993 usleep_range(1000, 2000);
994 i++;
995 break;
996 default:
997 usleep_range(10000, 20000);
998 i += 10;
999 break;
1000 }
1001
1002 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
1003 if (ret) {
1004 adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
1005 return ret;
1006 }
1007
1008 if (val == 0) {
1009 adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
1010 return 0;
1011 }
1012 }
1013
1014 adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
1015 reg, ctl->alg_region.alg,
1016 wm_adsp_mem_region_name(ctl->alg_region.type),
1017 ctl->offset);
1018
1019 return -ETIMEDOUT;
1020}
1021
Charles Keepaxc9f8dd72015-04-13 13:27:58 +01001022static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001023 const void *buf, size_t len)
1024{
Charles Keepax3809f002015-04-13 13:27:54 +01001025 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001026 void *scratch;
1027 int ret;
1028 unsigned int reg;
1029
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +00001030 ret = wm_coeff_base_reg(ctl, &reg);
1031 if (ret)
1032 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001033
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001034 scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001035 if (!scratch)
1036 return -ENOMEM;
1037
Charles Keepax3809f002015-04-13 13:27:54 +01001038 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001039 len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001040 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +01001041 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001042 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001043 kfree(scratch);
1044 return ret;
1045 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001046 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001047
1048 kfree(scratch);
1049
1050 return 0;
1051}
1052
Charles Keepax7585a5b2015-12-08 16:08:25 +00001053static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001054 struct snd_ctl_elem_value *ucontrol)
1055{
Charles Keepax9ee78752016-05-02 13:57:36 +01001056 struct soc_bytes_ext *bytes_ext =
1057 (struct soc_bytes_ext *)kctl->private_value;
1058 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001059 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +00001060 int ret = 0;
1061
1062 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001063
Charles Keepax67430a32017-03-06 16:54:33 +00001064 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1065 ret = -EPERM;
1066 else
1067 memcpy(ctl->cache, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001068
Nikesh Oswal65d17a92015-02-16 15:25:48 +00001069 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +01001070 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001071 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001072
Charles Keepax168d10e2015-12-08 16:08:27 +00001073 mutex_unlock(&ctl->dsp->pwr_lock);
1074
1075 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001076}
1077
Charles Keepax9ee78752016-05-02 13:57:36 +01001078static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
1079 const unsigned int __user *bytes, unsigned int size)
1080{
1081 struct soc_bytes_ext *bytes_ext =
1082 (struct soc_bytes_ext *)kctl->private_value;
1083 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1084 int ret = 0;
1085
1086 mutex_lock(&ctl->dsp->pwr_lock);
1087
1088 if (copy_from_user(ctl->cache, bytes, size)) {
1089 ret = -EFAULT;
1090 } else {
1091 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +01001092 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001093 ret = wm_coeff_write_control(ctl, ctl->cache, size);
Charles Keepax67430a32017-03-06 16:54:33 +00001094 else if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1095 ret = -EPERM;
Charles Keepax9ee78752016-05-02 13:57:36 +01001096 }
1097
1098 mutex_unlock(&ctl->dsp->pwr_lock);
1099
1100 return ret;
1101}
1102
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001103static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
1104 struct snd_ctl_elem_value *ucontrol)
1105{
1106 struct soc_bytes_ext *bytes_ext =
1107 (struct soc_bytes_ext *)kctl->private_value;
1108 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1109 unsigned int val = ucontrol->value.integer.value[0];
1110 int ret;
1111
1112 if (val == 0)
1113 return 0; /* 0 means no event */
1114
1115 mutex_lock(&ctl->dsp->pwr_lock);
1116
Charles Keepax7b4af792017-03-06 16:54:34 +00001117 if (ctl->enabled && ctl->dsp->running)
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001118 ret = wm_coeff_write_acked_control(ctl, val);
1119 else
1120 ret = -EPERM;
1121
1122 mutex_unlock(&ctl->dsp->pwr_lock);
1123
1124 return ret;
1125}
1126
Charles Keepaxc9f8dd72015-04-13 13:27:58 +01001127static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001128 void *buf, size_t len)
1129{
Charles Keepax3809f002015-04-13 13:27:54 +01001130 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001131 void *scratch;
1132 int ret;
1133 unsigned int reg;
1134
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +00001135 ret = wm_coeff_base_reg(ctl, &reg);
1136 if (ret)
1137 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001138
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001139 scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001140 if (!scratch)
1141 return -ENOMEM;
1142
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001143 ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001144 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +01001145 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Charles Keepax5602a642016-03-10 10:46:07 +00001146 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001147 kfree(scratch);
1148 return ret;
1149 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001150 adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001151
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001152 memcpy(buf, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001153 kfree(scratch);
1154
1155 return 0;
1156}
1157
Charles Keepax7585a5b2015-12-08 16:08:25 +00001158static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001159 struct snd_ctl_elem_value *ucontrol)
1160{
Charles Keepax9ee78752016-05-02 13:57:36 +01001161 struct soc_bytes_ext *bytes_ext =
1162 (struct soc_bytes_ext *)kctl->private_value;
1163 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001164 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +00001165 int ret = 0;
1166
1167 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001168
Charles Keepax26c22a12015-04-20 13:52:45 +01001169 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001170 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001171 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001172 else
Charles Keepax168d10e2015-12-08 16:08:27 +00001173 ret = -EPERM;
1174 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001175 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepaxbc1765d2015-12-17 10:05:59 +00001176 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1177
Charles Keepax168d10e2015-12-08 16:08:27 +00001178 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001179 }
1180
Charles Keepax168d10e2015-12-08 16:08:27 +00001181 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +01001182
Charles Keepax168d10e2015-12-08 16:08:27 +00001183 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001184}
1185
Charles Keepax9ee78752016-05-02 13:57:36 +01001186static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1187 unsigned int __user *bytes, unsigned int size)
1188{
1189 struct soc_bytes_ext *bytes_ext =
1190 (struct soc_bytes_ext *)kctl->private_value;
1191 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1192 int ret = 0;
1193
1194 mutex_lock(&ctl->dsp->pwr_lock);
1195
1196 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001197 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001198 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1199 else
1200 ret = -EPERM;
1201 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001202 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001203 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1204 }
1205
1206 if (!ret && copy_to_user(bytes, ctl->cache, size))
1207 ret = -EFAULT;
1208
1209 mutex_unlock(&ctl->dsp->pwr_lock);
1210
1211 return ret;
1212}
1213
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001214static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1215 struct snd_ctl_elem_value *ucontrol)
1216{
1217 /*
1218 * Although it's not useful to read an acked control, we must satisfy
1219 * user-side assumptions that all controls are readable and that a
1220 * write of the same value should be filtered out (it's valid to send
1221 * the same event number again to the firmware). We therefore return 0,
1222 * meaning "no event" so valid event numbers will always be a change
1223 */
1224 ucontrol->value.integer.value[0] = 0;
1225
1226 return 0;
1227}
1228
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001229struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +01001230 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001231 struct wm_coeff_ctl *ctl;
1232 struct work_struct work;
1233};
1234
Charles Keepax9ee78752016-05-02 13:57:36 +01001235static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1236{
1237 unsigned int out, rd, wr, vol;
1238
1239 if (len > ADSP_MAX_STD_CTRL_SIZE) {
1240 rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1241 wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1242 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1243
1244 out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1245 } else {
1246 rd = SNDRV_CTL_ELEM_ACCESS_READ;
1247 wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1248 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1249
1250 out = 0;
1251 }
1252
1253 if (in) {
1254 if (in & WMFW_CTL_FLAG_READABLE)
1255 out |= rd;
1256 if (in & WMFW_CTL_FLAG_WRITEABLE)
1257 out |= wr;
1258 if (in & WMFW_CTL_FLAG_VOLATILE)
1259 out |= vol;
1260 } else {
1261 out |= rd | wr | vol;
1262 }
1263
1264 return out;
1265}
1266
Charles Keepax3809f002015-04-13 13:27:54 +01001267static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001268{
1269 struct snd_kcontrol_new *kcontrol;
1270 int ret;
1271
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001272 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001273 return -EINVAL;
1274
1275 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1276 if (!kcontrol)
1277 return -ENOMEM;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001278
1279 kcontrol->name = ctl->name;
1280 kcontrol->info = wm_coeff_info;
Charles Keepax9ee78752016-05-02 13:57:36 +01001281 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1282 kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1283 kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
Charles Keepax9ee78752016-05-02 13:57:36 +01001284 kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001285
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001286 switch (ctl->type) {
1287 case WMFW_CTL_TYPE_ACKED:
1288 kcontrol->get = wm_coeff_get_acked;
1289 kcontrol->put = wm_coeff_put_acked;
1290 break;
1291 default:
Richard Fitzgeraldd7789f52018-02-28 10:31:10 +00001292 if (kcontrol->access & SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK) {
1293 ctl->bytes_ext.max = ctl->len;
1294 ctl->bytes_ext.get = wm_coeff_tlv_get;
1295 ctl->bytes_ext.put = wm_coeff_tlv_put;
1296 } else {
1297 kcontrol->get = wm_coeff_get;
1298 kcontrol->put = wm_coeff_put;
1299 }
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001300 break;
1301 }
1302
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00001303 ret = snd_soc_add_component_controls(dsp->component, kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001304 if (ret < 0)
1305 goto err_kcontrol;
1306
1307 kfree(kcontrol);
1308
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001309 return 0;
1310
1311err_kcontrol:
1312 kfree(kcontrol);
1313 return ret;
1314}
1315
Charles Keepaxb21acc12015-04-13 13:28:01 +01001316static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1317{
1318 struct wm_coeff_ctl *ctl;
1319 int ret;
1320
1321 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1322 if (!ctl->enabled || ctl->set)
1323 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001324 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1325 continue;
1326
Richard Fitzgerald04ff40a2018-02-05 11:38:17 +00001327 /*
1328 * For readable controls populate the cache from the DSP memory.
1329 * For non-readable controls the cache was zero-filled when
1330 * created so we don't need to do anything.
1331 */
1332 if (!ctl->flags || (ctl->flags & WMFW_CTL_FLAG_READABLE)) {
1333 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1334 if (ret < 0)
1335 return ret;
1336 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001337 }
1338
1339 return 0;
1340}
1341
1342static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1343{
1344 struct wm_coeff_ctl *ctl;
1345 int ret;
1346
1347 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1348 if (!ctl->enabled)
1349 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001350 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001351 ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001352 if (ret < 0)
1353 return ret;
1354 }
1355 }
1356
1357 return 0;
1358}
1359
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001360static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1361 unsigned int event)
1362{
1363 struct wm_coeff_ctl *ctl;
1364 int ret;
1365
1366 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1367 if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1368 continue;
1369
Charles Keepax87aa6372016-11-21 18:00:02 +00001370 if (!ctl->enabled)
1371 continue;
1372
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001373 ret = wm_coeff_write_acked_control(ctl, event);
1374 if (ret)
1375 adsp_warn(dsp,
1376 "Failed to send 0x%x event to alg 0x%x (%d)\n",
1377 event, ctl->alg_region.alg, ret);
1378 }
1379}
1380
Charles Keepaxb21acc12015-04-13 13:28:01 +01001381static void wm_adsp_ctl_work(struct work_struct *work)
1382{
1383 struct wmfw_ctl_work *ctl_work = container_of(work,
1384 struct wmfw_ctl_work,
1385 work);
1386
1387 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1388 kfree(ctl_work);
1389}
1390
Richard Fitzgerald66225e92016-04-27 14:58:27 +01001391static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1392{
1393 kfree(ctl->cache);
1394 kfree(ctl->name);
1395 kfree(ctl);
1396}
1397
Charles Keepaxb21acc12015-04-13 13:28:01 +01001398static int wm_adsp_create_control(struct wm_adsp *dsp,
1399 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +01001400 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +01001401 const char *subname, unsigned int subname_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001402 unsigned int flags, unsigned int type)
Charles Keepaxb21acc12015-04-13 13:28:01 +01001403{
1404 struct wm_coeff_ctl *ctl;
1405 struct wmfw_ctl_work *ctl_work;
1406 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001407 const char *region_name;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001408 int ret;
1409
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001410 region_name = wm_adsp_mem_region_name(alg_region->type);
1411 if (!region_name) {
Charles Keepax23237362015-04-13 13:28:02 +01001412 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001413 return -EINVAL;
1414 }
1415
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001416 switch (dsp->fw_ver) {
1417 case 0:
1418 case 1:
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001419 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s %s %x",
1420 dsp->name, region_name, alg_region->alg);
Wen Shi170b1e12019-03-19 11:52:13 +00001421 subname = NULL; /* don't append subname */
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001422 break;
Wen Shi170b1e12019-03-19 11:52:13 +00001423 case 2:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001424 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001425 "%s%c %.12s %x", dsp->name, *region_name,
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001426 wm_adsp_fw_text[dsp->fw], alg_region->alg);
Wen Shi170b1e12019-03-19 11:52:13 +00001427 break;
1428 default:
1429 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1430 "%s %.12s %x", dsp->name,
1431 wm_adsp_fw_text[dsp->fw], alg_region->alg);
1432 break;
1433 }
1434
1435 if (subname) {
1436 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1437 int skip = 0;
1438
1439 if (dsp->component->name_prefix)
1440 avail -= strlen(dsp->component->name_prefix) + 1;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001441
1442 /* Truncate the subname from the start if it is too long */
Wen Shi170b1e12019-03-19 11:52:13 +00001443 if (subname_len > avail)
1444 skip = subname_len - avail;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001445
Wen Shi170b1e12019-03-19 11:52:13 +00001446 snprintf(name + ret, SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret,
1447 " %.*s", subname_len - skip, subname + skip);
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001448 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001449
Charles Keepax7585a5b2015-12-08 16:08:25 +00001450 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +01001451 if (!strcmp(ctl->name, name)) {
1452 if (!ctl->enabled)
1453 ctl->enabled = 1;
1454 return 0;
1455 }
1456 }
1457
1458 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1459 if (!ctl)
1460 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001461 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001462 ctl->alg_region = *alg_region;
1463 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1464 if (!ctl->name) {
1465 ret = -ENOMEM;
1466 goto err_ctl;
1467 }
1468 ctl->enabled = 1;
1469 ctl->set = 0;
1470 ctl->ops.xget = wm_coeff_get;
1471 ctl->ops.xput = wm_coeff_put;
1472 ctl->dsp = dsp;
1473
Charles Keepax26c22a12015-04-20 13:52:45 +01001474 ctl->flags = flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001475 ctl->type = type;
Charles Keepax23237362015-04-13 13:28:02 +01001476 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001477 ctl->len = len;
1478 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1479 if (!ctl->cache) {
1480 ret = -ENOMEM;
1481 goto err_ctl_name;
1482 }
1483
Charles Keepax23237362015-04-13 13:28:02 +01001484 list_add(&ctl->list, &dsp->ctl_list);
1485
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001486 if (flags & WMFW_CTL_FLAG_SYS)
1487 return 0;
1488
Charles Keepaxb21acc12015-04-13 13:28:01 +01001489 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1490 if (!ctl_work) {
1491 ret = -ENOMEM;
1492 goto err_ctl_cache;
1493 }
1494
1495 ctl_work->dsp = dsp;
1496 ctl_work->ctl = ctl;
1497 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1498 schedule_work(&ctl_work->work);
1499
1500 return 0;
1501
1502err_ctl_cache:
1503 kfree(ctl->cache);
1504err_ctl_name:
1505 kfree(ctl->name);
1506err_ctl:
1507 kfree(ctl);
1508
1509 return ret;
1510}
1511
Charles Keepax23237362015-04-13 13:28:02 +01001512struct wm_coeff_parsed_alg {
1513 int id;
1514 const u8 *name;
1515 int name_len;
1516 int ncoeff;
1517};
1518
1519struct wm_coeff_parsed_coeff {
1520 int offset;
1521 int mem_type;
1522 const u8 *name;
1523 int name_len;
1524 int ctl_type;
1525 int flags;
1526 int len;
1527};
1528
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001529static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1530{
1531 int length;
1532
1533 switch (bytes) {
1534 case 1:
1535 length = **pos;
1536 break;
1537 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001538 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001539 break;
1540 default:
1541 return 0;
1542 }
1543
1544 if (str)
1545 *str = *pos + bytes;
1546
1547 *pos += ((length + bytes) + 3) & ~0x03;
1548
1549 return length;
1550}
1551
1552static int wm_coeff_parse_int(int bytes, const u8 **pos)
1553{
1554 int val = 0;
1555
1556 switch (bytes) {
1557 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001558 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001559 break;
1560 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001561 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001562 break;
1563 default:
1564 break;
1565 }
1566
1567 *pos += bytes;
1568
1569 return val;
1570}
1571
Charles Keepax23237362015-04-13 13:28:02 +01001572static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1573 struct wm_coeff_parsed_alg *blk)
1574{
1575 const struct wmfw_adsp_alg_data *raw;
1576
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001577 switch (dsp->fw_ver) {
1578 case 0:
1579 case 1:
1580 raw = (const struct wmfw_adsp_alg_data *)*data;
1581 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001582
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001583 blk->id = le32_to_cpu(raw->id);
1584 blk->name = raw->name;
1585 blk->name_len = strlen(raw->name);
1586 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1587 break;
1588 default:
1589 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1590 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1591 &blk->name);
1592 wm_coeff_parse_string(sizeof(u16), data, NULL);
1593 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1594 break;
1595 }
Charles Keepax23237362015-04-13 13:28:02 +01001596
1597 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1598 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1599 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1600}
1601
1602static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1603 struct wm_coeff_parsed_coeff *blk)
1604{
1605 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001606 const u8 *tmp;
1607 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001608
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001609 switch (dsp->fw_ver) {
1610 case 0:
1611 case 1:
1612 raw = (const struct wmfw_adsp_coeff_data *)*data;
1613 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001614
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001615 blk->offset = le16_to_cpu(raw->hdr.offset);
1616 blk->mem_type = le16_to_cpu(raw->hdr.type);
1617 blk->name = raw->name;
1618 blk->name_len = strlen(raw->name);
1619 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1620 blk->flags = le16_to_cpu(raw->flags);
1621 blk->len = le32_to_cpu(raw->len);
1622 break;
1623 default:
1624 tmp = *data;
1625 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1626 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1627 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1628 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1629 &blk->name);
1630 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1631 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1632 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1633 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1634 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1635
1636 *data = *data + sizeof(raw->hdr) + length;
1637 break;
1638 }
Charles Keepax23237362015-04-13 13:28:02 +01001639
1640 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1641 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1642 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1643 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1644 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1645 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1646}
1647
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001648static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1649 const struct wm_coeff_parsed_coeff *coeff_blk,
1650 unsigned int f_required,
1651 unsigned int f_illegal)
1652{
1653 if ((coeff_blk->flags & f_illegal) ||
1654 ((coeff_blk->flags & f_required) != f_required)) {
1655 adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1656 coeff_blk->flags, coeff_blk->ctl_type);
1657 return -EINVAL;
1658 }
1659
1660 return 0;
1661}
1662
Charles Keepax23237362015-04-13 13:28:02 +01001663static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1664 const struct wmfw_region *region)
1665{
1666 struct wm_adsp_alg_region alg_region = {};
1667 struct wm_coeff_parsed_alg alg_blk;
1668 struct wm_coeff_parsed_coeff coeff_blk;
1669 const u8 *data = region->data;
1670 int i, ret;
1671
1672 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1673 for (i = 0; i < alg_blk.ncoeff; i++) {
1674 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1675
1676 switch (coeff_blk.ctl_type) {
1677 case SNDRV_CTL_ELEM_TYPE_BYTES:
1678 break;
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001679 case WMFW_CTL_TYPE_ACKED:
1680 if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1681 continue; /* ignore */
1682
1683 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1684 WMFW_CTL_FLAG_VOLATILE |
1685 WMFW_CTL_FLAG_WRITEABLE |
1686 WMFW_CTL_FLAG_READABLE,
1687 0);
1688 if (ret)
1689 return -EINVAL;
1690 break;
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001691 case WMFW_CTL_TYPE_HOSTEVENT:
1692 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1693 WMFW_CTL_FLAG_SYS |
1694 WMFW_CTL_FLAG_VOLATILE |
1695 WMFW_CTL_FLAG_WRITEABLE |
1696 WMFW_CTL_FLAG_READABLE,
1697 0);
1698 if (ret)
1699 return -EINVAL;
1700 break;
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01001701 case WMFW_CTL_TYPE_HOST_BUFFER:
1702 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1703 WMFW_CTL_FLAG_SYS |
1704 WMFW_CTL_FLAG_VOLATILE |
1705 WMFW_CTL_FLAG_READABLE,
1706 0);
1707 if (ret)
1708 return -EINVAL;
1709 break;
Charles Keepax23237362015-04-13 13:28:02 +01001710 default:
1711 adsp_err(dsp, "Unknown control type: %d\n",
1712 coeff_blk.ctl_type);
1713 return -EINVAL;
1714 }
1715
1716 alg_region.type = coeff_blk.mem_type;
1717 alg_region.alg = alg_blk.id;
1718
1719 ret = wm_adsp_create_control(dsp, &alg_region,
1720 coeff_blk.offset,
1721 coeff_blk.len,
1722 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001723 coeff_blk.name_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001724 coeff_blk.flags,
1725 coeff_blk.ctl_type);
Charles Keepax23237362015-04-13 13:28:02 +01001726 if (ret < 0)
1727 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1728 coeff_blk.name_len, coeff_blk.name, ret);
1729 }
1730
1731 return 0;
1732}
1733
Charles Keepax4e08d502019-03-19 11:52:12 +00001734static unsigned int wm_adsp1_parse_sizes(struct wm_adsp *dsp,
1735 const char * const file,
1736 unsigned int pos,
1737 const struct firmware *firmware)
1738{
1739 const struct wmfw_adsp1_sizes *adsp1_sizes;
1740
1741 adsp1_sizes = (void *)&firmware->data[pos];
1742
1743 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n", file,
1744 le32_to_cpu(adsp1_sizes->dm), le32_to_cpu(adsp1_sizes->pm),
1745 le32_to_cpu(adsp1_sizes->zm));
1746
1747 return pos + sizeof(*adsp1_sizes);
1748}
1749
1750static unsigned int wm_adsp2_parse_sizes(struct wm_adsp *dsp,
1751 const char * const file,
1752 unsigned int pos,
1753 const struct firmware *firmware)
1754{
1755 const struct wmfw_adsp2_sizes *adsp2_sizes;
1756
1757 adsp2_sizes = (void *)&firmware->data[pos];
1758
1759 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n", file,
1760 le32_to_cpu(adsp2_sizes->xm), le32_to_cpu(adsp2_sizes->ym),
1761 le32_to_cpu(adsp2_sizes->pm), le32_to_cpu(adsp2_sizes->zm));
1762
1763 return pos + sizeof(*adsp2_sizes);
1764}
1765
1766static bool wm_adsp_validate_version(struct wm_adsp *dsp, unsigned int version)
1767{
1768 switch (version) {
1769 case 0:
1770 adsp_warn(dsp, "Deprecated file format %d\n", version);
1771 return true;
1772 case 1:
1773 case 2:
1774 return true;
1775 default:
1776 return false;
1777 }
1778}
1779
Wen Shi170b1e12019-03-19 11:52:13 +00001780static bool wm_halo_validate_version(struct wm_adsp *dsp, unsigned int version)
1781{
1782 switch (version) {
1783 case 3:
1784 return true;
1785 default:
1786 return false;
1787 }
1788}
1789
Mark Brown2159ad932012-10-11 11:54:02 +09001790static int wm_adsp_load(struct wm_adsp *dsp)
1791{
Mark Browncf17c832013-01-30 14:37:23 +08001792 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001793 const struct firmware *firmware;
1794 struct regmap *regmap = dsp->regmap;
1795 unsigned int pos = 0;
1796 const struct wmfw_header *header;
1797 const struct wmfw_adsp1_sizes *adsp1_sizes;
Mark Brown2159ad932012-10-11 11:54:02 +09001798 const struct wmfw_footer *footer;
1799 const struct wmfw_region *region;
1800 const struct wm_adsp_region *mem;
1801 const char *region_name;
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001802 char *file, *text = NULL;
Mark Browncf17c832013-01-30 14:37:23 +08001803 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001804 unsigned int reg;
1805 int regions = 0;
Charles Keepax4e08d502019-03-19 11:52:12 +00001806 int ret, offset, type;
Mark Brown2159ad932012-10-11 11:54:02 +09001807
1808 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1809 if (file == NULL)
1810 return -ENOMEM;
1811
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001812 snprintf(file, PAGE_SIZE, "%s-%s-%s.wmfw", dsp->part, dsp->fwf_name,
Mark Brown1023dbd2013-01-11 22:58:28 +00001813 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001814 file[PAGE_SIZE - 1] = '\0';
1815
1816 ret = request_firmware(&firmware, file, dsp->dev);
1817 if (ret != 0) {
1818 adsp_err(dsp, "Failed to request '%s'\n", file);
1819 goto out;
1820 }
1821 ret = -EINVAL;
1822
1823 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1824 if (pos >= firmware->size) {
1825 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1826 file, firmware->size);
1827 goto out_fw;
1828 }
1829
Charles Keepax7585a5b2015-12-08 16:08:25 +00001830 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001831
1832 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1833 adsp_err(dsp, "%s: invalid magic\n", file);
1834 goto out_fw;
1835 }
1836
Charles Keepax4e08d502019-03-19 11:52:12 +00001837 if (!dsp->ops->validate_version(dsp, header->ver)) {
Mark Brown2159ad932012-10-11 11:54:02 +09001838 adsp_err(dsp, "%s: unknown file format %d\n",
1839 file, header->ver);
1840 goto out_fw;
1841 }
Charles Keepax23237362015-04-13 13:28:02 +01001842
Dimitris Papastamos36269922013-11-01 15:56:57 +00001843 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001844 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001845
1846 if (header->core != dsp->type) {
1847 adsp_err(dsp, "%s: invalid core %d != %d\n",
1848 file, header->core, dsp->type);
1849 goto out_fw;
1850 }
1851
Charles Keepax4e08d502019-03-19 11:52:12 +00001852 pos = sizeof(*header);
1853 pos = dsp->ops->parse_sizes(dsp, file, pos, firmware);
Mark Brown2159ad932012-10-11 11:54:02 +09001854
Charles Keepax4e08d502019-03-19 11:52:12 +00001855 footer = (void *)&firmware->data[pos];
1856 pos += sizeof(*footer);
Mark Brown2159ad932012-10-11 11:54:02 +09001857
Charles Keepax4e08d502019-03-19 11:52:12 +00001858 if (le32_to_cpu(header->len) != pos) {
Mark Brown2159ad932012-10-11 11:54:02 +09001859 adsp_err(dsp, "%s: unexpected header length %d\n",
1860 file, le32_to_cpu(header->len));
1861 goto out_fw;
1862 }
1863
1864 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1865 le64_to_cpu(footer->timestamp));
1866
1867 while (pos < firmware->size &&
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00001868 sizeof(*region) < firmware->size - pos) {
Mark Brown2159ad932012-10-11 11:54:02 +09001869 region = (void *)&(firmware->data[pos]);
1870 region_name = "Unknown";
1871 reg = 0;
1872 text = NULL;
1873 offset = le32_to_cpu(region->offset) & 0xffffff;
1874 type = be32_to_cpu(region->type) & 0xff;
Charles Keepax7585a5b2015-12-08 16:08:25 +00001875
Mark Brown2159ad932012-10-11 11:54:02 +09001876 switch (type) {
1877 case WMFW_NAME_TEXT:
1878 region_name = "Firmware name";
1879 text = kzalloc(le32_to_cpu(region->len) + 1,
1880 GFP_KERNEL);
1881 break;
Charles Keepax23237362015-04-13 13:28:02 +01001882 case WMFW_ALGORITHM_DATA:
1883 region_name = "Algorithm";
1884 ret = wm_adsp_parse_coeff(dsp, region);
1885 if (ret != 0)
1886 goto out_fw;
1887 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001888 case WMFW_INFO_TEXT:
1889 region_name = "Information";
1890 text = kzalloc(le32_to_cpu(region->len) + 1,
1891 GFP_KERNEL);
1892 break;
1893 case WMFW_ABSOLUTE:
1894 region_name = "Absolute";
1895 reg = offset;
1896 break;
1897 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001898 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001899 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001900 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001901 case WMFW_ADSP1_ZM:
Wen Shi170b1e12019-03-19 11:52:13 +00001902 case WMFW_HALO_PM_PACKED:
1903 case WMFW_HALO_XM_PACKED:
1904 case WMFW_HALO_YM_PACKED:
1905 mem = wm_adsp_find_region(dsp, type);
1906 if (!mem) {
1907 adsp_err(dsp, "No region of type: %x\n", type);
1908 goto out_fw;
1909 }
1910
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001911 region_name = wm_adsp_mem_region_name(type);
Wen Shi170b1e12019-03-19 11:52:13 +00001912 reg = dsp->ops->region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001913 break;
1914 default:
1915 adsp_warn(dsp,
1916 "%s.%d: Unknown region type %x at %d(%x)\n",
1917 file, regions, type, pos, pos);
1918 break;
1919 }
1920
1921 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1922 regions, le32_to_cpu(region->len), offset,
1923 region_name);
1924
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00001925 if (le32_to_cpu(region->len) >
1926 firmware->size - pos - sizeof(*region)) {
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001927 adsp_err(dsp,
1928 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
1929 file, regions, region_name,
1930 le32_to_cpu(region->len), firmware->size);
1931 ret = -EINVAL;
1932 goto out_fw;
1933 }
1934
Mark Brown2159ad932012-10-11 11:54:02 +09001935 if (text) {
1936 memcpy(text, region->data, le32_to_cpu(region->len));
1937 adsp_info(dsp, "%s: %s\n", file, text);
1938 kfree(text);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001939 text = NULL;
Mark Brown2159ad932012-10-11 11:54:02 +09001940 }
1941
1942 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001943 buf = wm_adsp_buf_alloc(region->data,
1944 le32_to_cpu(region->len),
1945 &buf_list);
1946 if (!buf) {
1947 adsp_err(dsp, "Out of memory\n");
1948 ret = -ENOMEM;
1949 goto out_fw;
1950 }
Mark Browna76fefa2013-01-07 19:03:17 +00001951
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001952 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1953 le32_to_cpu(region->len));
1954 if (ret != 0) {
1955 adsp_err(dsp,
1956 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1957 file, regions,
1958 le32_to_cpu(region->len), offset,
1959 region_name, ret);
1960 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001961 }
1962 }
1963
1964 pos += le32_to_cpu(region->len) + sizeof(*region);
1965 regions++;
1966 }
Mark Browncf17c832013-01-30 14:37:23 +08001967
1968 ret = regmap_async_complete(regmap);
1969 if (ret != 0) {
1970 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1971 goto out_fw;
1972 }
1973
Mark Brown2159ad932012-10-11 11:54:02 +09001974 if (pos > firmware->size)
1975 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1976 file, regions, pos - firmware->size);
1977
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001978 wm_adsp_debugfs_save_wmfwname(dsp, file);
1979
Mark Brown2159ad932012-10-11 11:54:02 +09001980out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001981 regmap_async_complete(regmap);
1982 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001983 release_firmware(firmware);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001984 kfree(text);
Mark Brown2159ad932012-10-11 11:54:02 +09001985out:
1986 kfree(file);
1987
1988 return ret;
1989}
1990
Charles Keepax23237362015-04-13 13:28:02 +01001991static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1992 const struct wm_adsp_alg_region *alg_region)
1993{
1994 struct wm_coeff_ctl *ctl;
1995
1996 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1997 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1998 alg_region->alg == ctl->alg_region.alg &&
1999 alg_region->type == ctl->alg_region.type) {
2000 ctl->alg_region.base = alg_region->base;
2001 }
2002 }
2003}
2004
Charles Keepax3809f002015-04-13 13:27:54 +01002005static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepax7f7cca02018-06-20 11:56:21 +01002006 const struct wm_adsp_region *mem,
Charles Keepaxb618a1852015-04-13 13:27:53 +01002007 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01002008{
Charles Keepaxb618a1852015-04-13 13:27:53 +01002009 void *alg;
Charles Keepax7f7cca02018-06-20 11:56:21 +01002010 unsigned int reg;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002011 int ret;
Mark Browndb405172012-10-26 19:30:40 +01002012 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01002013
Charles Keepax3809f002015-04-13 13:27:54 +01002014 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01002015 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01002016 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01002017 }
2018
Charles Keepax3809f002015-04-13 13:27:54 +01002019 if (n_algs > 1024) {
2020 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002021 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00002022 }
2023
Mark Browndb405172012-10-26 19:30:40 +01002024 /* Read the terminator first to validate the length */
Wen Shi170b1e12019-03-19 11:52:13 +00002025 reg = dsp->ops->region_to_reg(mem, pos + len);
Charles Keepax7f7cca02018-06-20 11:56:21 +01002026
2027 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01002028 if (ret != 0) {
2029 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
2030 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002031 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01002032 }
2033
2034 if (be32_to_cpu(val) != 0xbedead)
Richard Fitzgerald503ada82017-05-26 10:47:07 +01002035 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n",
Charles Keepax7f7cca02018-06-20 11:56:21 +01002036 reg, be32_to_cpu(val));
2037
2038 /* Convert length from DSP words to bytes */
2039 len *= sizeof(u32);
Mark Browndb405172012-10-26 19:30:40 +01002040
Charles Keepax517ee742018-07-19 11:50:35 +01002041 alg = kzalloc(len, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01002042 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01002043 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01002044
Wen Shi170b1e12019-03-19 11:52:13 +00002045 reg = dsp->ops->region_to_reg(mem, pos);
Charles Keepax7f7cca02018-06-20 11:56:21 +01002046
2047 ret = regmap_raw_read(dsp->regmap, reg, alg, len);
Mark Browndb405172012-10-26 19:30:40 +01002048 if (ret != 0) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002049 adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002050 kfree(alg);
2051 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01002052 }
2053
Charles Keepaxb618a1852015-04-13 13:27:53 +01002054 return alg;
2055}
2056
Charles Keepax14197092015-12-15 11:29:43 +00002057static struct wm_adsp_alg_region *
2058 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
2059{
2060 struct wm_adsp_alg_region *alg_region;
2061
2062 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
2063 if (id == alg_region->alg && type == alg_region->type)
2064 return alg_region;
2065 }
2066
2067 return NULL;
2068}
2069
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002070static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
2071 int type, __be32 id,
2072 __be32 base)
2073{
2074 struct wm_adsp_alg_region *alg_region;
2075
2076 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
2077 if (!alg_region)
2078 return ERR_PTR(-ENOMEM);
2079
2080 alg_region->type = type;
2081 alg_region->alg = be32_to_cpu(id);
2082 alg_region->base = be32_to_cpu(base);
2083
2084 list_add_tail(&alg_region->list, &dsp->alg_regions);
2085
Charles Keepax23237362015-04-13 13:28:02 +01002086 if (dsp->fw_ver > 0)
2087 wm_adsp_ctl_fixup_base(dsp, alg_region);
2088
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002089 return alg_region;
2090}
2091
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002092static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
2093{
2094 struct wm_adsp_alg_region *alg_region;
2095
2096 while (!list_empty(&dsp->alg_regions)) {
2097 alg_region = list_first_entry(&dsp->alg_regions,
2098 struct wm_adsp_alg_region,
2099 list);
2100 list_del(&alg_region->list);
2101 kfree(alg_region);
2102 }
2103}
2104
Charles Keepaxa5dcb242019-03-19 11:52:11 +00002105static void wmfw_parse_id_header(struct wm_adsp *dsp,
2106 struct wmfw_id_hdr *fw, int nalgs)
2107{
2108 dsp->fw_id = be32_to_cpu(fw->id);
2109 dsp->fw_id_version = be32_to_cpu(fw->ver);
2110
2111 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
2112 dsp->fw_id, (dsp->fw_id_version & 0xff0000) >> 16,
2113 (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff,
2114 nalgs);
2115}
2116
Wen Shi170b1e12019-03-19 11:52:13 +00002117static void wmfw_v3_parse_id_header(struct wm_adsp *dsp,
2118 struct wmfw_v3_id_hdr *fw, int nalgs)
2119{
2120 dsp->fw_id = be32_to_cpu(fw->id);
2121 dsp->fw_id_version = be32_to_cpu(fw->ver);
2122 dsp->fw_vendor_id = be32_to_cpu(fw->vendor_id);
2123
2124 adsp_info(dsp, "Firmware: %x vendor: 0x%x v%d.%d.%d, %zu algorithms\n",
2125 dsp->fw_id, dsp->fw_vendor_id,
2126 (dsp->fw_id_version & 0xff0000) >> 16,
2127 (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff,
2128 nalgs);
2129}
2130
2131static int wm_adsp_create_regions(struct wm_adsp *dsp, __be32 id, int nregions,
2132 int *type, __be32 *base)
2133{
2134 struct wm_adsp_alg_region *alg_region;
2135 int i;
2136
2137 for (i = 0; i < nregions; i++) {
2138 alg_region = wm_adsp_create_region(dsp, type[i], id, base[i]);
2139 if (IS_ERR(alg_region))
2140 return PTR_ERR(alg_region);
2141 }
2142
2143 return 0;
2144}
2145
Charles Keepaxb618a1852015-04-13 13:27:53 +01002146static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
2147{
2148 struct wmfw_adsp1_id_hdr adsp1_id;
2149 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01002150 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002151 const struct wm_adsp_region *mem;
2152 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01002153 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002154 int i, ret;
2155
2156 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
2157 if (WARN_ON(!mem))
2158 return -EINVAL;
2159
2160 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
2161 sizeof(adsp1_id));
2162 if (ret != 0) {
2163 adsp_err(dsp, "Failed to read algorithm info: %d\n",
2164 ret);
2165 return ret;
2166 }
2167
Charles Keepax3809f002015-04-13 13:27:54 +01002168 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxa5dcb242019-03-19 11:52:11 +00002169
2170 wmfw_parse_id_header(dsp, &adsp1_id.fw, n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002171
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002172 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2173 adsp1_id.fw.id, adsp1_id.zm);
2174 if (IS_ERR(alg_region))
2175 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002176
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002177 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2178 adsp1_id.fw.id, adsp1_id.dm);
2179 if (IS_ERR(alg_region))
2180 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002181
Charles Keepax7f7cca02018-06-20 11:56:21 +01002182 /* Calculate offset and length in DSP words */
2183 pos = sizeof(adsp1_id) / sizeof(u32);
2184 len = (sizeof(*adsp1_alg) * n_algs) / sizeof(u32);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002185
Charles Keepax7f7cca02018-06-20 11:56:21 +01002186 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002187 if (IS_ERR(adsp1_alg))
2188 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01002189
Charles Keepax3809f002015-04-13 13:27:54 +01002190 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002191 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
2192 i, be32_to_cpu(adsp1_alg[i].alg.id),
2193 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
2194 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
2195 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
2196 be32_to_cpu(adsp1_alg[i].dm),
2197 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00002198
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002199 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2200 adsp1_alg[i].alg.id,
2201 adsp1_alg[i].dm);
2202 if (IS_ERR(alg_region)) {
2203 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002204 goto out;
2205 }
Charles Keepax23237362015-04-13 13:28:02 +01002206 if (dsp->fw_ver == 0) {
2207 if (i + 1 < n_algs) {
2208 len = be32_to_cpu(adsp1_alg[i + 1].dm);
2209 len -= be32_to_cpu(adsp1_alg[i].dm);
2210 len *= 4;
2211 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002212 len, NULL, 0, 0,
2213 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002214 } else {
2215 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
2216 be32_to_cpu(adsp1_alg[i].alg.id));
2217 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002218 }
Mark Brown471f4882013-01-08 16:09:31 +00002219
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002220 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2221 adsp1_alg[i].alg.id,
2222 adsp1_alg[i].zm);
2223 if (IS_ERR(alg_region)) {
2224 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002225 goto out;
2226 }
Charles Keepax23237362015-04-13 13:28:02 +01002227 if (dsp->fw_ver == 0) {
2228 if (i + 1 < n_algs) {
2229 len = be32_to_cpu(adsp1_alg[i + 1].zm);
2230 len -= be32_to_cpu(adsp1_alg[i].zm);
2231 len *= 4;
2232 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002233 len, NULL, 0, 0,
2234 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002235 } else {
2236 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2237 be32_to_cpu(adsp1_alg[i].alg.id));
2238 }
Mark Browndb405172012-10-26 19:30:40 +01002239 }
2240 }
2241
2242out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01002243 kfree(adsp1_alg);
2244 return ret;
2245}
2246
2247static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
2248{
2249 struct wmfw_adsp2_id_hdr adsp2_id;
2250 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01002251 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002252 const struct wm_adsp_region *mem;
2253 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01002254 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002255 int i, ret;
2256
2257 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2258 if (WARN_ON(!mem))
2259 return -EINVAL;
2260
2261 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
2262 sizeof(adsp2_id));
2263 if (ret != 0) {
2264 adsp_err(dsp, "Failed to read algorithm info: %d\n",
2265 ret);
2266 return ret;
2267 }
2268
Charles Keepax3809f002015-04-13 13:27:54 +01002269 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxa5dcb242019-03-19 11:52:11 +00002270
2271 wmfw_parse_id_header(dsp, &adsp2_id.fw, n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002272
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002273 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2274 adsp2_id.fw.id, adsp2_id.xm);
2275 if (IS_ERR(alg_region))
2276 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002277
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002278 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2279 adsp2_id.fw.id, adsp2_id.ym);
2280 if (IS_ERR(alg_region))
2281 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002282
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002283 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2284 adsp2_id.fw.id, adsp2_id.zm);
2285 if (IS_ERR(alg_region))
2286 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002287
Charles Keepax7f7cca02018-06-20 11:56:21 +01002288 /* Calculate offset and length in DSP words */
2289 pos = sizeof(adsp2_id) / sizeof(u32);
2290 len = (sizeof(*adsp2_alg) * n_algs) / sizeof(u32);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002291
Charles Keepax7f7cca02018-06-20 11:56:21 +01002292 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002293 if (IS_ERR(adsp2_alg))
2294 return PTR_ERR(adsp2_alg);
2295
Charles Keepax3809f002015-04-13 13:27:54 +01002296 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002297 adsp_info(dsp,
2298 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2299 i, be32_to_cpu(adsp2_alg[i].alg.id),
2300 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2301 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2302 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2303 be32_to_cpu(adsp2_alg[i].xm),
2304 be32_to_cpu(adsp2_alg[i].ym),
2305 be32_to_cpu(adsp2_alg[i].zm));
2306
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002307 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2308 adsp2_alg[i].alg.id,
2309 adsp2_alg[i].xm);
2310 if (IS_ERR(alg_region)) {
2311 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002312 goto out;
2313 }
Charles Keepax23237362015-04-13 13:28:02 +01002314 if (dsp->fw_ver == 0) {
2315 if (i + 1 < n_algs) {
2316 len = be32_to_cpu(adsp2_alg[i + 1].xm);
2317 len -= be32_to_cpu(adsp2_alg[i].xm);
2318 len *= 4;
2319 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002320 len, NULL, 0, 0,
2321 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002322 } else {
2323 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2324 be32_to_cpu(adsp2_alg[i].alg.id));
2325 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002326 }
2327
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002328 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2329 adsp2_alg[i].alg.id,
2330 adsp2_alg[i].ym);
2331 if (IS_ERR(alg_region)) {
2332 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002333 goto out;
2334 }
Charles Keepax23237362015-04-13 13:28:02 +01002335 if (dsp->fw_ver == 0) {
2336 if (i + 1 < n_algs) {
2337 len = be32_to_cpu(adsp2_alg[i + 1].ym);
2338 len -= be32_to_cpu(adsp2_alg[i].ym);
2339 len *= 4;
2340 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002341 len, NULL, 0, 0,
2342 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002343 } else {
2344 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2345 be32_to_cpu(adsp2_alg[i].alg.id));
2346 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002347 }
2348
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002349 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2350 adsp2_alg[i].alg.id,
2351 adsp2_alg[i].zm);
2352 if (IS_ERR(alg_region)) {
2353 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002354 goto out;
2355 }
Charles Keepax23237362015-04-13 13:28:02 +01002356 if (dsp->fw_ver == 0) {
2357 if (i + 1 < n_algs) {
2358 len = be32_to_cpu(adsp2_alg[i + 1].zm);
2359 len -= be32_to_cpu(adsp2_alg[i].zm);
2360 len *= 4;
2361 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002362 len, NULL, 0, 0,
2363 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002364 } else {
2365 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2366 be32_to_cpu(adsp2_alg[i].alg.id));
2367 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002368 }
2369 }
2370
2371out:
2372 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01002373 return ret;
2374}
2375
Wen Shi170b1e12019-03-19 11:52:13 +00002376static int wm_halo_create_regions(struct wm_adsp *dsp, __be32 id,
2377 __be32 xm_base, __be32 ym_base)
2378{
2379 int types[] = {
2380 WMFW_ADSP2_XM, WMFW_HALO_XM_PACKED,
2381 WMFW_ADSP2_YM, WMFW_HALO_YM_PACKED
2382 };
2383 __be32 bases[] = { xm_base, xm_base, ym_base, ym_base };
2384
2385 return wm_adsp_create_regions(dsp, id, ARRAY_SIZE(types), types, bases);
2386}
2387
2388static int wm_halo_setup_algs(struct wm_adsp *dsp)
2389{
2390 struct wmfw_halo_id_hdr halo_id;
2391 struct wmfw_halo_alg_hdr *halo_alg;
2392 const struct wm_adsp_region *mem;
2393 unsigned int pos, len;
2394 size_t n_algs;
2395 int i, ret;
2396
2397 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2398 if (WARN_ON(!mem))
2399 return -EINVAL;
2400
2401 ret = regmap_raw_read(dsp->regmap, mem->base, &halo_id,
2402 sizeof(halo_id));
2403 if (ret != 0) {
2404 adsp_err(dsp, "Failed to read algorithm info: %d\n",
2405 ret);
2406 return ret;
2407 }
2408
2409 n_algs = be32_to_cpu(halo_id.n_algs);
2410
2411 wmfw_v3_parse_id_header(dsp, &halo_id.fw, n_algs);
2412
2413 ret = wm_halo_create_regions(dsp, halo_id.fw.id,
2414 halo_id.ym_base, halo_id.ym_base);
2415 if (ret)
2416 return ret;
2417
2418 /* Calculate offset and length in DSP words */
2419 pos = sizeof(halo_id) / sizeof(u32);
2420 len = (sizeof(*halo_alg) * n_algs) / sizeof(u32);
2421
2422 halo_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
2423 if (IS_ERR(halo_alg))
2424 return PTR_ERR(halo_alg);
2425
2426 for (i = 0; i < n_algs; i++) {
2427 adsp_info(dsp,
2428 "%d: ID %x v%d.%d.%d XM@%x YM@%x\n",
2429 i, be32_to_cpu(halo_alg[i].alg.id),
2430 (be32_to_cpu(halo_alg[i].alg.ver) & 0xff0000) >> 16,
2431 (be32_to_cpu(halo_alg[i].alg.ver) & 0xff00) >> 8,
2432 be32_to_cpu(halo_alg[i].alg.ver) & 0xff,
2433 be32_to_cpu(halo_alg[i].xm_base),
2434 be32_to_cpu(halo_alg[i].ym_base));
2435
2436 ret = wm_halo_create_regions(dsp, halo_alg[i].alg.id,
2437 halo_alg[i].xm_base,
2438 halo_alg[i].ym_base);
2439 if (ret)
2440 goto out;
2441 }
2442
2443out:
2444 kfree(halo_alg);
2445 return ret;
2446}
2447
Mark Brown2159ad932012-10-11 11:54:02 +09002448static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2449{
Mark Browncf17c832013-01-30 14:37:23 +08002450 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002451 struct regmap *regmap = dsp->regmap;
2452 struct wmfw_coeff_hdr *hdr;
2453 struct wmfw_coeff_item *blk;
2454 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00002455 const struct wm_adsp_region *mem;
2456 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09002457 const char *region_name;
2458 int ret, pos, blocks, type, offset, reg;
2459 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08002460 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09002461
2462 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2463 if (file == NULL)
2464 return -ENOMEM;
2465
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002466 snprintf(file, PAGE_SIZE, "%s-%s-%s.bin", dsp->part, dsp->fwf_name,
Mark Brown1023dbd2013-01-11 22:58:28 +00002467 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09002468 file[PAGE_SIZE - 1] = '\0';
2469
2470 ret = request_firmware(&firmware, file, dsp->dev);
2471 if (ret != 0) {
2472 adsp_warn(dsp, "Failed to request '%s'\n", file);
2473 ret = 0;
2474 goto out;
2475 }
2476 ret = -EINVAL;
2477
2478 if (sizeof(*hdr) >= firmware->size) {
2479 adsp_err(dsp, "%s: file too short, %zu bytes\n",
2480 file, firmware->size);
2481 goto out_fw;
2482 }
2483
Charles Keepax7585a5b2015-12-08 16:08:25 +00002484 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09002485 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2486 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00002487 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09002488 }
2489
Mark Brownc7123262013-01-16 16:59:04 +09002490 switch (be32_to_cpu(hdr->rev) & 0xff) {
2491 case 1:
2492 break;
2493 default:
2494 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2495 file, be32_to_cpu(hdr->rev) & 0xff);
2496 ret = -EINVAL;
2497 goto out_fw;
2498 }
2499
Mark Brown2159ad932012-10-11 11:54:02 +09002500 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2501 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
2502 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
2503 le32_to_cpu(hdr->ver) & 0xff);
2504
2505 pos = le32_to_cpu(hdr->len);
2506
2507 blocks = 0;
2508 while (pos < firmware->size &&
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00002509 sizeof(*blk) < firmware->size - pos) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00002510 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09002511
Mark Brownc7123262013-01-16 16:59:04 +09002512 type = le16_to_cpu(blk->type);
2513 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09002514
2515 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2516 file, blocks, le32_to_cpu(blk->id),
2517 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2518 (le32_to_cpu(blk->ver) >> 8) & 0xff,
2519 le32_to_cpu(blk->ver) & 0xff);
2520 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2521 file, blocks, le32_to_cpu(blk->len), offset, type);
2522
2523 reg = 0;
2524 region_name = "Unknown";
2525 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09002526 case (WMFW_NAME_TEXT << 8):
2527 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09002528 break;
Mark Brownc7123262013-01-16 16:59:04 +09002529 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08002530 /*
2531 * Old files may use this for global
2532 * coefficients.
2533 */
2534 if (le32_to_cpu(blk->id) == dsp->fw_id &&
2535 offset == 0) {
2536 region_name = "global coefficients";
2537 mem = wm_adsp_find_region(dsp, type);
2538 if (!mem) {
2539 adsp_err(dsp, "No ZM\n");
2540 break;
2541 }
Wen Shi170b1e12019-03-19 11:52:13 +00002542 reg = dsp->ops->region_to_reg(mem, 0);
Mark Brownf395a212013-03-05 22:39:54 +08002543
2544 } else {
2545 region_name = "register";
2546 reg = offset;
2547 }
Mark Brown2159ad932012-10-11 11:54:02 +09002548 break;
Mark Brown471f4882013-01-08 16:09:31 +00002549
2550 case WMFW_ADSP1_DM:
2551 case WMFW_ADSP1_ZM:
2552 case WMFW_ADSP2_XM:
2553 case WMFW_ADSP2_YM:
Wen Shi170b1e12019-03-19 11:52:13 +00002554 case WMFW_HALO_XM_PACKED:
2555 case WMFW_HALO_YM_PACKED:
2556 case WMFW_HALO_PM_PACKED:
Mark Brown471f4882013-01-08 16:09:31 +00002557 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2558 file, blocks, le32_to_cpu(blk->len),
2559 type, le32_to_cpu(blk->id));
2560
2561 mem = wm_adsp_find_region(dsp, type);
2562 if (!mem) {
2563 adsp_err(dsp, "No base for region %x\n", type);
2564 break;
2565 }
2566
Charles Keepax14197092015-12-15 11:29:43 +00002567 alg_region = wm_adsp_find_alg_region(dsp, type,
2568 le32_to_cpu(blk->id));
2569 if (alg_region) {
2570 reg = alg_region->base;
Wen Shi170b1e12019-03-19 11:52:13 +00002571 reg = dsp->ops->region_to_reg(mem, reg);
Charles Keepax14197092015-12-15 11:29:43 +00002572 reg += offset;
2573 } else {
Mark Brown471f4882013-01-08 16:09:31 +00002574 adsp_err(dsp, "No %x for algorithm %x\n",
2575 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00002576 }
Mark Brown471f4882013-01-08 16:09:31 +00002577 break;
2578
Mark Brown2159ad932012-10-11 11:54:02 +09002579 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09002580 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2581 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09002582 break;
2583 }
2584
2585 if (reg) {
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00002586 if (le32_to_cpu(blk->len) >
2587 firmware->size - pos - sizeof(*blk)) {
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00002588 adsp_err(dsp,
2589 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
2590 file, blocks, region_name,
2591 le32_to_cpu(blk->len),
2592 firmware->size);
2593 ret = -EINVAL;
2594 goto out_fw;
2595 }
2596
Mark Browncf17c832013-01-30 14:37:23 +08002597 buf = wm_adsp_buf_alloc(blk->data,
2598 le32_to_cpu(blk->len),
2599 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00002600 if (!buf) {
2601 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08002602 ret = -ENOMEM;
2603 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00002604 }
2605
Mark Brown20da6d52013-01-12 19:58:17 +00002606 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2607 file, blocks, le32_to_cpu(blk->len),
2608 reg);
Mark Browncf17c832013-01-30 14:37:23 +08002609 ret = regmap_raw_write_async(regmap, reg, buf->buf,
2610 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09002611 if (ret != 0) {
2612 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00002613 "%s.%d: Failed to write to %x in %s: %d\n",
2614 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09002615 }
2616 }
2617
Charles Keepaxbe951012015-02-16 15:25:49 +00002618 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09002619 blocks++;
2620 }
2621
Mark Browncf17c832013-01-30 14:37:23 +08002622 ret = regmap_async_complete(regmap);
2623 if (ret != 0)
2624 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2625
Mark Brown2159ad932012-10-11 11:54:02 +09002626 if (pos > firmware->size)
2627 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2628 file, blocks, pos - firmware->size);
2629
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002630 wm_adsp_debugfs_save_binname(dsp, file);
2631
Mark Brown2159ad932012-10-11 11:54:02 +09002632out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00002633 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09002634 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08002635 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002636out:
2637 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08002638 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09002639}
2640
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002641static int wm_adsp_create_name(struct wm_adsp *dsp)
2642{
2643 char *p;
2644
2645 if (!dsp->name) {
2646 dsp->name = devm_kasprintf(dsp->dev, GFP_KERNEL, "DSP%d",
2647 dsp->num);
2648 if (!dsp->name)
2649 return -ENOMEM;
2650 }
2651
2652 if (!dsp->fwf_name) {
2653 p = devm_kstrdup(dsp->dev, dsp->name, GFP_KERNEL);
2654 if (!p)
2655 return -ENOMEM;
2656
2657 dsp->fwf_name = p;
2658 for (; *p != 0; ++p)
2659 *p = tolower(*p);
2660 }
2661
2662 return 0;
2663}
2664
Richard Fitzgeralddcad34f2018-11-12 13:36:39 +00002665static int wm_adsp_common_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09002666{
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002667 int ret;
2668
2669 ret = wm_adsp_create_name(dsp);
2670 if (ret)
2671 return ret;
2672
Charles Keepax3809f002015-04-13 13:27:54 +01002673 INIT_LIST_HEAD(&dsp->alg_regions);
Richard Fitzgeralddcad34f2018-11-12 13:36:39 +00002674 INIT_LIST_HEAD(&dsp->ctl_list);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00002675 INIT_LIST_HEAD(&dsp->compr_list);
2676 INIT_LIST_HEAD(&dsp->buffer_list);
Mark Brown5e7a7a22013-01-16 10:03:56 +09002677
Charles Keepax078e7182015-12-08 16:08:26 +00002678 mutex_init(&dsp->pwr_lock);
2679
Mark Brown5e7a7a22013-01-16 10:03:56 +09002680 return 0;
2681}
Richard Fitzgeralddcad34f2018-11-12 13:36:39 +00002682
2683int wm_adsp1_init(struct wm_adsp *dsp)
2684{
Charles Keepax4e08d502019-03-19 11:52:12 +00002685 dsp->ops = &wm_adsp1_ops;
2686
Richard Fitzgeralddcad34f2018-11-12 13:36:39 +00002687 return wm_adsp_common_init(dsp);
2688}
Mark Brown5e7a7a22013-01-16 10:03:56 +09002689EXPORT_SYMBOL_GPL(wm_adsp1_init);
2690
Mark Brown2159ad932012-10-11 11:54:02 +09002691int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2692 struct snd_kcontrol *kcontrol,
2693 int event)
2694{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002695 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2696 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Mark Brown2159ad932012-10-11 11:54:02 +09002697 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002698 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002699 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00002700 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09002701
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002702 dsp->component = component;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01002703
Charles Keepax078e7182015-12-08 16:08:26 +00002704 mutex_lock(&dsp->pwr_lock);
2705
Mark Brown2159ad932012-10-11 11:54:02 +09002706 switch (event) {
2707 case SND_SOC_DAPM_POST_PMU:
2708 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2709 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2710
Chris Rattray94e205b2013-01-18 08:43:09 +00002711 /*
2712 * For simplicity set the DSP clock rate to be the
2713 * SYSCLK rate rather than making it configurable.
2714 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002715 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002716 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2717 if (ret != 0) {
2718 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2719 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002720 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002721 }
2722
Charles Keepax7d00cd92016-02-19 14:44:43 +00002723 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
Chris Rattray94e205b2013-01-18 08:43:09 +00002724
2725 ret = regmap_update_bits(dsp->regmap,
2726 dsp->base + ADSP1_CONTROL_31,
2727 ADSP1_CLK_SEL_MASK, val);
2728 if (ret != 0) {
2729 adsp_err(dsp, "Failed to set clock rate: %d\n",
2730 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002731 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002732 }
2733 }
2734
Mark Brown2159ad932012-10-11 11:54:02 +09002735 ret = wm_adsp_load(dsp);
2736 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002737 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002738
Charles Keepaxb618a1852015-04-13 13:27:53 +01002739 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002740 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002741 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002742
Mark Brown2159ad932012-10-11 11:54:02 +09002743 ret = wm_adsp_load_coeff(dsp);
2744 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002745 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002746
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002747 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002748 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002749 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002750 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002751
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002752 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002753 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002754 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002755 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002756
Charles Keepax28823eb2016-09-20 13:52:32 +01002757 dsp->booted = true;
2758
Mark Brown2159ad932012-10-11 11:54:02 +09002759 /* Start the core running */
2760 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2761 ADSP1_CORE_ENA | ADSP1_START,
2762 ADSP1_CORE_ENA | ADSP1_START);
Charles Keepax28823eb2016-09-20 13:52:32 +01002763
2764 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09002765 break;
2766
2767 case SND_SOC_DAPM_PRE_PMD:
Charles Keepax28823eb2016-09-20 13:52:32 +01002768 dsp->running = false;
2769 dsp->booted = false;
2770
Mark Brown2159ad932012-10-11 11:54:02 +09002771 /* Halt the core */
2772 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2773 ADSP1_CORE_ENA | ADSP1_START, 0);
2774
2775 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2776 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2777
2778 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2779 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002780
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002781 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002782 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002783
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002784
2785 wm_adsp_free_alg_regions(dsp);
Mark Brown2159ad932012-10-11 11:54:02 +09002786 break;
2787
2788 default:
2789 break;
2790 }
2791
Charles Keepax078e7182015-12-08 16:08:26 +00002792 mutex_unlock(&dsp->pwr_lock);
2793
Mark Brown2159ad932012-10-11 11:54:02 +09002794 return 0;
2795
Charles Keepax078e7182015-12-08 16:08:26 +00002796err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002797 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2798 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002799err_mutex:
2800 mutex_unlock(&dsp->pwr_lock);
2801
Mark Brown2159ad932012-10-11 11:54:02 +09002802 return ret;
2803}
2804EXPORT_SYMBOL_GPL(wm_adsp1_event);
2805
Charles Keepax4e08d502019-03-19 11:52:12 +00002806static int wm_adsp2v2_enable_core(struct wm_adsp *dsp)
Mark Brown2159ad932012-10-11 11:54:02 +09002807{
2808 unsigned int val;
2809 int ret, count;
2810
Mark Brown2159ad932012-10-11 11:54:02 +09002811 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002812 for (count = 0; count < 10; ++count) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002813 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
Mark Brown2159ad932012-10-11 11:54:02 +09002814 if (ret != 0)
2815 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002816
2817 if (val & ADSP2_RAM_RDY)
2818 break;
2819
Charles Keepax1fa96f32016-09-26 10:15:22 +01002820 usleep_range(250, 500);
Charles Keepax939fd1e2013-12-18 09:25:49 +00002821 }
Mark Brown2159ad932012-10-11 11:54:02 +09002822
2823 if (!(val & ADSP2_RAM_RDY)) {
2824 adsp_err(dsp, "Failed to start DSP RAM\n");
2825 return -EBUSY;
2826 }
2827
2828 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002829
2830 return 0;
2831}
2832
Charles Keepax4e08d502019-03-19 11:52:12 +00002833static int wm_adsp2_enable_core(struct wm_adsp *dsp)
2834{
2835 int ret;
2836
2837 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2838 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
2839 if (ret != 0)
2840 return ret;
2841
2842 return wm_adsp2v2_enable_core(dsp);
2843}
2844
Charles Keepax2b0ee492019-03-19 11:52:08 +00002845static int wm_adsp2_lock(struct wm_adsp *dsp, unsigned int lock_regions)
2846{
2847 struct regmap *regmap = dsp->regmap;
2848 unsigned int code0, code1, lock_reg;
2849
2850 if (!(lock_regions & WM_ADSP2_REGION_ALL))
2851 return 0;
2852
2853 lock_regions &= WM_ADSP2_REGION_ALL;
2854 lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0;
2855
2856 while (lock_regions) {
2857 code0 = code1 = 0;
2858 if (lock_regions & BIT(0)) {
2859 code0 = ADSP2_LOCK_CODE_0;
2860 code1 = ADSP2_LOCK_CODE_1;
2861 }
2862 if (lock_regions & BIT(1)) {
2863 code0 |= ADSP2_LOCK_CODE_0 << ADSP2_LOCK_REGION_SHIFT;
2864 code1 |= ADSP2_LOCK_CODE_1 << ADSP2_LOCK_REGION_SHIFT;
2865 }
2866 regmap_write(regmap, lock_reg, code0);
2867 regmap_write(regmap, lock_reg, code1);
2868 lock_regions >>= 2;
2869 lock_reg += 2;
2870 }
2871
2872 return 0;
2873}
2874
Charles Keepax4e08d502019-03-19 11:52:12 +00002875static int wm_adsp2_enable_memory(struct wm_adsp *dsp)
2876{
2877 return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2878 ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2879}
2880
2881static void wm_adsp2_disable_memory(struct wm_adsp *dsp)
2882{
2883 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2884 ADSP2_MEM_ENA, 0);
2885}
2886
2887static void wm_adsp2_disable_core(struct wm_adsp *dsp)
2888{
2889 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2890 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2891 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
2892
2893 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2894 ADSP2_SYS_ENA, 0);
2895}
2896
2897static void wm_adsp2v2_disable_core(struct wm_adsp *dsp)
2898{
2899 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2900 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2901 regmap_write(dsp->regmap, dsp->base + ADSP2V2_WDMA_CONFIG_2, 0);
2902}
2903
2904static void wm_adsp_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002905{
2906 struct wm_adsp *dsp = container_of(work,
2907 struct wm_adsp,
2908 boot_work);
2909 int ret;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002910
Charles Keepax078e7182015-12-08 16:08:26 +00002911 mutex_lock(&dsp->pwr_lock);
2912
Charles Keepax4e08d502019-03-19 11:52:12 +00002913 if (dsp->ops->enable_memory) {
2914 ret = dsp->ops->enable_memory(dsp);
2915 if (ret != 0)
2916 goto err_mutex;
2917 }
Charles Keepax90d19ba2016-09-26 10:15:23 +01002918
Charles Keepax4e08d502019-03-19 11:52:12 +00002919 if (dsp->ops->enable_core) {
2920 ret = dsp->ops->enable_core(dsp);
2921 if (ret != 0)
2922 goto err_mem;
2923 }
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002924
2925 ret = wm_adsp_load(dsp);
2926 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002927 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002928
Charles Keepax4e08d502019-03-19 11:52:12 +00002929 ret = dsp->ops->setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002930 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002931 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002932
2933 ret = wm_adsp_load_coeff(dsp);
2934 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002935 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002936
2937 /* Initialize caches for enabled and unset controls */
2938 ret = wm_coeff_init_control_caches(dsp);
2939 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002940 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002941
Charles Keepax4e08d502019-03-19 11:52:12 +00002942 if (dsp->ops->disable_core)
2943 dsp->ops->disable_core(dsp);
Charles Keepax90d19ba2016-09-26 10:15:23 +01002944
Charles Keepaxe7799742017-01-24 11:44:00 +00002945 dsp->booted = true;
2946
Charles Keepax078e7182015-12-08 16:08:26 +00002947 mutex_unlock(&dsp->pwr_lock);
2948
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002949 return;
2950
Charles Keepax078e7182015-12-08 16:08:26 +00002951err_ena:
Charles Keepax4e08d502019-03-19 11:52:12 +00002952 if (dsp->ops->disable_core)
2953 dsp->ops->disable_core(dsp);
Charles Keepaxd589d8b2017-01-24 11:44:01 +00002954err_mem:
Charles Keepax4e08d502019-03-19 11:52:12 +00002955 if (dsp->ops->disable_memory)
2956 dsp->ops->disable_memory(dsp);
Charles Keepax078e7182015-12-08 16:08:26 +00002957err_mutex:
2958 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002959}
2960
Wen Shi170b1e12019-03-19 11:52:13 +00002961static int wm_halo_configure_mpu(struct wm_adsp *dsp, unsigned int lock_regions)
2962{
2963 struct reg_sequence config[] = {
2964 { dsp->base + HALO_MPU_LOCK_CONFIG, 0x5555 },
2965 { dsp->base + HALO_MPU_LOCK_CONFIG, 0xAAAA },
2966 { dsp->base + HALO_MPU_XMEM_ACCESS_0, 0xFFFFFFFF },
2967 { dsp->base + HALO_MPU_YMEM_ACCESS_0, 0xFFFFFFFF },
2968 { dsp->base + HALO_MPU_WINDOW_ACCESS_0, lock_regions },
2969 { dsp->base + HALO_MPU_XREG_ACCESS_0, lock_regions },
2970 { dsp->base + HALO_MPU_YREG_ACCESS_0, lock_regions },
2971 { dsp->base + HALO_MPU_XMEM_ACCESS_1, 0xFFFFFFFF },
2972 { dsp->base + HALO_MPU_YMEM_ACCESS_1, 0xFFFFFFFF },
2973 { dsp->base + HALO_MPU_WINDOW_ACCESS_1, lock_regions },
2974 { dsp->base + HALO_MPU_XREG_ACCESS_1, lock_regions },
2975 { dsp->base + HALO_MPU_YREG_ACCESS_1, lock_regions },
2976 { dsp->base + HALO_MPU_XMEM_ACCESS_2, 0xFFFFFFFF },
2977 { dsp->base + HALO_MPU_YMEM_ACCESS_2, 0xFFFFFFFF },
2978 { dsp->base + HALO_MPU_WINDOW_ACCESS_2, lock_regions },
2979 { dsp->base + HALO_MPU_XREG_ACCESS_2, lock_regions },
2980 { dsp->base + HALO_MPU_YREG_ACCESS_2, lock_regions },
2981 { dsp->base + HALO_MPU_XMEM_ACCESS_3, 0xFFFFFFFF },
2982 { dsp->base + HALO_MPU_YMEM_ACCESS_3, 0xFFFFFFFF },
2983 { dsp->base + HALO_MPU_WINDOW_ACCESS_3, lock_regions },
2984 { dsp->base + HALO_MPU_XREG_ACCESS_3, lock_regions },
2985 { dsp->base + HALO_MPU_YREG_ACCESS_3, lock_regions },
2986 { dsp->base + HALO_MPU_LOCK_CONFIG, 0 },
2987 };
2988
2989 return regmap_multi_reg_write(dsp->regmap, config, ARRAY_SIZE(config));
2990}
2991
Richard Fitzgeraldb9070df2019-03-19 11:52:09 +00002992int wm_adsp2_set_dspclk(struct snd_soc_dapm_widget *w, unsigned int freq)
Charles Keepaxd82d7672016-01-21 17:53:02 +00002993{
Richard Fitzgeraldb9070df2019-03-19 11:52:09 +00002994 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2995 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
2996 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepaxd82d7672016-01-21 17:53:02 +00002997 int ret;
2998
Richard Fitzgeraldb9070df2019-03-19 11:52:09 +00002999 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CLOCKING,
3000 ADSP2_CLK_SEL_MASK,
3001 freq << ADSP2_CLK_SEL_SHIFT);
3002 if (ret)
3003 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
3004
3005 return ret;
Charles Keepaxd82d7672016-01-21 17:53:02 +00003006}
Richard Fitzgeraldb9070df2019-03-19 11:52:09 +00003007EXPORT_SYMBOL_GPL(wm_adsp2_set_dspclk);
Charles Keepaxd82d7672016-01-21 17:53:02 +00003008
Charles Keepaxaf813a62017-01-06 14:24:41 +00003009int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol,
3010 struct snd_ctl_elem_value *ucontrol)
3011{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003012 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Ajit Pandeyb1470d42018-08-07 18:30:42 +01003013 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3014 struct soc_mixer_control *mc =
3015 (struct soc_mixer_control *)kcontrol->private_value;
3016 struct wm_adsp *dsp = &dsps[mc->shift - 1];
Charles Keepaxaf813a62017-01-06 14:24:41 +00003017
3018 ucontrol->value.integer.value[0] = dsp->preloaded;
3019
3020 return 0;
3021}
3022EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get);
3023
3024int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol,
3025 struct snd_ctl_elem_value *ucontrol)
3026{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003027 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Ajit Pandeyb1470d42018-08-07 18:30:42 +01003028 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003029 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Charles Keepaxaf813a62017-01-06 14:24:41 +00003030 struct soc_mixer_control *mc =
3031 (struct soc_mixer_control *)kcontrol->private_value;
Ajit Pandeyb1470d42018-08-07 18:30:42 +01003032 struct wm_adsp *dsp = &dsps[mc->shift - 1];
Charles Keepaxaf813a62017-01-06 14:24:41 +00003033 char preload[32];
3034
Richard Fitzgerald605391d2018-08-08 17:13:39 +01003035 snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
Charles Keepaxaf813a62017-01-06 14:24:41 +00003036
3037 dsp->preloaded = ucontrol->value.integer.value[0];
3038
3039 if (ucontrol->value.integer.value[0])
Charles Keepax95a594d2018-04-24 16:53:09 +01003040 snd_soc_component_force_enable_pin(component, preload);
Charles Keepaxaf813a62017-01-06 14:24:41 +00003041 else
Charles Keepax95a594d2018-04-24 16:53:09 +01003042 snd_soc_component_disable_pin(component, preload);
Charles Keepaxaf813a62017-01-06 14:24:41 +00003043
3044 snd_soc_dapm_sync(dapm);
3045
Stuart Henderson868e49a2018-07-19 11:50:37 +01003046 flush_work(&dsp->boot_work);
3047
Charles Keepaxaf813a62017-01-06 14:24:41 +00003048 return 0;
3049}
3050EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put);
3051
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01003052static void wm_adsp_stop_watchdog(struct wm_adsp *dsp)
3053{
Charles Keepax4e08d502019-03-19 11:52:12 +00003054 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG,
3055 ADSP2_WDT_ENA_MASK, 0);
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01003056}
3057
Charles Keepax4e08d502019-03-19 11:52:12 +00003058int wm_adsp_early_event(struct snd_soc_dapm_widget *w,
3059 struct snd_kcontrol *kcontrol, int event)
Charles Keepax12db5ed2014-01-08 17:42:19 +00003060{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003061 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
3062 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Charles Keepax12db5ed2014-01-08 17:42:19 +00003063 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepax57a60cc2016-09-26 10:15:24 +01003064 struct wm_coeff_ctl *ctl;
Charles Keepax12db5ed2014-01-08 17:42:19 +00003065
Charles Keepax12db5ed2014-01-08 17:42:19 +00003066 switch (event) {
3067 case SND_SOC_DAPM_PRE_PMU:
3068 queue_work(system_unbound_wq, &dsp->boot_work);
3069 break;
Charles Keepax57a60cc2016-09-26 10:15:24 +01003070 case SND_SOC_DAPM_PRE_PMD:
Charles Keepaxbb24ee42017-01-24 11:43:59 +00003071 mutex_lock(&dsp->pwr_lock);
3072
Charles Keepax57a60cc2016-09-26 10:15:24 +01003073 wm_adsp_debugfs_clear(dsp);
3074
3075 dsp->fw_id = 0;
3076 dsp->fw_id_version = 0;
3077
3078 dsp->booted = false;
3079
Charles Keepax4e08d502019-03-19 11:52:12 +00003080 if (dsp->ops->disable_memory)
3081 dsp->ops->disable_memory(dsp);
Charles Keepax57a60cc2016-09-26 10:15:24 +01003082
3083 list_for_each_entry(ctl, &dsp->ctl_list, list)
3084 ctl->enabled = 0;
3085
3086 wm_adsp_free_alg_regions(dsp);
3087
Charles Keepaxbb24ee42017-01-24 11:43:59 +00003088 mutex_unlock(&dsp->pwr_lock);
3089
Charles Keepax57a60cc2016-09-26 10:15:24 +01003090 adsp_dbg(dsp, "Shutdown complete\n");
3091 break;
Charles Keepax12db5ed2014-01-08 17:42:19 +00003092 default:
3093 break;
Charles Keepaxcab272582014-04-17 13:42:54 +01003094 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00003095
3096 return 0;
3097}
Charles Keepax4e08d502019-03-19 11:52:12 +00003098EXPORT_SYMBOL_GPL(wm_adsp_early_event);
Charles Keepax12db5ed2014-01-08 17:42:19 +00003099
Charles Keepax4e08d502019-03-19 11:52:12 +00003100static int wm_adsp2_start_core(struct wm_adsp *dsp)
3101{
3102 return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3103 ADSP2_CORE_ENA | ADSP2_START,
3104 ADSP2_CORE_ENA | ADSP2_START);
3105}
3106
3107static void wm_adsp2_stop_core(struct wm_adsp *dsp)
3108{
3109 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3110 ADSP2_CORE_ENA | ADSP2_START, 0);
3111}
3112
3113int wm_adsp_event(struct snd_soc_dapm_widget *w,
3114 struct snd_kcontrol *kcontrol, int event)
Mark Brown2159ad932012-10-11 11:54:02 +09003115{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003116 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
3117 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Mark Brown2159ad932012-10-11 11:54:02 +09003118 struct wm_adsp *dsp = &dsps[w->shift];
3119 int ret;
3120
3121 switch (event) {
3122 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00003123 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09003124
Charles Keepaxbb24ee42017-01-24 11:43:59 +00003125 mutex_lock(&dsp->pwr_lock);
3126
3127 if (!dsp->booted) {
3128 ret = -EIO;
3129 goto err;
3130 }
Mark Browndd49e2c2012-12-02 21:50:46 +09003131
Charles Keepax4e08d502019-03-19 11:52:12 +00003132 if (dsp->ops->enable_core) {
3133 ret = dsp->ops->enable_core(dsp);
3134 if (ret != 0)
3135 goto err;
3136 }
Charles Keepax90d19ba2016-09-26 10:15:23 +01003137
Charles Keepaxcef45772016-09-20 13:52:33 +01003138 /* Sync set controls */
3139 ret = wm_coeff_sync_controls(dsp);
3140 if (ret != 0)
3141 goto err;
3142
Charles Keepax4e08d502019-03-19 11:52:12 +00003143 if (dsp->ops->lock_memory) {
3144 ret = dsp->ops->lock_memory(dsp, dsp->lock_regions);
3145 if (ret != 0) {
3146 adsp_err(dsp, "Error configuring MPU: %d\n",
3147 ret);
3148 goto err;
3149 }
3150 }
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01003151
Charles Keepax4e08d502019-03-19 11:52:12 +00003152 if (dsp->ops->start_core) {
3153 ret = dsp->ops->start_core(dsp);
3154 if (ret != 0)
3155 goto err;
3156 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003157
Charles Keepax48c2c992016-11-22 15:38:34 +00003158 if (wm_adsp_fw[dsp->fw].num_caps != 0) {
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003159 ret = wm_adsp_buffer_init(dsp);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00003160 if (ret < 0)
Charles Keepax48c2c992016-11-22 15:38:34 +00003161 goto err;
Charles Keepax48c2c992016-11-22 15:38:34 +00003162 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003163
Charles Keepaxe7799742017-01-24 11:44:00 +00003164 dsp->running = true;
3165
Charles Keepax612047f2016-03-28 14:29:22 +01003166 mutex_unlock(&dsp->pwr_lock);
Mark Brown2159ad932012-10-11 11:54:02 +09003167 break;
3168
3169 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00003170 /* Tell the firmware to cleanup */
3171 wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
3172
Charles Keepax4e08d502019-03-19 11:52:12 +00003173 if (dsp->ops->stop_watchdog)
3174 dsp->ops->stop_watchdog(dsp);
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01003175
Richard Fitzgerald10337b02015-05-29 10:23:07 +01003176 /* Log firmware state, it can be useful for analysis */
Charles Keepax4e08d502019-03-19 11:52:12 +00003177 if (dsp->ops->show_fw_status)
3178 dsp->ops->show_fw_status(dsp);
Richard Fitzgerald10337b02015-05-29 10:23:07 +01003179
Charles Keepax078e7182015-12-08 16:08:26 +00003180 mutex_lock(&dsp->pwr_lock);
3181
Mark Brown1023dbd2013-01-11 22:58:28 +00003182 dsp->running = false;
3183
Charles Keepax4e08d502019-03-19 11:52:12 +00003184 if (dsp->ops->stop_core)
3185 dsp->ops->stop_core(dsp);
3186 if (dsp->ops->disable_core)
3187 dsp->ops->disable_core(dsp);
Mark Brown2d30b572013-01-28 20:18:17 +08003188
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003189 if (wm_adsp_fw[dsp->fw].num_caps != 0)
3190 wm_adsp_buffer_free(dsp);
3191
Charles Keepaxa2bcbc12019-03-19 11:52:07 +00003192 dsp->fatal_error = false;
3193
Charles Keepax078e7182015-12-08 16:08:26 +00003194 mutex_unlock(&dsp->pwr_lock);
3195
Charles Keepax57a60cc2016-09-26 10:15:24 +01003196 adsp_dbg(dsp, "Execution stopped\n");
Mark Brown2159ad932012-10-11 11:54:02 +09003197 break;
3198
3199 default:
3200 break;
3201 }
3202
3203 return 0;
3204err:
Charles Keepax4e08d502019-03-19 11:52:12 +00003205 if (dsp->ops->stop_core)
3206 dsp->ops->stop_core(dsp);
3207 if (dsp->ops->disable_core)
3208 dsp->ops->disable_core(dsp);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00003209 mutex_unlock(&dsp->pwr_lock);
Mark Brown2159ad932012-10-11 11:54:02 +09003210 return ret;
3211}
Charles Keepax4e08d502019-03-19 11:52:12 +00003212EXPORT_SYMBOL_GPL(wm_adsp_event);
Mark Brown973838a2012-11-28 17:20:32 +00003213
Wen Shi170b1e12019-03-19 11:52:13 +00003214static int wm_halo_start_core(struct wm_adsp *dsp)
3215{
3216 return regmap_update_bits(dsp->regmap,
3217 dsp->base + HALO_CCM_CORE_CONTROL,
3218 HALO_CORE_EN, HALO_CORE_EN);
3219}
3220
3221static void wm_halo_stop_core(struct wm_adsp *dsp)
3222{
3223 regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL,
3224 HALO_CORE_EN, 0);
3225
3226 /* reset halo core with CORE_SOFT_REEST */
3227 regmap_update_bits(dsp->regmap, dsp->base + HALO_CORE_SOFT_RESET,
3228 HALO_CORE_SOFT_RESET_MASK, 1);
3229}
3230
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003231int wm_adsp2_component_probe(struct wm_adsp *dsp, struct snd_soc_component *component)
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003232{
Charles Keepaxaf813a62017-01-06 14:24:41 +00003233 char preload[32];
3234
Richard Fitzgerald605391d2018-08-08 17:13:39 +01003235 snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
Charles Keepax95a594d2018-04-24 16:53:09 +01003236 snd_soc_component_disable_pin(component, preload);
Richard Fitzgerald685f51a2016-11-22 16:58:57 +00003237
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003238 wm_adsp2_init_debugfs(dsp, component);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01003239
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003240 dsp->component = component;
Charles Keepaxaf813a62017-01-06 14:24:41 +00003241
Richard Fitzgerald0a047f02018-08-08 17:13:38 +01003242 return 0;
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003243}
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003244EXPORT_SYMBOL_GPL(wm_adsp2_component_probe);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003245
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003246int wm_adsp2_component_remove(struct wm_adsp *dsp, struct snd_soc_component *component)
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003247{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01003248 wm_adsp2_cleanup_debugfs(dsp);
3249
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003250 return 0;
3251}
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00003252EXPORT_SYMBOL_GPL(wm_adsp2_component_remove);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01003253
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01003254int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00003255{
3256 int ret;
3257
Richard Fitzgeralddcad34f2018-11-12 13:36:39 +00003258 ret = wm_adsp_common_init(dsp);
Richard Fitzgerald605391d2018-08-08 17:13:39 +01003259 if (ret)
3260 return ret;
3261
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01003262 switch (dsp->rev) {
3263 case 0:
3264 /*
3265 * Disable the DSP memory by default when in reset for a small
3266 * power saving.
3267 */
3268 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3269 ADSP2_MEM_ENA, 0);
3270 if (ret) {
3271 adsp_err(dsp,
3272 "Failed to clear memory retention: %d\n", ret);
3273 return ret;
3274 }
Charles Keepax4e08d502019-03-19 11:52:12 +00003275
3276 dsp->ops = &wm_adsp2_ops[0];
3277 break;
3278 case 1:
3279 dsp->ops = &wm_adsp2_ops[1];
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01003280 break;
3281 default:
Charles Keepax4e08d502019-03-19 11:52:12 +00003282 dsp->ops = &wm_adsp2_ops[2];
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01003283 break;
Mark Brown10a2b662012-12-02 21:37:00 +09003284 }
3285
Charles Keepax4e08d502019-03-19 11:52:12 +00003286 INIT_WORK(&dsp->boot_work, wm_adsp_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01003287
Mark Brown973838a2012-11-28 17:20:32 +00003288 return 0;
3289}
3290EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05303291
Wen Shi170b1e12019-03-19 11:52:13 +00003292int wm_halo_init(struct wm_adsp *dsp)
3293{
3294 int ret;
3295
3296 ret = wm_adsp_common_init(dsp);
3297 if (ret)
3298 return ret;
3299
3300 dsp->ops = &wm_halo_ops;
3301
3302 INIT_WORK(&dsp->boot_work, wm_adsp_boot_work);
3303
3304 return 0;
3305}
3306EXPORT_SYMBOL_GPL(wm_halo_init);
3307
Richard Fitzgerald66225e92016-04-27 14:58:27 +01003308void wm_adsp2_remove(struct wm_adsp *dsp)
3309{
3310 struct wm_coeff_ctl *ctl;
3311
3312 while (!list_empty(&dsp->ctl_list)) {
3313 ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
3314 list);
3315 list_del(&ctl->list);
3316 wm_adsp_free_ctl_blk(ctl);
3317 }
3318}
3319EXPORT_SYMBOL_GPL(wm_adsp2_remove);
3320
Charles Keepaxedd71352016-05-04 17:11:55 +01003321static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
3322{
3323 return compr->buf != NULL;
3324}
3325
3326static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
3327{
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003328 struct wm_adsp_compr_buf *buf = NULL, *tmp;
3329
Charles Keepaxa2bcbc12019-03-19 11:52:07 +00003330 if (compr->dsp->fatal_error)
3331 return -EINVAL;
3332
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003333 list_for_each_entry(tmp, &compr->dsp->buffer_list, list) {
3334 if (!tmp->name || !strcmp(compr->name, tmp->name)) {
3335 buf = tmp;
3336 break;
3337 }
3338 }
3339
3340 if (!buf)
Charles Keepaxedd71352016-05-04 17:11:55 +01003341 return -EINVAL;
3342
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003343 compr->buf = buf;
Charles Keepax721be3b2016-05-04 17:11:56 +01003344 compr->buf->compr = compr;
Charles Keepaxedd71352016-05-04 17:11:55 +01003345
3346 return 0;
3347}
3348
Charles Keepax721be3b2016-05-04 17:11:56 +01003349static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
3350{
3351 if (!compr)
3352 return;
3353
3354 /* Wake the poll so it can see buffer is no longer attached */
3355 if (compr->stream)
3356 snd_compr_fragment_elapsed(compr->stream);
3357
3358 if (wm_adsp_compr_attached(compr)) {
3359 compr->buf->compr = NULL;
3360 compr->buf = NULL;
3361 }
3362}
3363
Charles Keepax406abc92015-12-15 11:29:45 +00003364int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
3365{
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003366 struct wm_adsp_compr *compr, *tmp;
3367 struct snd_soc_pcm_runtime *rtd = stream->private_data;
Charles Keepax406abc92015-12-15 11:29:45 +00003368 int ret = 0;
3369
3370 mutex_lock(&dsp->pwr_lock);
3371
3372 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003373 adsp_err(dsp, "%s: Firmware does not support compressed API\n",
3374 rtd->codec_dai->name);
Charles Keepax406abc92015-12-15 11:29:45 +00003375 ret = -ENXIO;
3376 goto out;
3377 }
3378
3379 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003380 adsp_err(dsp, "%s: Firmware does not support stream direction\n",
3381 rtd->codec_dai->name);
Charles Keepax406abc92015-12-15 11:29:45 +00003382 ret = -EINVAL;
3383 goto out;
3384 }
3385
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003386 list_for_each_entry(tmp, &dsp->compr_list, list) {
3387 if (!strcmp(tmp->name, rtd->codec_dai->name)) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003388 adsp_err(dsp, "%s: Only a single stream supported per dai\n",
3389 rtd->codec_dai->name);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003390 ret = -EBUSY;
3391 goto out;
3392 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003393 }
3394
Charles Keepax406abc92015-12-15 11:29:45 +00003395 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
3396 if (!compr) {
3397 ret = -ENOMEM;
3398 goto out;
3399 }
3400
3401 compr->dsp = dsp;
3402 compr->stream = stream;
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003403 compr->name = rtd->codec_dai->name;
Charles Keepax406abc92015-12-15 11:29:45 +00003404
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003405 list_add_tail(&compr->list, &dsp->compr_list);
Charles Keepax406abc92015-12-15 11:29:45 +00003406
3407 stream->runtime->private_data = compr;
3408
3409out:
3410 mutex_unlock(&dsp->pwr_lock);
3411
3412 return ret;
3413}
3414EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
3415
3416int wm_adsp_compr_free(struct snd_compr_stream *stream)
3417{
3418 struct wm_adsp_compr *compr = stream->runtime->private_data;
3419 struct wm_adsp *dsp = compr->dsp;
3420
3421 mutex_lock(&dsp->pwr_lock);
3422
Charles Keepax721be3b2016-05-04 17:11:56 +01003423 wm_adsp_compr_detach(compr);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003424 list_del(&compr->list);
Charles Keepax406abc92015-12-15 11:29:45 +00003425
Charles Keepax83a40ce2016-01-06 12:33:19 +00003426 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00003427 kfree(compr);
3428
3429 mutex_unlock(&dsp->pwr_lock);
3430
3431 return 0;
3432}
3433EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
3434
3435static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
3436 struct snd_compr_params *params)
3437{
3438 struct wm_adsp_compr *compr = stream->runtime->private_data;
3439 struct wm_adsp *dsp = compr->dsp;
3440 const struct wm_adsp_fw_caps *caps;
3441 const struct snd_codec_desc *desc;
3442 int i, j;
3443
3444 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
3445 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
3446 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
3447 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
3448 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003449 compr_err(compr, "Invalid buffer fragsize=%d fragments=%d\n",
3450 params->buffer.fragment_size,
3451 params->buffer.fragments);
Charles Keepax406abc92015-12-15 11:29:45 +00003452
3453 return -EINVAL;
3454 }
3455
3456 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
3457 caps = &wm_adsp_fw[dsp->fw].caps[i];
3458 desc = &caps->desc;
3459
3460 if (caps->id != params->codec.id)
3461 continue;
3462
3463 if (stream->direction == SND_COMPRESS_PLAYBACK) {
3464 if (desc->max_ch < params->codec.ch_out)
3465 continue;
3466 } else {
3467 if (desc->max_ch < params->codec.ch_in)
3468 continue;
3469 }
3470
3471 if (!(desc->formats & (1 << params->codec.format)))
3472 continue;
3473
3474 for (j = 0; j < desc->num_sample_rates; ++j)
3475 if (desc->sample_rates[j] == params->codec.sample_rate)
3476 return 0;
3477 }
3478
Charles Keepax0d3fba32019-02-22 10:04:21 +00003479 compr_err(compr, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
3480 params->codec.id, params->codec.ch_in, params->codec.ch_out,
3481 params->codec.sample_rate, params->codec.format);
Charles Keepax406abc92015-12-15 11:29:45 +00003482 return -EINVAL;
3483}
3484
Charles Keepax565ace42016-01-06 12:33:18 +00003485static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
3486{
3487 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
3488}
3489
Charles Keepax406abc92015-12-15 11:29:45 +00003490int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
3491 struct snd_compr_params *params)
3492{
3493 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00003494 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00003495 int ret;
3496
3497 ret = wm_adsp_compr_check_params(stream, params);
3498 if (ret)
3499 return ret;
3500
3501 compr->size = params->buffer;
3502
Charles Keepax0d3fba32019-02-22 10:04:21 +00003503 compr_dbg(compr, "fragment_size=%d fragments=%d\n",
3504 compr->size.fragment_size, compr->size.fragments);
Charles Keepax406abc92015-12-15 11:29:45 +00003505
Charles Keepax83a40ce2016-01-06 12:33:19 +00003506 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
3507 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
3508 if (!compr->raw_buf)
3509 return -ENOMEM;
3510
Charles Keepaxda2b3352016-02-02 16:41:36 +00003511 compr->sample_rate = params->codec.sample_rate;
3512
Charles Keepax406abc92015-12-15 11:29:45 +00003513 return 0;
3514}
3515EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
3516
3517int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
3518 struct snd_compr_caps *caps)
3519{
3520 struct wm_adsp_compr *compr = stream->runtime->private_data;
3521 int fw = compr->dsp->fw;
3522 int i;
3523
3524 if (wm_adsp_fw[fw].caps) {
3525 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
3526 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
3527
3528 caps->num_codecs = i;
3529 caps->direction = wm_adsp_fw[fw].compr_direction;
3530
3531 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
3532 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
3533 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
3534 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
3535 }
3536
3537 return 0;
3538}
3539EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
3540
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003541static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
3542 unsigned int mem_addr,
3543 unsigned int num_words, u32 *data)
3544{
3545 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3546 unsigned int i, reg;
3547 int ret;
3548
3549 if (!mem)
3550 return -EINVAL;
3551
Wen Shi170b1e12019-03-19 11:52:13 +00003552 reg = dsp->ops->region_to_reg(mem, mem_addr);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003553
3554 ret = regmap_raw_read(dsp->regmap, reg, data,
3555 sizeof(*data) * num_words);
3556 if (ret < 0)
3557 return ret;
3558
3559 for (i = 0; i < num_words; ++i)
3560 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
3561
3562 return 0;
3563}
3564
3565static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
3566 unsigned int mem_addr, u32 *data)
3567{
3568 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
3569}
3570
3571static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
3572 unsigned int mem_addr, u32 data)
3573{
3574 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3575 unsigned int reg;
3576
3577 if (!mem)
3578 return -EINVAL;
3579
Wen Shi170b1e12019-03-19 11:52:13 +00003580 reg = dsp->ops->region_to_reg(mem, mem_addr);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003581
3582 data = cpu_to_be32(data & 0x00ffffffu);
3583
3584 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
3585}
3586
3587static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
3588 unsigned int field_offset, u32 *data)
3589{
Andrew Fordfb13f192019-02-19 17:31:56 +00003590 return wm_adsp_read_data_word(buf->dsp, buf->host_buf_mem_type,
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003591 buf->host_buf_ptr + field_offset, data);
3592}
3593
3594static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
3595 unsigned int field_offset, u32 data)
3596{
Andrew Fordfb13f192019-02-19 17:31:56 +00003597 return wm_adsp_write_data_word(buf->dsp, buf->host_buf_mem_type,
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003598 buf->host_buf_ptr + field_offset, data);
3599}
3600
Charles Keepaxcc7d6ce2019-02-22 10:04:17 +00003601static void wm_adsp_remove_padding(u32 *buf, int nwords, int data_word_size)
3602{
3603 u8 *pack_in = (u8 *)buf;
3604 u8 *pack_out = (u8 *)buf;
3605 int i, j;
3606
3607 /* Remove the padding bytes from the data read from the DSP */
3608 for (i = 0; i < nwords; i++) {
3609 for (j = 0; j < data_word_size; j++)
3610 *pack_out++ = *pack_in++;
3611
3612 pack_in += sizeof(*buf) - data_word_size;
3613 }
3614}
3615
Charles Keepax1e38f062019-02-22 10:04:18 +00003616static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
3617{
3618 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
3619 struct wm_adsp_buffer_region *region;
3620 u32 offset = 0;
3621 int i, ret;
3622
Charles Keepaxa792af62019-02-22 10:04:19 +00003623 buf->regions = kcalloc(caps->num_regions, sizeof(*buf->regions),
3624 GFP_KERNEL);
3625 if (!buf->regions)
3626 return -ENOMEM;
3627
Charles Keepax1e38f062019-02-22 10:04:18 +00003628 for (i = 0; i < caps->num_regions; ++i) {
3629 region = &buf->regions[i];
3630
3631 region->offset = offset;
3632 region->mem_type = caps->region_defs[i].mem_type;
3633
3634 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3635 &region->base_addr);
3636 if (ret < 0)
3637 return ret;
3638
3639 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3640 &offset);
3641 if (ret < 0)
3642 return ret;
3643
3644 region->cumulative_size = offset;
3645
Charles Keepax0d3fba32019-02-22 10:04:21 +00003646 compr_dbg(buf,
3647 "region=%d type=%d base=%08x off=%08x size=%08x\n",
3648 i, region->mem_type, region->base_addr,
3649 region->offset, region->cumulative_size);
Charles Keepax1e38f062019-02-22 10:04:18 +00003650 }
3651
3652 return 0;
3653}
3654
3655static void wm_adsp_buffer_clear(struct wm_adsp_compr_buf *buf)
3656{
3657 buf->irq_count = 0xFFFFFFFF;
3658 buf->read_index = -1;
3659 buf->avail = 0;
3660}
3661
Charles Keepaxa792af62019-02-22 10:04:19 +00003662static struct wm_adsp_compr_buf *wm_adsp_buffer_alloc(struct wm_adsp *dsp)
3663{
3664 struct wm_adsp_compr_buf *buf;
3665
3666 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3667 if (!buf)
3668 return NULL;
3669
3670 buf->dsp = dsp;
3671
3672 wm_adsp_buffer_clear(buf);
3673
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003674 list_add_tail(&buf->list, &dsp->buffer_list);
Charles Keepaxa792af62019-02-22 10:04:19 +00003675
3676 return buf;
3677}
3678
3679static int wm_adsp_buffer_parse_legacy(struct wm_adsp *dsp)
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003680{
3681 struct wm_adsp_alg_region *alg_region;
Charles Keepaxa792af62019-02-22 10:04:19 +00003682 struct wm_adsp_compr_buf *buf;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003683 u32 xmalg, addr, magic;
3684 int i, ret;
3685
Charles Keepaxa792af62019-02-22 10:04:19 +00003686 buf = wm_adsp_buffer_alloc(dsp);
3687 if (!buf)
3688 return -ENOMEM;
3689
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003690 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
Wen Shi170b1e12019-03-19 11:52:13 +00003691 xmalg = dsp->ops->sys_config_size / sizeof(__be32);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003692
3693 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
3694 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
3695 if (ret < 0)
3696 return ret;
3697
3698 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
Charles Keepaxa792af62019-02-22 10:04:19 +00003699 return -ENODEV;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003700
3701 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
3702 for (i = 0; i < 5; ++i) {
3703 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
3704 &buf->host_buf_ptr);
3705 if (ret < 0)
3706 return ret;
3707
3708 if (buf->host_buf_ptr)
3709 break;
3710
3711 usleep_range(1000, 2000);
3712 }
3713
3714 if (!buf->host_buf_ptr)
3715 return -EIO;
3716
Andrew Fordfb13f192019-02-19 17:31:56 +00003717 buf->host_buf_mem_type = WMFW_ADSP2_XM;
3718
Charles Keepaxa792af62019-02-22 10:04:19 +00003719 ret = wm_adsp_buffer_populate(buf);
3720 if (ret < 0)
3721 return ret;
3722
Charles Keepax0d3fba32019-02-22 10:04:21 +00003723 compr_dbg(buf, "legacy host_buf_ptr=%x\n", buf->host_buf_ptr);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003724
3725 return 0;
3726}
3727
Charles Keepaxa792af62019-02-22 10:04:19 +00003728static int wm_adsp_buffer_parse_coeff(struct wm_coeff_ctl *ctl)
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003729{
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003730 struct wm_adsp_host_buf_coeff_v1 coeff_v1;
Charles Keepaxa792af62019-02-22 10:04:19 +00003731 struct wm_adsp_compr_buf *buf;
3732 unsigned int val, reg;
3733 int ret, i;
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003734
3735 ret = wm_coeff_base_reg(ctl, &reg);
3736 if (ret)
3737 return ret;
3738
3739 for (i = 0; i < 5; ++i) {
Charles Keepaxa792af62019-02-22 10:04:19 +00003740 ret = regmap_raw_read(ctl->dsp->regmap, reg, &val, sizeof(val));
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003741 if (ret < 0)
3742 return ret;
3743
3744 if (val)
3745 break;
3746
3747 usleep_range(1000, 2000);
3748 }
3749
Charles Keepaxa792af62019-02-22 10:04:19 +00003750 if (!val) {
3751 adsp_err(ctl->dsp, "Failed to acquire host buffer\n");
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003752 return -EIO;
Charles Keepaxa792af62019-02-22 10:04:19 +00003753 }
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003754
Charles Keepaxa792af62019-02-22 10:04:19 +00003755 buf = wm_adsp_buffer_alloc(ctl->dsp);
3756 if (!buf)
3757 return -ENOMEM;
3758
3759 buf->host_buf_mem_type = ctl->alg_region.type;
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003760 buf->host_buf_ptr = be32_to_cpu(val);
Charles Keepaxa792af62019-02-22 10:04:19 +00003761
3762 ret = wm_adsp_buffer_populate(buf);
3763 if (ret < 0)
3764 return ret;
3765
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003766 /*
3767 * v0 host_buffer coefficients didn't have versioning, so if the
3768 * control is one word, assume version 0.
3769 */
3770 if (ctl->len == 4) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003771 compr_dbg(buf, "host_buf_ptr=%x\n", buf->host_buf_ptr);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003772 return 0;
3773 }
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003774
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003775 ret = regmap_raw_read(ctl->dsp->regmap, reg, &coeff_v1,
3776 sizeof(coeff_v1));
3777 if (ret < 0)
3778 return ret;
3779
3780 coeff_v1.versions = be32_to_cpu(coeff_v1.versions);
3781 val = coeff_v1.versions & HOST_BUF_COEFF_COMPAT_VER_MASK;
3782 val >>= HOST_BUF_COEFF_COMPAT_VER_SHIFT;
3783
3784 if (val > HOST_BUF_COEFF_SUPPORTED_COMPAT_VER) {
3785 adsp_err(ctl->dsp,
3786 "Host buffer coeff ver %u > supported version %u\n",
3787 val, HOST_BUF_COEFF_SUPPORTED_COMPAT_VER);
3788 return -EINVAL;
3789 }
3790
3791 for (i = 0; i < ARRAY_SIZE(coeff_v1.name); i++)
3792 coeff_v1.name[i] = be32_to_cpu(coeff_v1.name[i]);
3793
3794 wm_adsp_remove_padding((u32 *)&coeff_v1.name,
3795 ARRAY_SIZE(coeff_v1.name),
3796 WM_ADSP_DATA_WORD_SIZE);
3797
3798 buf->name = kasprintf(GFP_KERNEL, "%s-dsp-%s", ctl->dsp->part,
3799 (char *)&coeff_v1.name);
3800
Charles Keepax0d3fba32019-02-22 10:04:21 +00003801 compr_dbg(buf, "host_buf_ptr=%x coeff version %u\n",
3802 buf->host_buf_ptr, val);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003803
3804 return val;
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003805}
3806
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003807static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3808{
Charles Keepaxa792af62019-02-22 10:04:19 +00003809 struct wm_coeff_ctl *ctl;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003810 int ret;
3811
Charles Keepaxa792af62019-02-22 10:04:19 +00003812 list_for_each_entry(ctl, &dsp->ctl_list, list) {
3813 if (ctl->type != WMFW_CTL_TYPE_HOST_BUFFER)
3814 continue;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003815
Charles Keepaxa792af62019-02-22 10:04:19 +00003816 if (!ctl->enabled)
3817 continue;
Charles Keepax61fc0602018-02-26 10:49:47 +00003818
Charles Keepaxa792af62019-02-22 10:04:19 +00003819 ret = wm_adsp_buffer_parse_coeff(ctl);
3820 if (ret < 0) {
3821 adsp_err(dsp, "Failed to parse coeff: %d\n", ret);
3822 goto error;
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003823 } else if (ret == 0) {
3824 /* Only one buffer supported for version 0 */
3825 return 0;
Charles Keepaxa792af62019-02-22 10:04:19 +00003826 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003827 }
3828
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003829 if (list_empty(&dsp->buffer_list)) {
Charles Keepaxa792af62019-02-22 10:04:19 +00003830 /* Fall back to legacy support */
3831 ret = wm_adsp_buffer_parse_legacy(dsp);
3832 if (ret) {
3833 adsp_err(dsp, "Failed to parse legacy: %d\n", ret);
3834 goto error;
3835 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003836 }
3837
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003838 return 0;
3839
Charles Keepaxa792af62019-02-22 10:04:19 +00003840error:
3841 wm_adsp_buffer_free(dsp);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003842 return ret;
3843}
3844
3845static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3846{
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003847 struct wm_adsp_compr_buf *buf, *tmp;
Charles Keepax721be3b2016-05-04 17:11:56 +01003848
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003849 list_for_each_entry_safe(buf, tmp, &dsp->buffer_list, list) {
3850 if (buf->compr)
3851 wm_adsp_compr_detach(buf->compr);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003852
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003853 kfree(buf->name);
3854 kfree(buf->regions);
3855 list_del(&buf->list);
3856 kfree(buf);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003857 }
3858
3859 return 0;
3860}
3861
Stuart Hendersonf938f342019-02-19 17:31:57 +00003862static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3863{
3864 int ret;
3865
3866 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
3867 if (ret < 0) {
Charles Keepax48ead312019-03-19 11:52:05 +00003868 compr_err(buf, "Failed to check buffer error: %d\n", ret);
Stuart Hendersonf938f342019-02-19 17:31:57 +00003869 return ret;
3870 }
3871 if (buf->error != 0) {
Charles Keepax48ead312019-03-19 11:52:05 +00003872 compr_err(buf, "Buffer error occurred: %d\n", buf->error);
Stuart Hendersonf938f342019-02-19 17:31:57 +00003873 return -EIO;
3874 }
3875
3876 return 0;
3877}
3878
Charles Keepax95fe9592015-12-15 11:29:47 +00003879int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
3880{
3881 struct wm_adsp_compr *compr = stream->runtime->private_data;
3882 struct wm_adsp *dsp = compr->dsp;
3883 int ret = 0;
3884
Charles Keepax0d3fba32019-02-22 10:04:21 +00003885 compr_dbg(compr, "Trigger: %d\n", cmd);
Charles Keepax95fe9592015-12-15 11:29:47 +00003886
3887 mutex_lock(&dsp->pwr_lock);
3888
3889 switch (cmd) {
3890 case SNDRV_PCM_TRIGGER_START:
Charles Keepax61fc0602018-02-26 10:49:47 +00003891 if (!wm_adsp_compr_attached(compr)) {
3892 ret = wm_adsp_compr_attach(compr);
3893 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003894 compr_err(compr, "Failed to link buffer and stream: %d\n",
3895 ret);
Charles Keepax61fc0602018-02-26 10:49:47 +00003896 break;
3897 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003898 }
Charles Keepax565ace42016-01-06 12:33:18 +00003899
Stuart Hendersonf938f342019-02-19 17:31:57 +00003900 ret = wm_adsp_buffer_get_error(compr->buf);
3901 if (ret < 0)
3902 break;
3903
Charles Keepax565ace42016-01-06 12:33:18 +00003904 /* Trigger the IRQ at one fragment of data */
3905 ret = wm_adsp_buffer_write(compr->buf,
3906 HOST_BUFFER_FIELD(high_water_mark),
3907 wm_adsp_compr_frag_words(compr));
3908 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003909 compr_err(compr, "Failed to set high water mark: %d\n",
3910 ret);
Charles Keepax565ace42016-01-06 12:33:18 +00003911 break;
3912 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003913 break;
3914 case SNDRV_PCM_TRIGGER_STOP:
Charles Keepax639e5eb2019-03-19 11:52:04 +00003915 wm_adsp_buffer_clear(compr->buf);
Charles Keepax95fe9592015-12-15 11:29:47 +00003916 break;
3917 default:
3918 ret = -EINVAL;
3919 break;
3920 }
3921
3922 mutex_unlock(&dsp->pwr_lock);
3923
3924 return ret;
3925}
3926EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
3927
Charles Keepax565ace42016-01-06 12:33:18 +00003928static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
3929{
3930 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
3931
3932 return buf->regions[last_region].cumulative_size;
3933}
3934
3935static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
3936{
3937 u32 next_read_index, next_write_index;
3938 int write_index, read_index, avail;
3939 int ret;
3940
3941 /* Only sync read index if we haven't already read a valid index */
3942 if (buf->read_index < 0) {
3943 ret = wm_adsp_buffer_read(buf,
3944 HOST_BUFFER_FIELD(next_read_index),
3945 &next_read_index);
3946 if (ret < 0)
3947 return ret;
3948
3949 read_index = sign_extend32(next_read_index, 23);
3950
3951 if (read_index < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00003952 compr_dbg(buf, "Avail check on unstarted stream\n");
Charles Keepax565ace42016-01-06 12:33:18 +00003953 return 0;
3954 }
3955
3956 buf->read_index = read_index;
3957 }
3958
3959 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
3960 &next_write_index);
3961 if (ret < 0)
3962 return ret;
3963
3964 write_index = sign_extend32(next_write_index, 23);
3965
3966 avail = write_index - buf->read_index;
3967 if (avail < 0)
3968 avail += wm_adsp_buffer_size(buf);
3969
Charles Keepax0d3fba32019-02-22 10:04:21 +00003970 compr_dbg(buf, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
3971 buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
Charles Keepax565ace42016-01-06 12:33:18 +00003972
3973 buf->avail = avail;
3974
3975 return 0;
3976}
3977
3978int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
3979{
Charles Keepax612047f2016-03-28 14:29:22 +01003980 struct wm_adsp_compr_buf *buf;
3981 struct wm_adsp_compr *compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003982 int ret = 0;
3983
3984 mutex_lock(&dsp->pwr_lock);
3985
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003986 if (list_empty(&dsp->buffer_list)) {
Charles Keepax565ace42016-01-06 12:33:18 +00003987 ret = -ENODEV;
3988 goto out;
3989 }
Charles Keepax0d3fba32019-02-22 10:04:21 +00003990
Charles Keepax565ace42016-01-06 12:33:18 +00003991 adsp_dbg(dsp, "Handling buffer IRQ\n");
3992
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003993 list_for_each_entry(buf, &dsp->buffer_list, list) {
3994 compr = buf->compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003995
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00003996 ret = wm_adsp_buffer_get_error(buf);
3997 if (ret < 0)
3998 goto out_notify; /* Wake poll to report error */
Charles Keepax565ace42016-01-06 12:33:18 +00003999
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00004000 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
4001 &buf->irq_count);
4002 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004003 compr_err(buf, "Failed to get irq_count: %d\n", ret);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00004004 goto out;
4005 }
Charles Keepax565ace42016-01-06 12:33:18 +00004006
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00004007 ret = wm_adsp_buffer_update_avail(buf);
4008 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004009 compr_err(buf, "Error reading avail: %d\n", ret);
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00004010 goto out;
4011 }
4012
4013 if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
4014 ret = WM_ADSP_COMPR_VOICE_TRIGGER;
Charles Keepax20b7f7c2016-05-13 16:45:17 +01004015
Charles Keepax58476092016-04-06 11:21:54 +01004016out_notify:
Stuart Henderson4f2d4ea2019-02-22 10:04:20 +00004017 if (compr && compr->stream)
4018 snd_compr_fragment_elapsed(compr->stream);
4019 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00004020
Charles Keepax565ace42016-01-06 12:33:18 +00004021out:
4022 mutex_unlock(&dsp->pwr_lock);
4023
4024 return ret;
4025}
4026EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
4027
4028static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
4029{
4030 if (buf->irq_count & 0x01)
4031 return 0;
4032
Charles Keepax0d3fba32019-02-22 10:04:21 +00004033 compr_dbg(buf, "Enable IRQ(0x%x) for next fragment\n", buf->irq_count);
Charles Keepax565ace42016-01-06 12:33:18 +00004034
4035 buf->irq_count |= 0x01;
4036
4037 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
4038 buf->irq_count);
4039}
4040
4041int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
4042 struct snd_compr_tstamp *tstamp)
4043{
4044 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax565ace42016-01-06 12:33:18 +00004045 struct wm_adsp *dsp = compr->dsp;
Charles Keepax612047f2016-03-28 14:29:22 +01004046 struct wm_adsp_compr_buf *buf;
Charles Keepax565ace42016-01-06 12:33:18 +00004047 int ret = 0;
4048
Charles Keepax0d3fba32019-02-22 10:04:21 +00004049 compr_dbg(compr, "Pointer request\n");
Charles Keepax565ace42016-01-06 12:33:18 +00004050
4051 mutex_lock(&dsp->pwr_lock);
4052
Charles Keepax612047f2016-03-28 14:29:22 +01004053 buf = compr->buf;
4054
Charles Keepax28ee3d72016-06-13 14:17:12 +01004055 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01004056 snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax565ace42016-01-06 12:33:18 +00004057 ret = -EIO;
4058 goto out;
4059 }
4060
4061 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
4062 ret = wm_adsp_buffer_update_avail(buf);
4063 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004064 compr_err(compr, "Error reading avail: %d\n", ret);
Charles Keepax565ace42016-01-06 12:33:18 +00004065 goto out;
4066 }
4067
4068 /*
4069 * If we really have less than 1 fragment available tell the
4070 * DSP to inform us once a whole fragment is available.
4071 */
4072 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
Charles Keepax58476092016-04-06 11:21:54 +01004073 ret = wm_adsp_buffer_get_error(buf);
Charles Keepax8d280662016-06-13 14:17:11 +01004074 if (ret < 0) {
4075 if (compr->buf->error)
4076 snd_compr_stop_error(stream,
4077 SNDRV_PCM_STATE_XRUN);
Charles Keepax58476092016-04-06 11:21:54 +01004078 goto out;
Charles Keepax8d280662016-06-13 14:17:11 +01004079 }
Charles Keepax58476092016-04-06 11:21:54 +01004080
Charles Keepax565ace42016-01-06 12:33:18 +00004081 ret = wm_adsp_buffer_reenable_irq(buf);
4082 if (ret < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004083 compr_err(compr, "Failed to re-enable buffer IRQ: %d\n",
4084 ret);
Charles Keepax565ace42016-01-06 12:33:18 +00004085 goto out;
4086 }
4087 }
4088 }
4089
4090 tstamp->copied_total = compr->copied_total;
4091 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00004092 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00004093
4094out:
4095 mutex_unlock(&dsp->pwr_lock);
4096
4097 return ret;
4098}
4099EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
4100
Charles Keepax83a40ce2016-01-06 12:33:19 +00004101static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
4102{
4103 struct wm_adsp_compr_buf *buf = compr->buf;
Charles Keepax83a40ce2016-01-06 12:33:19 +00004104 unsigned int adsp_addr;
4105 int mem_type, nwords, max_read;
Charles Keepaxcc7d6ce2019-02-22 10:04:17 +00004106 int i, ret;
Charles Keepax83a40ce2016-01-06 12:33:19 +00004107
4108 /* Calculate read parameters */
4109 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
4110 if (buf->read_index < buf->regions[i].cumulative_size)
4111 break;
4112
4113 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
4114 return -EINVAL;
4115
4116 mem_type = buf->regions[i].mem_type;
4117 adsp_addr = buf->regions[i].base_addr +
4118 (buf->read_index - buf->regions[i].offset);
4119
4120 max_read = wm_adsp_compr_frag_words(compr);
4121 nwords = buf->regions[i].cumulative_size - buf->read_index;
4122
4123 if (nwords > target)
4124 nwords = target;
4125 if (nwords > buf->avail)
4126 nwords = buf->avail;
4127 if (nwords > max_read)
4128 nwords = max_read;
4129 if (!nwords)
4130 return 0;
4131
4132 /* Read data from DSP */
4133 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
4134 nwords, compr->raw_buf);
4135 if (ret < 0)
4136 return ret;
4137
Charles Keepaxcc7d6ce2019-02-22 10:04:17 +00004138 wm_adsp_remove_padding(compr->raw_buf, nwords, WM_ADSP_DATA_WORD_SIZE);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004139
4140 /* update read index to account for words read */
4141 buf->read_index += nwords;
4142 if (buf->read_index == wm_adsp_buffer_size(buf))
4143 buf->read_index = 0;
4144
4145 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
4146 buf->read_index);
4147 if (ret < 0)
4148 return ret;
4149
4150 /* update avail to account for words read */
4151 buf->avail -= nwords;
4152
4153 return nwords;
4154}
4155
4156static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
4157 char __user *buf, size_t count)
4158{
Charles Keepax83a40ce2016-01-06 12:33:19 +00004159 int ntotal = 0;
4160 int nwords, nbytes;
4161
Charles Keepax0d3fba32019-02-22 10:04:21 +00004162 compr_dbg(compr, "Requested read of %zu bytes\n", count);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004163
Charles Keepax28ee3d72016-06-13 14:17:12 +01004164 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01004165 snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004166 return -EIO;
Charles Keepax8d280662016-06-13 14:17:11 +01004167 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00004168
4169 count /= WM_ADSP_DATA_WORD_SIZE;
4170
4171 do {
4172 nwords = wm_adsp_buffer_capture_block(compr, count);
4173 if (nwords < 0) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004174 compr_err(compr, "Failed to capture block: %d\n",
4175 nwords);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004176 return nwords;
4177 }
4178
4179 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
4180
Charles Keepax0d3fba32019-02-22 10:04:21 +00004181 compr_dbg(compr, "Read %d bytes\n", nbytes);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004182
4183 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
Charles Keepax0d3fba32019-02-22 10:04:21 +00004184 compr_err(compr, "Failed to copy data to user: %d, %d\n",
4185 ntotal, nbytes);
Charles Keepax83a40ce2016-01-06 12:33:19 +00004186 return -EFAULT;
4187 }
4188
4189 count -= nwords;
4190 ntotal += nbytes;
4191 } while (nwords > 0 && count > 0);
4192
4193 compr->copied_total += ntotal;
4194
4195 return ntotal;
4196}
4197
4198int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
4199 size_t count)
4200{
4201 struct wm_adsp_compr *compr = stream->runtime->private_data;
4202 struct wm_adsp *dsp = compr->dsp;
4203 int ret;
4204
4205 mutex_lock(&dsp->pwr_lock);
4206
4207 if (stream->direction == SND_COMPRESS_CAPTURE)
4208 ret = wm_adsp_compr_read(compr, buf, count);
4209 else
4210 ret = -ENOTSUPP;
4211
4212 mutex_unlock(&dsp->pwr_lock);
4213
4214 return ret;
4215}
4216EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
4217
Charles Keepaxa2bcbc12019-03-19 11:52:07 +00004218static void wm_adsp_fatal_error(struct wm_adsp *dsp)
4219{
4220 struct wm_adsp_compr *compr;
4221
4222 dsp->fatal_error = true;
4223
4224 list_for_each_entry(compr, &dsp->compr_list, list) {
4225 if (compr->stream) {
4226 snd_compr_stop_error(compr->stream,
4227 SNDRV_PCM_STATE_XRUN);
4228 snd_compr_fragment_elapsed(compr->stream);
4229 }
4230 }
4231}
4232
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004233irqreturn_t wm_adsp2_bus_error(struct wm_adsp *dsp)
4234{
4235 unsigned int val;
4236 struct regmap *regmap = dsp->regmap;
4237 int ret = 0;
4238
Charles Keepaxa2225a62019-03-19 11:52:06 +00004239 mutex_lock(&dsp->pwr_lock);
4240
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004241 ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val);
4242 if (ret) {
4243 adsp_err(dsp,
4244 "Failed to read Region Lock Ctrl register: %d\n", ret);
Charles Keepaxa2225a62019-03-19 11:52:06 +00004245 goto error;
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004246 }
4247
4248 if (val & ADSP2_WDT_TIMEOUT_STS_MASK) {
4249 adsp_err(dsp, "watchdog timeout error\n");
4250 wm_adsp_stop_watchdog(dsp);
Charles Keepaxa2bcbc12019-03-19 11:52:07 +00004251 wm_adsp_fatal_error(dsp);
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004252 }
4253
4254 if (val & (ADSP2_SLAVE_ERR_MASK | ADSP2_REGION_LOCK_ERR_MASK)) {
4255 if (val & ADSP2_SLAVE_ERR_MASK)
4256 adsp_err(dsp, "bus error: slave error\n");
4257 else
4258 adsp_err(dsp, "bus error: region lock error\n");
4259
4260 ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val);
4261 if (ret) {
4262 adsp_err(dsp,
4263 "Failed to read Bus Err Addr register: %d\n",
4264 ret);
Charles Keepaxa2225a62019-03-19 11:52:06 +00004265 goto error;
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004266 }
4267
4268 adsp_err(dsp, "bus error address = 0x%x\n",
4269 val & ADSP2_BUS_ERR_ADDR_MASK);
4270
4271 ret = regmap_read(regmap,
4272 dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR,
4273 &val);
4274 if (ret) {
4275 adsp_err(dsp,
4276 "Failed to read Pmem Xmem Err Addr register: %d\n",
4277 ret);
Charles Keepaxa2225a62019-03-19 11:52:06 +00004278 goto error;
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004279 }
4280
4281 adsp_err(dsp, "xmem error address = 0x%x\n",
4282 val & ADSP2_XMEM_ERR_ADDR_MASK);
4283 adsp_err(dsp, "pmem error address = 0x%x\n",
4284 (val & ADSP2_PMEM_ERR_ADDR_MASK) >>
4285 ADSP2_PMEM_ERR_ADDR_SHIFT);
4286 }
4287
4288 regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL,
4289 ADSP2_CTRL_ERR_EINT, ADSP2_CTRL_ERR_EINT);
4290
Charles Keepaxa2225a62019-03-19 11:52:06 +00004291error:
4292 mutex_unlock(&dsp->pwr_lock);
4293
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01004294 return IRQ_HANDLED;
4295}
4296EXPORT_SYMBOL_GPL(wm_adsp2_bus_error);
4297
Charles Keepax4e08d502019-03-19 11:52:12 +00004298struct wm_adsp_ops wm_adsp1_ops = {
4299 .validate_version = wm_adsp_validate_version,
4300 .parse_sizes = wm_adsp1_parse_sizes,
Wen Shi170b1e12019-03-19 11:52:13 +00004301 .region_to_reg = wm_adsp_region_to_reg,
Charles Keepax4e08d502019-03-19 11:52:12 +00004302};
4303
4304struct wm_adsp_ops wm_adsp2_ops[] = {
4305 {
Wen Shi170b1e12019-03-19 11:52:13 +00004306 .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
Charles Keepax4e08d502019-03-19 11:52:12 +00004307 .parse_sizes = wm_adsp2_parse_sizes,
4308 .validate_version = wm_adsp_validate_version,
4309 .setup_algs = wm_adsp2_setup_algs,
Wen Shi170b1e12019-03-19 11:52:13 +00004310 .region_to_reg = wm_adsp_region_to_reg,
Charles Keepax4e08d502019-03-19 11:52:12 +00004311
4312 .show_fw_status = wm_adsp2_show_fw_status,
4313
4314 .enable_memory = wm_adsp2_enable_memory,
4315 .disable_memory = wm_adsp2_disable_memory,
4316
4317 .enable_core = wm_adsp2_enable_core,
4318 .disable_core = wm_adsp2_disable_core,
4319
4320 .start_core = wm_adsp2_start_core,
4321 .stop_core = wm_adsp2_stop_core,
4322
4323 },
4324 {
Wen Shi170b1e12019-03-19 11:52:13 +00004325 .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
Charles Keepax4e08d502019-03-19 11:52:12 +00004326 .parse_sizes = wm_adsp2_parse_sizes,
4327 .validate_version = wm_adsp_validate_version,
4328 .setup_algs = wm_adsp2_setup_algs,
Wen Shi170b1e12019-03-19 11:52:13 +00004329 .region_to_reg = wm_adsp_region_to_reg,
Charles Keepax4e08d502019-03-19 11:52:12 +00004330
4331 .show_fw_status = wm_adsp2v2_show_fw_status,
4332
4333 .enable_memory = wm_adsp2_enable_memory,
4334 .disable_memory = wm_adsp2_disable_memory,
4335 .lock_memory = wm_adsp2_lock,
4336
4337 .enable_core = wm_adsp2v2_enable_core,
4338 .disable_core = wm_adsp2v2_disable_core,
4339
4340 .start_core = wm_adsp2_start_core,
4341 .stop_core = wm_adsp2_stop_core,
4342 },
4343 {
Wen Shi170b1e12019-03-19 11:52:13 +00004344 .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
Charles Keepax4e08d502019-03-19 11:52:12 +00004345 .parse_sizes = wm_adsp2_parse_sizes,
4346 .validate_version = wm_adsp_validate_version,
4347 .setup_algs = wm_adsp2_setup_algs,
Wen Shi170b1e12019-03-19 11:52:13 +00004348 .region_to_reg = wm_adsp_region_to_reg,
Charles Keepax4e08d502019-03-19 11:52:12 +00004349
4350 .show_fw_status = wm_adsp2v2_show_fw_status,
4351 .stop_watchdog = wm_adsp_stop_watchdog,
4352
4353 .enable_memory = wm_adsp2_enable_memory,
4354 .disable_memory = wm_adsp2_disable_memory,
4355 .lock_memory = wm_adsp2_lock,
4356
4357 .enable_core = wm_adsp2v2_enable_core,
4358 .disable_core = wm_adsp2v2_disable_core,
4359
4360 .start_core = wm_adsp2_start_core,
4361 .stop_core = wm_adsp2_stop_core,
4362 },
4363};
4364
Wen Shi170b1e12019-03-19 11:52:13 +00004365struct wm_adsp_ops wm_halo_ops = {
4366 .sys_config_size = sizeof(struct wm_halo_system_config_xm_hdr),
4367 .parse_sizes = wm_adsp2_parse_sizes,
4368 .validate_version = wm_halo_validate_version,
4369 .setup_algs = wm_halo_setup_algs,
4370 .region_to_reg = wm_halo_region_to_reg,
4371
4372 .show_fw_status = wm_halo_show_fw_status,
4373
4374 .lock_memory = wm_halo_configure_mpu,
4375
4376 .start_core = wm_halo_start_core,
4377 .stop_core = wm_halo_stop_core,
4378};
4379
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05304380MODULE_LICENSE("GPL v2");