blob: ea93ef9f3672f684400d972bb68b578bbbee6408 [file] [log] [blame]
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08001/*
2 * Intel Low Power Subsystem PWM controller driver
3 *
4 * Copyright (C) 2014, Intel Corporation
5 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
7 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
8 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00bb2014-04-18 19:17:40 +08009 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Mika Westerberg37670672015-11-18 13:25:18 +020016#include <linux/delay.h>
Thierry Redinge0c86a32014-08-23 00:22:45 +020017#include <linux/io.h>
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020018#include <linux/iopoll.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080019#include <linux/kernel.h>
20#include <linux/module.h>
Qipeng Zhaf080be22015-10-26 12:58:27 +020021#include <linux/pm_runtime.h>
qipeng.zha883e4d02015-11-17 17:20:15 +080022#include <linux/time.h>
Alan Cox093e00bb2014-04-18 19:17:40 +080023
Andy Shevchenkoc558e392014-08-19 19:17:35 +030024#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080025
26#define PWM 0x00000000
27#define PWM_ENABLE BIT(31)
28#define PWM_SW_UPDATE BIT(30)
29#define PWM_BASE_UNIT_SHIFT 8
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080030#define PWM_ON_TIME_DIV_MASK 0x000000ff
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080031
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030032/* Size of each PWM register space if multiple */
33#define PWM_SIZE 0x400
34
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080035static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
36{
37 return container_of(chip, struct pwm_lpss_chip, chip);
38}
39
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030040static inline u32 pwm_lpss_read(const struct pwm_device *pwm)
41{
42 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
43
44 return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
45}
46
47static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value)
48{
49 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
50
51 writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
52}
53
Hans de Goedeb997e3e2017-04-06 14:54:01 +030054static int pwm_lpss_wait_for_update(struct pwm_device *pwm)
Mika Westerberg37670672015-11-18 13:25:18 +020055{
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020056 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
57 const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM;
58 const unsigned int ms = 500 * USEC_PER_MSEC;
59 u32 val;
60 int err;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020061
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020062 /*
63 * PWM Configuration register has SW_UPDATE bit that is set when a new
64 * configuration is written to the register. The bit is automatically
65 * cleared at the start of the next output cycle by the IP block.
66 *
67 * If one writes a new configuration to the register while it still has
68 * the bit enabled, PWM may freeze. That is, while one can still write
69 * to the register, it won't have an effect. Thus, we try to sleep long
70 * enough that the bit gets cleared and make sure the bit is not
71 * enabled while we update the configuration.
72 */
73 err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms);
74 if (err)
75 dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n");
76
77 return err;
78}
79
80static inline int pwm_lpss_is_updating(struct pwm_device *pwm)
81{
82 return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0;
Mika Westerberg37670672015-11-18 13:25:18 +020083}
84
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020085static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm,
86 int duty_ns, int period_ns)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080087{
Mika Westerbergab248b62016-06-10 15:43:21 +030088 unsigned long long on_time_div;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +030089 unsigned long c = lpwm->info->clk_rate, base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +080090 unsigned long long base_unit, freq = NSEC_PER_SEC;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080091 u32 ctrl;
92
93 do_div(freq, period_ns);
94
qipeng.zha883e4d02015-11-17 17:20:15 +080095 /*
96 * The equation is:
Dan O'Donovane5ca4242016-06-01 15:31:12 +010097 * base_unit = round(base_unit_range * freq / c)
qipeng.zha883e4d02015-11-17 17:20:15 +080098 */
Andy Shevchenko684309e2017-01-28 17:10:39 +020099 base_unit_range = BIT(lpwm->info->base_unit_bits) - 1;
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100100 freq *= base_unit_range;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800101
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100102 base_unit = DIV_ROUND_CLOSEST_ULL(freq, c);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800103
Mika Westerbergab248b62016-06-10 15:43:21 +0300104 on_time_div = 255ULL * duty_ns;
105 do_div(on_time_div, period_ns);
106 on_time_div = 255ULL - on_time_div;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800107
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300108 ctrl = pwm_lpss_read(pwm);
qipeng.zha883e4d02015-11-17 17:20:15 +0800109 ctrl &= ~PWM_ON_TIME_DIV_MASK;
Andy Shevchenko684309e2017-01-28 17:10:39 +0200110 ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT);
111 base_unit &= base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +0800112 ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800113 ctrl |= on_time_div;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300114 pwm_lpss_write(pwm, ctrl);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800115}
116
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300117static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond)
118{
119 if (cond)
120 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE);
121}
122
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200123static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm,
124 struct pwm_state *state)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800125{
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200126 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200127 int ret;
Mika Westerberg37670672015-11-18 13:25:18 +0200128
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200129 if (state->enabled) {
130 if (!pwm_is_enabled(pwm)) {
131 pm_runtime_get_sync(chip->dev);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200132 ret = pwm_lpss_is_updating(pwm);
133 if (ret) {
134 pm_runtime_put(chip->dev);
135 return ret;
136 }
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200137 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300138 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
139 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false);
140 ret = pwm_lpss_wait_for_update(pwm);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200141 if (ret) {
142 pm_runtime_put(chip->dev);
143 return ret;
144 }
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300145 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200146 } else {
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200147 ret = pwm_lpss_is_updating(pwm);
148 if (ret)
149 return ret;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200150 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300151 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
152 return pwm_lpss_wait_for_update(pwm);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200153 }
154 } else if (pwm_is_enabled(pwm)) {
155 pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE);
156 pm_runtime_put(chip->dev);
157 }
158
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800159 return 0;
160}
161
Hans de Goede280fec42018-10-12 12:12:29 +0200162/* This function gets called once from pwmchip_add to get the initial state */
163static void pwm_lpss_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
164 struct pwm_state *state)
165{
166 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
167 unsigned long base_unit_range;
168 unsigned long long base_unit, freq, on_time_div;
169 u32 ctrl;
170
171 base_unit_range = BIT(lpwm->info->base_unit_bits);
172
173 ctrl = pwm_lpss_read(pwm);
174 on_time_div = 255 - (ctrl & PWM_ON_TIME_DIV_MASK);
175 base_unit = (ctrl >> PWM_BASE_UNIT_SHIFT) & (base_unit_range - 1);
176
177 freq = base_unit * lpwm->info->clk_rate;
178 do_div(freq, base_unit_range);
179 if (freq == 0)
180 state->period = NSEC_PER_SEC;
181 else
182 state->period = NSEC_PER_SEC / (unsigned long)freq;
183
184 on_time_div *= state->period;
185 do_div(on_time_div, 255);
186 state->duty_cycle = on_time_div;
187
188 state->polarity = PWM_POLARITY_NORMAL;
189 state->enabled = !!(ctrl & PWM_ENABLE);
190
191 if (state->enabled)
192 pm_runtime_get(chip->dev);
193}
194
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800195static const struct pwm_ops pwm_lpss_ops = {
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200196 .apply = pwm_lpss_apply,
Hans de Goede280fec42018-10-12 12:12:29 +0200197 .get_state = pwm_lpss_get_state,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800198 .owner = THIS_MODULE,
199};
200
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300201struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
202 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800203{
204 struct pwm_lpss_chip *lpwm;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300205 unsigned long c;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800206 int ret;
207
Hans de Goede1d375b52018-04-26 14:10:23 +0200208 if (WARN_ON(info->npwm > MAX_PWMS))
209 return ERR_PTR(-ENODEV);
210
Alan Cox093e00bb2014-04-18 19:17:40 +0800211 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800212 if (!lpwm)
Alan Cox093e00bb2014-04-18 19:17:40 +0800213 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800214
Alan Cox093e00bb2014-04-18 19:17:40 +0800215 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800216 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200217 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800218
qipeng.zha883e4d02015-11-17 17:20:15 +0800219 lpwm->info = info;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300220
221 c = lpwm->info->clk_rate;
222 if (!c)
223 return ERR_PTR(-EINVAL);
224
Alan Cox093e00bb2014-04-18 19:17:40 +0800225 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800226 lpwm->chip.ops = &pwm_lpss_ops;
227 lpwm->chip.base = -1;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300228 lpwm->chip.npwm = info->npwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800229
230 ret = pwmchip_add(&lpwm->chip);
231 if (ret) {
Alan Cox093e00bb2014-04-18 19:17:40 +0800232 dev_err(dev, "failed to add PWM chip: %d\n", ret);
233 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800234 }
235
Alan Cox093e00bb2014-04-18 19:17:40 +0800236 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800237}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300238EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800239
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300240int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800241{
Hans de Goede42885552018-10-12 12:12:28 +0200242 int i;
243
244 for (i = 0; i < lpwm->info->npwm; i++) {
245 if (pwm_is_enabled(&lpwm->chip.pwms[i]))
246 pm_runtime_put(lpwm->chip.dev);
247 }
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800248 return pwmchip_remove(&lpwm->chip);
249}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300250EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800251
Hans de Goede1d375b52018-04-26 14:10:23 +0200252int pwm_lpss_suspend(struct device *dev)
253{
254 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
255 int i;
256
257 for (i = 0; i < lpwm->info->npwm; i++)
258 lpwm->saved_ctrl[i] = readl(lpwm->regs + i * PWM_SIZE + PWM);
259
260 return 0;
261}
262EXPORT_SYMBOL_GPL(pwm_lpss_suspend);
263
264int pwm_lpss_resume(struct device *dev)
265{
266 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
267 int i;
268
269 for (i = 0; i < lpwm->info->npwm; i++)
270 writel(lpwm->saved_ctrl[i], lpwm->regs + i * PWM_SIZE + PWM);
271
272 return 0;
273}
274EXPORT_SYMBOL_GPL(pwm_lpss_resume);
275
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800276MODULE_DESCRIPTION("PWM driver for Intel LPSS");
277MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
278MODULE_LICENSE("GPL v2");