blob: 7ae10c632614365187a8799553d6be90261af2e4 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
Richard Fitzgerald605391d2018-08-08 17:13:39 +010013#include <linux/ctype.h>
Mark Brown2159ad932012-10-11 11:54:02 +090014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080019#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090020#include <linux/pm.h>
21#include <linux/pm_runtime.h>
22#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000023#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090024#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000025#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010026#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010027#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090028#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/soc.h>
32#include <sound/jack.h>
33#include <sound/initval.h>
34#include <sound/tlv.h>
35
Mark Brown2159ad932012-10-11 11:54:02 +090036#include "wm_adsp.h"
37
38#define adsp_crit(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010039 dev_crit(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090040#define adsp_err(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010041 dev_err(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090042#define adsp_warn(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010043 dev_warn(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090044#define adsp_info(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010045 dev_info(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090046#define adsp_dbg(_dsp, fmt, ...) \
Richard Fitzgerald605391d2018-08-08 17:13:39 +010047 dev_dbg(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
Mark Brown2159ad932012-10-11 11:54:02 +090048
49#define ADSP1_CONTROL_1 0x00
50#define ADSP1_CONTROL_2 0x02
51#define ADSP1_CONTROL_3 0x03
52#define ADSP1_CONTROL_4 0x04
53#define ADSP1_CONTROL_5 0x06
54#define ADSP1_CONTROL_6 0x07
55#define ADSP1_CONTROL_7 0x08
56#define ADSP1_CONTROL_8 0x09
57#define ADSP1_CONTROL_9 0x0A
58#define ADSP1_CONTROL_10 0x0B
59#define ADSP1_CONTROL_11 0x0C
60#define ADSP1_CONTROL_12 0x0D
61#define ADSP1_CONTROL_13 0x0F
62#define ADSP1_CONTROL_14 0x10
63#define ADSP1_CONTROL_15 0x11
64#define ADSP1_CONTROL_16 0x12
65#define ADSP1_CONTROL_17 0x13
66#define ADSP1_CONTROL_18 0x14
67#define ADSP1_CONTROL_19 0x16
68#define ADSP1_CONTROL_20 0x17
69#define ADSP1_CONTROL_21 0x18
70#define ADSP1_CONTROL_22 0x1A
71#define ADSP1_CONTROL_23 0x1B
72#define ADSP1_CONTROL_24 0x1C
73#define ADSP1_CONTROL_25 0x1E
74#define ADSP1_CONTROL_26 0x20
75#define ADSP1_CONTROL_27 0x21
76#define ADSP1_CONTROL_28 0x22
77#define ADSP1_CONTROL_29 0x23
78#define ADSP1_CONTROL_30 0x24
79#define ADSP1_CONTROL_31 0x26
80
81/*
82 * ADSP1 Control 19
83 */
84#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87
88
89/*
90 * ADSP1 Control 30
91 */
92#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
100#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
104#define ADSP1_START 0x0001 /* DSP1_START */
105#define ADSP1_START_MASK 0x0001 /* DSP1_START */
106#define ADSP1_START_SHIFT 0 /* DSP1_START */
107#define ADSP1_START_WIDTH 1 /* DSP1_START */
108
Chris Rattray94e205b2013-01-18 08:43:09 +0000109/*
110 * ADSP1 Control 31
111 */
112#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
115
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100116#define ADSP2_CONTROL 0x0
117#define ADSP2_CLOCKING 0x1
118#define ADSP2V2_CLOCKING 0x2
119#define ADSP2_STATUS1 0x4
120#define ADSP2_WDMA_CONFIG_1 0x30
121#define ADSP2_WDMA_CONFIG_2 0x31
122#define ADSP2V2_WDMA_CONFIG_2 0x32
123#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900124
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100125#define ADSP2_SCRATCH0 0x40
126#define ADSP2_SCRATCH1 0x41
127#define ADSP2_SCRATCH2 0x42
128#define ADSP2_SCRATCH3 0x43
129
130#define ADSP2V2_SCRATCH0_1 0x40
131#define ADSP2V2_SCRATCH2_3 0x42
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100132
Mark Brown2159ad932012-10-11 11:54:02 +0900133/*
134 * ADSP2 Control
135 */
136
137#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
138#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
139#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
140#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
141#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
142#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
143#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
144#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
145#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
146#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
147#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
148#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
149#define ADSP2_START 0x0001 /* DSP1_START */
150#define ADSP2_START_MASK 0x0001 /* DSP1_START */
151#define ADSP2_START_SHIFT 0 /* DSP1_START */
152#define ADSP2_START_WIDTH 1 /* DSP1_START */
153
154/*
Mark Brown973838a2012-11-28 17:20:32 +0000155 * ADSP2 clocking
156 */
157#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
158#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
159#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
160
161/*
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100162 * ADSP2V2 clocking
163 */
164#define ADSP2V2_CLK_SEL_MASK 0x70000 /* CLK_SEL_ENA */
165#define ADSP2V2_CLK_SEL_SHIFT 16 /* CLK_SEL_ENA */
166#define ADSP2V2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
167
168#define ADSP2V2_RATE_MASK 0x7800 /* DSP_RATE */
169#define ADSP2V2_RATE_SHIFT 11 /* DSP_RATE */
170#define ADSP2V2_RATE_WIDTH 4 /* DSP_RATE */
171
172/*
Mark Brown2159ad932012-10-11 11:54:02 +0900173 * ADSP2 Status 1
174 */
175#define ADSP2_RAM_RDY 0x0001
176#define ADSP2_RAM_RDY_MASK 0x0001
177#define ADSP2_RAM_RDY_SHIFT 0
178#define ADSP2_RAM_RDY_WIDTH 1
179
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +0100180/*
181 * ADSP2 Lock support
182 */
183#define ADSP2_LOCK_CODE_0 0x5555
184#define ADSP2_LOCK_CODE_1 0xAAAA
185
186#define ADSP2_WATCHDOG 0x0A
187#define ADSP2_BUS_ERR_ADDR 0x52
188#define ADSP2_REGION_LOCK_STATUS 0x64
189#define ADSP2_LOCK_REGION_1_LOCK_REGION_0 0x66
190#define ADSP2_LOCK_REGION_3_LOCK_REGION_2 0x68
191#define ADSP2_LOCK_REGION_5_LOCK_REGION_4 0x6A
192#define ADSP2_LOCK_REGION_7_LOCK_REGION_6 0x6C
193#define ADSP2_LOCK_REGION_9_LOCK_REGION_8 0x6E
194#define ADSP2_LOCK_REGION_CTRL 0x7A
195#define ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR 0x7C
196
197#define ADSP2_REGION_LOCK_ERR_MASK 0x8000
198#define ADSP2_SLAVE_ERR_MASK 0x4000
199#define ADSP2_WDT_TIMEOUT_STS_MASK 0x2000
200#define ADSP2_CTRL_ERR_PAUSE_ENA 0x0002
201#define ADSP2_CTRL_ERR_EINT 0x0001
202
203#define ADSP2_BUS_ERR_ADDR_MASK 0x00FFFFFF
204#define ADSP2_XMEM_ERR_ADDR_MASK 0x0000FFFF
205#define ADSP2_PMEM_ERR_ADDR_MASK 0x7FFF0000
206#define ADSP2_PMEM_ERR_ADDR_SHIFT 16
207#define ADSP2_WDT_ENA_MASK 0xFFFFFFFD
208
209#define ADSP2_LOCK_REGION_SHIFT 16
210
Charles Keepax9ee78752016-05-02 13:57:36 +0100211#define ADSP_MAX_STD_CTRL_SIZE 512
212
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000213#define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
214#define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000215#define WM_ADSP_ACKED_CTL_MIN_VALUE 0
216#define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000217
218/*
219 * Event control messages
220 */
221#define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
222
Mark Browncf17c832013-01-30 14:37:23 +0800223struct wm_adsp_buf {
224 struct list_head list;
225 void *buf;
226};
227
228static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
229 struct list_head *list)
230{
231 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
232
233 if (buf == NULL)
234 return NULL;
235
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000236 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800237 if (!buf->buf) {
Richard Fitzgerald4d41c742016-12-09 09:57:41 +0000238 kfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800239 return NULL;
240 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000241 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800242
243 if (list)
244 list_add_tail(&buf->list, list);
245
246 return buf;
247}
248
249static void wm_adsp_buf_free(struct list_head *list)
250{
251 while (!list_empty(list)) {
252 struct wm_adsp_buf *buf = list_first_entry(list,
253 struct wm_adsp_buf,
254 list);
255 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000256 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800257 kfree(buf);
258 }
259}
260
Charles Keepax04d13002015-11-26 14:01:52 +0000261#define WM_ADSP_FW_MBC_VSS 0
262#define WM_ADSP_FW_HIFI 1
263#define WM_ADSP_FW_TX 2
264#define WM_ADSP_FW_TX_SPK 3
265#define WM_ADSP_FW_RX 4
266#define WM_ADSP_FW_RX_ANC 5
267#define WM_ADSP_FW_CTRL 6
268#define WM_ADSP_FW_ASR 7
269#define WM_ADSP_FW_TRACE 8
270#define WM_ADSP_FW_SPK_PROT 9
271#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000272
Charles Keepax04d13002015-11-26 14:01:52 +0000273#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800274
Mark Brown1023dbd2013-01-11 22:58:28 +0000275static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000276 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
277 [WM_ADSP_FW_HIFI] = "MasterHiFi",
278 [WM_ADSP_FW_TX] = "Tx",
279 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
280 [WM_ADSP_FW_RX] = "Rx",
281 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
282 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
283 [WM_ADSP_FW_ASR] = "ASR Assist",
284 [WM_ADSP_FW_TRACE] = "Dbg Trace",
285 [WM_ADSP_FW_SPK_PROT] = "Protection",
286 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000287};
288
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000289struct wm_adsp_system_config_xm_hdr {
290 __be32 sys_enable;
291 __be32 fw_id;
292 __be32 fw_rev;
293 __be32 boot_status;
294 __be32 watchdog;
295 __be32 dma_buffer_size;
296 __be32 rdma[6];
297 __be32 wdma[8];
298 __be32 build_job_name[3];
299 __be32 build_job_number;
300};
301
302struct wm_adsp_alg_xm_struct {
303 __be32 magic;
304 __be32 smoothing;
305 __be32 threshold;
306 __be32 host_buf_ptr;
307 __be32 start_seq;
308 __be32 high_water_mark;
309 __be32 low_water_mark;
310 __be64 smoothed_power;
311};
312
313struct wm_adsp_buffer {
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100314 __be32 buf1_base; /* Base addr of first buffer area */
315 __be32 buf1_size; /* Size of buf1 area in DSP words */
316 __be32 buf2_base; /* Base addr of 2nd buffer area */
317 __be32 buf1_buf2_size; /* Size of buf1+buf2 in DSP words */
318 __be32 buf3_base; /* Base addr of buf3 area */
319 __be32 buf_total_size; /* Size of buf1+buf2+buf3 in DSP words */
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000320 __be32 high_water_mark; /* Point at which IRQ is asserted */
321 __be32 irq_count; /* bits 1-31 count IRQ assertions */
322 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
323 __be32 next_write_index; /* word index of next write */
324 __be32 next_read_index; /* word index of next read */
325 __be32 error; /* error if any */
326 __be32 oldest_block_index; /* word index of oldest surviving */
327 __be32 requested_rewind; /* how many blocks rewind was done */
328 __be32 reserved_space; /* internal */
329 __be32 min_free; /* min free space since stream start */
330 __be32 blocks_written[2]; /* total blocks written (64 bit) */
331 __be32 words_written[2]; /* total words written (64 bit) */
332};
333
Charles Keepax721be3b2016-05-04 17:11:56 +0100334struct wm_adsp_compr;
335
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000336struct wm_adsp_compr_buf {
337 struct wm_adsp *dsp;
Charles Keepax721be3b2016-05-04 17:11:56 +0100338 struct wm_adsp_compr *compr;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000339
340 struct wm_adsp_buffer_region *regions;
341 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000342
343 u32 error;
344 u32 irq_count;
345 int read_index;
346 int avail;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000347};
348
Charles Keepax406abc92015-12-15 11:29:45 +0000349struct wm_adsp_compr {
350 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000351 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000352
353 struct snd_compr_stream *stream;
354 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000355
Charles Keepax83a40ce2016-01-06 12:33:19 +0000356 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000357 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000358
359 unsigned int sample_rate;
Charles Keepax406abc92015-12-15 11:29:45 +0000360};
361
362#define WM_ADSP_DATA_WORD_SIZE 3
363
364#define WM_ADSP_MIN_FRAGMENTS 1
365#define WM_ADSP_MAX_FRAGMENTS 256
366#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
367#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
368
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000369#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
370
371#define HOST_BUFFER_FIELD(field) \
372 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
373
374#define ALG_XM_FIELD(field) \
375 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
376
377static int wm_adsp_buffer_init(struct wm_adsp *dsp);
378static int wm_adsp_buffer_free(struct wm_adsp *dsp);
379
380struct wm_adsp_buffer_region {
381 unsigned int offset;
382 unsigned int cumulative_size;
383 unsigned int mem_type;
384 unsigned int base_addr;
385};
386
387struct wm_adsp_buffer_region_def {
388 unsigned int mem_type;
389 unsigned int base_offset;
390 unsigned int size_offset;
391};
392
Charles Keepax3a9686c2016-02-01 15:22:34 +0000393static const struct wm_adsp_buffer_region_def default_regions[] = {
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000394 {
395 .mem_type = WMFW_ADSP2_XM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100396 .base_offset = HOST_BUFFER_FIELD(buf1_base),
397 .size_offset = HOST_BUFFER_FIELD(buf1_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000398 },
399 {
400 .mem_type = WMFW_ADSP2_XM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100401 .base_offset = HOST_BUFFER_FIELD(buf2_base),
402 .size_offset = HOST_BUFFER_FIELD(buf1_buf2_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000403 },
404 {
405 .mem_type = WMFW_ADSP2_YM,
Richard Fitzgerald2a2aefa2018-10-19 13:25:15 +0100406 .base_offset = HOST_BUFFER_FIELD(buf3_base),
407 .size_offset = HOST_BUFFER_FIELD(buf_total_size),
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000408 },
409};
410
Charles Keepax406abc92015-12-15 11:29:45 +0000411struct wm_adsp_fw_caps {
412 u32 id;
413 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000414 int num_regions;
Charles Keepax3a9686c2016-02-01 15:22:34 +0000415 const struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000416};
417
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000418static const struct wm_adsp_fw_caps ctrl_caps[] = {
Charles Keepax406abc92015-12-15 11:29:45 +0000419 {
420 .id = SND_AUDIOCODEC_BESPOKE,
421 .desc = {
Richard Fitzgerald3bbc2702018-07-19 11:50:38 +0100422 .max_ch = 8,
Charles Keepax406abc92015-12-15 11:29:45 +0000423 .sample_rates = { 16000 },
424 .num_sample_rates = 1,
425 .formats = SNDRV_PCM_FMTBIT_S16_LE,
426 },
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000427 .num_regions = ARRAY_SIZE(default_regions),
428 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000429 },
430};
431
Charles Keepax7ce42832016-01-21 17:52:59 +0000432static const struct wm_adsp_fw_caps trace_caps[] = {
433 {
434 .id = SND_AUDIOCODEC_BESPOKE,
435 .desc = {
436 .max_ch = 8,
437 .sample_rates = {
438 4000, 8000, 11025, 12000, 16000, 22050,
439 24000, 32000, 44100, 48000, 64000, 88200,
440 96000, 176400, 192000
441 },
442 .num_sample_rates = 15,
443 .formats = SNDRV_PCM_FMTBIT_S16_LE,
444 },
445 .num_regions = ARRAY_SIZE(default_regions),
446 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000447 },
448};
449
450static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000451 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000452 int compr_direction;
453 int num_caps;
454 const struct wm_adsp_fw_caps *caps;
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100455 bool voice_trigger;
Mark Brown1023dbd2013-01-11 22:58:28 +0000456} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000457 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
458 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
459 [WM_ADSP_FW_TX] = { .file = "tx" },
460 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
461 [WM_ADSP_FW_RX] = { .file = "rx" },
462 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000463 [WM_ADSP_FW_CTRL] = {
464 .file = "ctrl",
465 .compr_direction = SND_COMPRESS_CAPTURE,
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000466 .num_caps = ARRAY_SIZE(ctrl_caps),
467 .caps = ctrl_caps,
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100468 .voice_trigger = true,
Charles Keepax406abc92015-12-15 11:29:45 +0000469 },
Charles Keepax04d13002015-11-26 14:01:52 +0000470 [WM_ADSP_FW_ASR] = { .file = "asr" },
Charles Keepax7ce42832016-01-21 17:52:59 +0000471 [WM_ADSP_FW_TRACE] = {
472 .file = "trace",
473 .compr_direction = SND_COMPRESS_CAPTURE,
474 .num_caps = ARRAY_SIZE(trace_caps),
475 .caps = trace_caps,
476 },
Charles Keepax04d13002015-11-26 14:01:52 +0000477 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
478 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000479};
480
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100481struct wm_coeff_ctl_ops {
482 int (*xget)(struct snd_kcontrol *kcontrol,
483 struct snd_ctl_elem_value *ucontrol);
484 int (*xput)(struct snd_kcontrol *kcontrol,
485 struct snd_ctl_elem_value *ucontrol);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100486};
487
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100488struct wm_coeff_ctl {
489 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100490 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100491 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100492 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100493 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100494 unsigned int enabled:1;
495 struct list_head list;
496 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100497 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100498 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100499 unsigned int set:1;
Charles Keepax9ee78752016-05-02 13:57:36 +0100500 struct soc_bytes_ext bytes_ext;
Charles Keepax26c22a12015-04-20 13:52:45 +0100501 unsigned int flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +0000502 unsigned int type;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100503};
504
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000505static const char *wm_adsp_mem_region_name(unsigned int type)
506{
507 switch (type) {
508 case WMFW_ADSP1_PM:
509 return "PM";
510 case WMFW_ADSP1_DM:
511 return "DM";
512 case WMFW_ADSP2_XM:
513 return "XM";
514 case WMFW_ADSP2_YM:
515 return "YM";
516 case WMFW_ADSP1_ZM:
517 return "ZM";
518 default:
519 return NULL;
520 }
521}
522
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100523#ifdef CONFIG_DEBUG_FS
524static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
525{
526 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
527
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100528 kfree(dsp->wmfw_file_name);
529 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100530}
531
532static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
533{
534 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
535
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100536 kfree(dsp->bin_file_name);
537 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100538}
539
540static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
541{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100542 kfree(dsp->wmfw_file_name);
543 kfree(dsp->bin_file_name);
544 dsp->wmfw_file_name = NULL;
545 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100546}
547
548static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
549 char __user *user_buf,
550 size_t count, loff_t *ppos)
551{
552 struct wm_adsp *dsp = file->private_data;
553 ssize_t ret;
554
Charles Keepax078e7182015-12-08 16:08:26 +0000555 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100556
Charles Keepax28823eb2016-09-20 13:52:32 +0100557 if (!dsp->wmfw_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100558 ret = 0;
559 else
560 ret = simple_read_from_buffer(user_buf, count, ppos,
561 dsp->wmfw_file_name,
562 strlen(dsp->wmfw_file_name));
563
Charles Keepax078e7182015-12-08 16:08:26 +0000564 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100565 return ret;
566}
567
568static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
569 char __user *user_buf,
570 size_t count, loff_t *ppos)
571{
572 struct wm_adsp *dsp = file->private_data;
573 ssize_t ret;
574
Charles Keepax078e7182015-12-08 16:08:26 +0000575 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100576
Charles Keepax28823eb2016-09-20 13:52:32 +0100577 if (!dsp->bin_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100578 ret = 0;
579 else
580 ret = simple_read_from_buffer(user_buf, count, ppos,
581 dsp->bin_file_name,
582 strlen(dsp->bin_file_name));
583
Charles Keepax078e7182015-12-08 16:08:26 +0000584 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100585 return ret;
586}
587
588static const struct {
589 const char *name;
590 const struct file_operations fops;
591} wm_adsp_debugfs_fops[] = {
592 {
593 .name = "wmfw_file_name",
594 .fops = {
595 .open = simple_open,
596 .read = wm_adsp_debugfs_wmfw_read,
597 },
598 },
599 {
600 .name = "bin_file_name",
601 .fops = {
602 .open = simple_open,
603 .read = wm_adsp_debugfs_bin_read,
604 },
605 },
606};
607
608static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000609 struct snd_soc_component *component)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100610{
611 struct dentry *root = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100612 int i;
613
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000614 if (!component->debugfs_root) {
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100615 adsp_err(dsp, "No codec debugfs root\n");
616 goto err;
617 }
618
Richard Fitzgerald605391d2018-08-08 17:13:39 +0100619 root = debugfs_create_dir(dsp->name, component->debugfs_root);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100620
621 if (!root)
622 goto err;
623
Joe Perches6a73cf42018-05-23 12:20:59 -0700624 if (!debugfs_create_bool("booted", 0444, root, &dsp->booted))
Charles Keepax28823eb2016-09-20 13:52:32 +0100625 goto err;
626
Joe Perches6a73cf42018-05-23 12:20:59 -0700627 if (!debugfs_create_bool("running", 0444, root, &dsp->running))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100628 goto err;
629
Joe Perches6a73cf42018-05-23 12:20:59 -0700630 if (!debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100631 goto err;
632
Joe Perches6a73cf42018-05-23 12:20:59 -0700633 if (!debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version))
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100634 goto err;
635
636 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
637 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
Joe Perches6a73cf42018-05-23 12:20:59 -0700638 0444, root, dsp,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100639 &wm_adsp_debugfs_fops[i].fops))
640 goto err;
641 }
642
643 dsp->debugfs_root = root;
644 return;
645
646err:
647 debugfs_remove_recursive(root);
648 adsp_err(dsp, "Failed to create debugfs\n");
649}
650
651static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
652{
653 wm_adsp_debugfs_clear(dsp);
654 debugfs_remove_recursive(dsp->debugfs_root);
655}
656#else
657static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000658 struct snd_soc_component *component)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100659{
660}
661
662static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
663{
664}
665
666static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
667 const char *s)
668{
669}
670
671static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
672 const char *s)
673{
674}
675
676static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
677{
678}
679#endif
680
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100681int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
682 struct snd_ctl_elem_value *ucontrol)
Mark Brown1023dbd2013-01-11 22:58:28 +0000683{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000684 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000685 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000686 struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
Mark Brown1023dbd2013-01-11 22:58:28 +0000687
Takashi Iwai15c66572016-02-29 18:01:18 +0100688 ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000689
690 return 0;
691}
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100692EXPORT_SYMBOL_GPL(wm_adsp_fw_get);
Mark Brown1023dbd2013-01-11 22:58:28 +0000693
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100694int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
695 struct snd_ctl_elem_value *ucontrol)
Mark Brown1023dbd2013-01-11 22:58:28 +0000696{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000697 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000698 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +0000699 struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000700 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000701
Takashi Iwai15c66572016-02-29 18:01:18 +0100702 if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000703 return 0;
704
Takashi Iwai15c66572016-02-29 18:01:18 +0100705 if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
Mark Brown1023dbd2013-01-11 22:58:28 +0000706 return -EINVAL;
707
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000708 mutex_lock(&dsp[e->shift_l].pwr_lock);
709
Charles Keepax28823eb2016-09-20 13:52:32 +0100710 if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000711 ret = -EBUSY;
712 else
Takashi Iwai15c66572016-02-29 18:01:18 +0100713 dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000714
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000715 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000716
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000717 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000718}
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100719EXPORT_SYMBOL_GPL(wm_adsp_fw_put);
Mark Brown1023dbd2013-01-11 22:58:28 +0000720
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100721const struct soc_enum wm_adsp_fw_enum[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000722 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
723 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
724 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
725 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100726 SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
727 SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
728 SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Mark Brown1023dbd2013-01-11 22:58:28 +0000729};
Richard Fitzgerald0a047f02018-08-08 17:13:38 +0100730EXPORT_SYMBOL_GPL(wm_adsp_fw_enum);
Mark Brown2159ad932012-10-11 11:54:02 +0900731
732static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
733 int type)
734{
735 int i;
736
737 for (i = 0; i < dsp->num_mems; i++)
738 if (dsp->mem[i].type == type)
739 return &dsp->mem[i];
740
741 return NULL;
742}
743
Charles Keepax3809f002015-04-13 13:27:54 +0100744static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000745 unsigned int offset)
746{
Charles Keepax3809f002015-04-13 13:27:54 +0100747 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100748 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100749 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000750 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100751 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000752 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100753 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000754 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100755 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000756 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100757 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000758 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100759 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000760 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100761 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000762 return offset;
763 }
764}
765
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100766static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
767{
768 u16 scratch[4];
769 int ret;
770
771 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
772 scratch, sizeof(scratch));
773 if (ret) {
774 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
775 return;
776 }
777
778 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
779 be16_to_cpu(scratch[0]),
780 be16_to_cpu(scratch[1]),
781 be16_to_cpu(scratch[2]),
782 be16_to_cpu(scratch[3]));
783}
784
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100785static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp)
786{
787 u32 scratch[2];
788 int ret;
789
790 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2V2_SCRATCH0_1,
791 scratch, sizeof(scratch));
792
793 if (ret) {
794 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
795 return;
796 }
797
798 scratch[0] = be32_to_cpu(scratch[0]);
799 scratch[1] = be32_to_cpu(scratch[1]);
800
801 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
802 scratch[0] & 0xFFFF,
803 scratch[0] >> 16,
804 scratch[1] & 0xFFFF,
805 scratch[1] >> 16);
806}
807
Charles Keepax9ee78752016-05-02 13:57:36 +0100808static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
809{
810 return container_of(ext, struct wm_coeff_ctl, bytes_ext);
811}
812
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000813static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
814{
815 const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
816 struct wm_adsp *dsp = ctl->dsp;
817 const struct wm_adsp_region *mem;
818
819 mem = wm_adsp_find_region(dsp, alg_region->type);
820 if (!mem) {
821 adsp_err(dsp, "No base for region %x\n",
822 alg_region->type);
823 return -EINVAL;
824 }
825
826 *reg = wm_adsp_region_to_reg(mem, ctl->alg_region.base + ctl->offset);
827
828 return 0;
829}
830
Charles Keepax7585a5b2015-12-08 16:08:25 +0000831static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100832 struct snd_ctl_elem_info *uinfo)
833{
Charles Keepax9ee78752016-05-02 13:57:36 +0100834 struct soc_bytes_ext *bytes_ext =
835 (struct soc_bytes_ext *)kctl->private_value;
836 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100837
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000838 switch (ctl->type) {
839 case WMFW_CTL_TYPE_ACKED:
840 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
841 uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
842 uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
843 uinfo->value.integer.step = 1;
844 uinfo->count = 1;
845 break;
846 default:
847 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
848 uinfo->count = ctl->len;
849 break;
850 }
851
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100852 return 0;
853}
854
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000855static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
856 unsigned int event_id)
857{
858 struct wm_adsp *dsp = ctl->dsp;
859 u32 val = cpu_to_be32(event_id);
860 unsigned int reg;
861 int i, ret;
862
863 ret = wm_coeff_base_reg(ctl, &reg);
864 if (ret)
865 return ret;
866
867 adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
868 event_id, ctl->alg_region.alg,
869 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
870
871 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
872 if (ret) {
873 adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
874 return ret;
875 }
876
877 /*
878 * Poll for ack, we initially poll at ~1ms intervals for firmwares
879 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
880 * to ack instantly so we do the first 1ms delay before reading the
881 * control to avoid a pointless bus transaction
882 */
883 for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
884 switch (i) {
885 case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
886 usleep_range(1000, 2000);
887 i++;
888 break;
889 default:
890 usleep_range(10000, 20000);
891 i += 10;
892 break;
893 }
894
895 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
896 if (ret) {
897 adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
898 return ret;
899 }
900
901 if (val == 0) {
902 adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
903 return 0;
904 }
905 }
906
907 adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
908 reg, ctl->alg_region.alg,
909 wm_adsp_mem_region_name(ctl->alg_region.type),
910 ctl->offset);
911
912 return -ETIMEDOUT;
913}
914
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100915static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100916 const void *buf, size_t len)
917{
Charles Keepax3809f002015-04-13 13:27:54 +0100918 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100919 void *scratch;
920 int ret;
921 unsigned int reg;
922
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000923 ret = wm_coeff_base_reg(ctl, &reg);
924 if (ret)
925 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100926
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000927 scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100928 if (!scratch)
929 return -ENOMEM;
930
Charles Keepax3809f002015-04-13 13:27:54 +0100931 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000932 len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100933 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100934 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000935 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100936 kfree(scratch);
937 return ret;
938 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000939 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100940
941 kfree(scratch);
942
943 return 0;
944}
945
Charles Keepax7585a5b2015-12-08 16:08:25 +0000946static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100947 struct snd_ctl_elem_value *ucontrol)
948{
Charles Keepax9ee78752016-05-02 13:57:36 +0100949 struct soc_bytes_ext *bytes_ext =
950 (struct soc_bytes_ext *)kctl->private_value;
951 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100952 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000953 int ret = 0;
954
955 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100956
Charles Keepax67430a32017-03-06 16:54:33 +0000957 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
958 ret = -EPERM;
959 else
960 memcpy(ctl->cache, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100961
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000962 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100963 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +0000964 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100965
Charles Keepax168d10e2015-12-08 16:08:27 +0000966 mutex_unlock(&ctl->dsp->pwr_lock);
967
968 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100969}
970
Charles Keepax9ee78752016-05-02 13:57:36 +0100971static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
972 const unsigned int __user *bytes, unsigned int size)
973{
974 struct soc_bytes_ext *bytes_ext =
975 (struct soc_bytes_ext *)kctl->private_value;
976 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
977 int ret = 0;
978
979 mutex_lock(&ctl->dsp->pwr_lock);
980
981 if (copy_from_user(ctl->cache, bytes, size)) {
982 ret = -EFAULT;
983 } else {
984 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100985 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +0100986 ret = wm_coeff_write_control(ctl, ctl->cache, size);
Charles Keepax67430a32017-03-06 16:54:33 +0000987 else if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
988 ret = -EPERM;
Charles Keepax9ee78752016-05-02 13:57:36 +0100989 }
990
991 mutex_unlock(&ctl->dsp->pwr_lock);
992
993 return ret;
994}
995
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000996static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
997 struct snd_ctl_elem_value *ucontrol)
998{
999 struct soc_bytes_ext *bytes_ext =
1000 (struct soc_bytes_ext *)kctl->private_value;
1001 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1002 unsigned int val = ucontrol->value.integer.value[0];
1003 int ret;
1004
1005 if (val == 0)
1006 return 0; /* 0 means no event */
1007
1008 mutex_lock(&ctl->dsp->pwr_lock);
1009
Charles Keepax7b4af792017-03-06 16:54:34 +00001010 if (ctl->enabled && ctl->dsp->running)
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001011 ret = wm_coeff_write_acked_control(ctl, val);
1012 else
1013 ret = -EPERM;
1014
1015 mutex_unlock(&ctl->dsp->pwr_lock);
1016
1017 return ret;
1018}
1019
Charles Keepaxc9f8dd72015-04-13 13:27:58 +01001020static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001021 void *buf, size_t len)
1022{
Charles Keepax3809f002015-04-13 13:27:54 +01001023 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001024 void *scratch;
1025 int ret;
1026 unsigned int reg;
1027
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +00001028 ret = wm_coeff_base_reg(ctl, &reg);
1029 if (ret)
1030 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001031
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001032 scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001033 if (!scratch)
1034 return -ENOMEM;
1035
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001036 ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001037 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +01001038 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Charles Keepax5602a642016-03-10 10:46:07 +00001039 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001040 kfree(scratch);
1041 return ret;
1042 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001043 adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001044
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001045 memcpy(buf, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001046 kfree(scratch);
1047
1048 return 0;
1049}
1050
Charles Keepax7585a5b2015-12-08 16:08:25 +00001051static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001052 struct snd_ctl_elem_value *ucontrol)
1053{
Charles Keepax9ee78752016-05-02 13:57:36 +01001054 struct soc_bytes_ext *bytes_ext =
1055 (struct soc_bytes_ext *)kctl->private_value;
1056 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001057 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +00001058 int ret = 0;
1059
1060 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001061
Charles Keepax26c22a12015-04-20 13:52:45 +01001062 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001063 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001064 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001065 else
Charles Keepax168d10e2015-12-08 16:08:27 +00001066 ret = -EPERM;
1067 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001068 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepaxbc1765d2015-12-17 10:05:59 +00001069 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1070
Charles Keepax168d10e2015-12-08 16:08:27 +00001071 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001072 }
1073
Charles Keepax168d10e2015-12-08 16:08:27 +00001074 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +01001075
Charles Keepax168d10e2015-12-08 16:08:27 +00001076 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001077}
1078
Charles Keepax9ee78752016-05-02 13:57:36 +01001079static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1080 unsigned int __user *bytes, unsigned int size)
1081{
1082 struct soc_bytes_ext *bytes_ext =
1083 (struct soc_bytes_ext *)kctl->private_value;
1084 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1085 int ret = 0;
1086
1087 mutex_lock(&ctl->dsp->pwr_lock);
1088
1089 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001090 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001091 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1092 else
1093 ret = -EPERM;
1094 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001095 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001096 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1097 }
1098
1099 if (!ret && copy_to_user(bytes, ctl->cache, size))
1100 ret = -EFAULT;
1101
1102 mutex_unlock(&ctl->dsp->pwr_lock);
1103
1104 return ret;
1105}
1106
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001107static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1108 struct snd_ctl_elem_value *ucontrol)
1109{
1110 /*
1111 * Although it's not useful to read an acked control, we must satisfy
1112 * user-side assumptions that all controls are readable and that a
1113 * write of the same value should be filtered out (it's valid to send
1114 * the same event number again to the firmware). We therefore return 0,
1115 * meaning "no event" so valid event numbers will always be a change
1116 */
1117 ucontrol->value.integer.value[0] = 0;
1118
1119 return 0;
1120}
1121
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001122struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +01001123 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001124 struct wm_coeff_ctl *ctl;
1125 struct work_struct work;
1126};
1127
Charles Keepax9ee78752016-05-02 13:57:36 +01001128static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1129{
1130 unsigned int out, rd, wr, vol;
1131
1132 if (len > ADSP_MAX_STD_CTRL_SIZE) {
1133 rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1134 wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1135 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1136
1137 out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1138 } else {
1139 rd = SNDRV_CTL_ELEM_ACCESS_READ;
1140 wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1141 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1142
1143 out = 0;
1144 }
1145
1146 if (in) {
1147 if (in & WMFW_CTL_FLAG_READABLE)
1148 out |= rd;
1149 if (in & WMFW_CTL_FLAG_WRITEABLE)
1150 out |= wr;
1151 if (in & WMFW_CTL_FLAG_VOLATILE)
1152 out |= vol;
1153 } else {
1154 out |= rd | wr | vol;
1155 }
1156
1157 return out;
1158}
1159
Charles Keepax3809f002015-04-13 13:27:54 +01001160static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001161{
1162 struct snd_kcontrol_new *kcontrol;
1163 int ret;
1164
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001165 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001166 return -EINVAL;
1167
1168 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1169 if (!kcontrol)
1170 return -ENOMEM;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001171
1172 kcontrol->name = ctl->name;
1173 kcontrol->info = wm_coeff_info;
Charles Keepax9ee78752016-05-02 13:57:36 +01001174 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1175 kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1176 kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
Charles Keepax9ee78752016-05-02 13:57:36 +01001177 kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001178
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001179 switch (ctl->type) {
1180 case WMFW_CTL_TYPE_ACKED:
1181 kcontrol->get = wm_coeff_get_acked;
1182 kcontrol->put = wm_coeff_put_acked;
1183 break;
1184 default:
Richard Fitzgeraldd7789f52018-02-28 10:31:10 +00001185 if (kcontrol->access & SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK) {
1186 ctl->bytes_ext.max = ctl->len;
1187 ctl->bytes_ext.get = wm_coeff_tlv_get;
1188 ctl->bytes_ext.put = wm_coeff_tlv_put;
1189 } else {
1190 kcontrol->get = wm_coeff_get;
1191 kcontrol->put = wm_coeff_put;
1192 }
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001193 break;
1194 }
1195
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00001196 ret = snd_soc_add_component_controls(dsp->component, kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001197 if (ret < 0)
1198 goto err_kcontrol;
1199
1200 kfree(kcontrol);
1201
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001202 return 0;
1203
1204err_kcontrol:
1205 kfree(kcontrol);
1206 return ret;
1207}
1208
Charles Keepaxb21acc12015-04-13 13:28:01 +01001209static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1210{
1211 struct wm_coeff_ctl *ctl;
1212 int ret;
1213
1214 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1215 if (!ctl->enabled || ctl->set)
1216 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001217 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1218 continue;
1219
Richard Fitzgerald04ff40a2018-02-05 11:38:17 +00001220 /*
1221 * For readable controls populate the cache from the DSP memory.
1222 * For non-readable controls the cache was zero-filled when
1223 * created so we don't need to do anything.
1224 */
1225 if (!ctl->flags || (ctl->flags & WMFW_CTL_FLAG_READABLE)) {
1226 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1227 if (ret < 0)
1228 return ret;
1229 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001230 }
1231
1232 return 0;
1233}
1234
1235static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1236{
1237 struct wm_coeff_ctl *ctl;
1238 int ret;
1239
1240 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1241 if (!ctl->enabled)
1242 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001243 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001244 ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001245 if (ret < 0)
1246 return ret;
1247 }
1248 }
1249
1250 return 0;
1251}
1252
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001253static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1254 unsigned int event)
1255{
1256 struct wm_coeff_ctl *ctl;
1257 int ret;
1258
1259 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1260 if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1261 continue;
1262
Charles Keepax87aa6372016-11-21 18:00:02 +00001263 if (!ctl->enabled)
1264 continue;
1265
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001266 ret = wm_coeff_write_acked_control(ctl, event);
1267 if (ret)
1268 adsp_warn(dsp,
1269 "Failed to send 0x%x event to alg 0x%x (%d)\n",
1270 event, ctl->alg_region.alg, ret);
1271 }
1272}
1273
Charles Keepaxb21acc12015-04-13 13:28:01 +01001274static void wm_adsp_ctl_work(struct work_struct *work)
1275{
1276 struct wmfw_ctl_work *ctl_work = container_of(work,
1277 struct wmfw_ctl_work,
1278 work);
1279
1280 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1281 kfree(ctl_work);
1282}
1283
Richard Fitzgerald66225e92016-04-27 14:58:27 +01001284static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1285{
1286 kfree(ctl->cache);
1287 kfree(ctl->name);
1288 kfree(ctl);
1289}
1290
Charles Keepaxb21acc12015-04-13 13:28:01 +01001291static int wm_adsp_create_control(struct wm_adsp *dsp,
1292 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +01001293 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +01001294 const char *subname, unsigned int subname_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001295 unsigned int flags, unsigned int type)
Charles Keepaxb21acc12015-04-13 13:28:01 +01001296{
1297 struct wm_coeff_ctl *ctl;
1298 struct wmfw_ctl_work *ctl_work;
1299 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001300 const char *region_name;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001301 int ret;
1302
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001303 region_name = wm_adsp_mem_region_name(alg_region->type);
1304 if (!region_name) {
Charles Keepax23237362015-04-13 13:28:02 +01001305 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001306 return -EINVAL;
1307 }
1308
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001309 switch (dsp->fw_ver) {
1310 case 0:
1311 case 1:
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001312 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s %s %x",
1313 dsp->name, region_name, alg_region->alg);
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001314 break;
1315 default:
1316 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001317 "%s%c %.12s %x", dsp->name, *region_name,
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001318 wm_adsp_fw_text[dsp->fw], alg_region->alg);
1319
1320 /* Truncate the subname from the start if it is too long */
1321 if (subname) {
1322 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1323 int skip = 0;
1324
Charles Keepaxb7ede5af2018-07-19 11:50:36 +01001325 if (dsp->component->name_prefix)
1326 avail -= strlen(dsp->component->name_prefix) + 1;
1327
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001328 if (subname_len > avail)
1329 skip = subname_len - avail;
1330
1331 snprintf(name + ret,
1332 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
1333 subname_len - skip, subname + skip);
1334 }
1335 break;
1336 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001337
Charles Keepax7585a5b2015-12-08 16:08:25 +00001338 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +01001339 if (!strcmp(ctl->name, name)) {
1340 if (!ctl->enabled)
1341 ctl->enabled = 1;
1342 return 0;
1343 }
1344 }
1345
1346 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1347 if (!ctl)
1348 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001349 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001350 ctl->alg_region = *alg_region;
1351 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1352 if (!ctl->name) {
1353 ret = -ENOMEM;
1354 goto err_ctl;
1355 }
1356 ctl->enabled = 1;
1357 ctl->set = 0;
1358 ctl->ops.xget = wm_coeff_get;
1359 ctl->ops.xput = wm_coeff_put;
1360 ctl->dsp = dsp;
1361
Charles Keepax26c22a12015-04-20 13:52:45 +01001362 ctl->flags = flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001363 ctl->type = type;
Charles Keepax23237362015-04-13 13:28:02 +01001364 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001365 ctl->len = len;
1366 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1367 if (!ctl->cache) {
1368 ret = -ENOMEM;
1369 goto err_ctl_name;
1370 }
1371
Charles Keepax23237362015-04-13 13:28:02 +01001372 list_add(&ctl->list, &dsp->ctl_list);
1373
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001374 if (flags & WMFW_CTL_FLAG_SYS)
1375 return 0;
1376
Charles Keepaxb21acc12015-04-13 13:28:01 +01001377 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1378 if (!ctl_work) {
1379 ret = -ENOMEM;
1380 goto err_ctl_cache;
1381 }
1382
1383 ctl_work->dsp = dsp;
1384 ctl_work->ctl = ctl;
1385 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1386 schedule_work(&ctl_work->work);
1387
1388 return 0;
1389
1390err_ctl_cache:
1391 kfree(ctl->cache);
1392err_ctl_name:
1393 kfree(ctl->name);
1394err_ctl:
1395 kfree(ctl);
1396
1397 return ret;
1398}
1399
Charles Keepax23237362015-04-13 13:28:02 +01001400struct wm_coeff_parsed_alg {
1401 int id;
1402 const u8 *name;
1403 int name_len;
1404 int ncoeff;
1405};
1406
1407struct wm_coeff_parsed_coeff {
1408 int offset;
1409 int mem_type;
1410 const u8 *name;
1411 int name_len;
1412 int ctl_type;
1413 int flags;
1414 int len;
1415};
1416
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001417static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1418{
1419 int length;
1420
1421 switch (bytes) {
1422 case 1:
1423 length = **pos;
1424 break;
1425 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001426 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001427 break;
1428 default:
1429 return 0;
1430 }
1431
1432 if (str)
1433 *str = *pos + bytes;
1434
1435 *pos += ((length + bytes) + 3) & ~0x03;
1436
1437 return length;
1438}
1439
1440static int wm_coeff_parse_int(int bytes, const u8 **pos)
1441{
1442 int val = 0;
1443
1444 switch (bytes) {
1445 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001446 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001447 break;
1448 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001449 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001450 break;
1451 default:
1452 break;
1453 }
1454
1455 *pos += bytes;
1456
1457 return val;
1458}
1459
Charles Keepax23237362015-04-13 13:28:02 +01001460static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1461 struct wm_coeff_parsed_alg *blk)
1462{
1463 const struct wmfw_adsp_alg_data *raw;
1464
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001465 switch (dsp->fw_ver) {
1466 case 0:
1467 case 1:
1468 raw = (const struct wmfw_adsp_alg_data *)*data;
1469 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001470
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001471 blk->id = le32_to_cpu(raw->id);
1472 blk->name = raw->name;
1473 blk->name_len = strlen(raw->name);
1474 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1475 break;
1476 default:
1477 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1478 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1479 &blk->name);
1480 wm_coeff_parse_string(sizeof(u16), data, NULL);
1481 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1482 break;
1483 }
Charles Keepax23237362015-04-13 13:28:02 +01001484
1485 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1486 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1487 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1488}
1489
1490static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1491 struct wm_coeff_parsed_coeff *blk)
1492{
1493 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001494 const u8 *tmp;
1495 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001496
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001497 switch (dsp->fw_ver) {
1498 case 0:
1499 case 1:
1500 raw = (const struct wmfw_adsp_coeff_data *)*data;
1501 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001502
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001503 blk->offset = le16_to_cpu(raw->hdr.offset);
1504 blk->mem_type = le16_to_cpu(raw->hdr.type);
1505 blk->name = raw->name;
1506 blk->name_len = strlen(raw->name);
1507 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1508 blk->flags = le16_to_cpu(raw->flags);
1509 blk->len = le32_to_cpu(raw->len);
1510 break;
1511 default:
1512 tmp = *data;
1513 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1514 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1515 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1516 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1517 &blk->name);
1518 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1519 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1520 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1521 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1522 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1523
1524 *data = *data + sizeof(raw->hdr) + length;
1525 break;
1526 }
Charles Keepax23237362015-04-13 13:28:02 +01001527
1528 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1529 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1530 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1531 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1532 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1533 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1534}
1535
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001536static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1537 const struct wm_coeff_parsed_coeff *coeff_blk,
1538 unsigned int f_required,
1539 unsigned int f_illegal)
1540{
1541 if ((coeff_blk->flags & f_illegal) ||
1542 ((coeff_blk->flags & f_required) != f_required)) {
1543 adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1544 coeff_blk->flags, coeff_blk->ctl_type);
1545 return -EINVAL;
1546 }
1547
1548 return 0;
1549}
1550
Charles Keepax23237362015-04-13 13:28:02 +01001551static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1552 const struct wmfw_region *region)
1553{
1554 struct wm_adsp_alg_region alg_region = {};
1555 struct wm_coeff_parsed_alg alg_blk;
1556 struct wm_coeff_parsed_coeff coeff_blk;
1557 const u8 *data = region->data;
1558 int i, ret;
1559
1560 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1561 for (i = 0; i < alg_blk.ncoeff; i++) {
1562 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1563
1564 switch (coeff_blk.ctl_type) {
1565 case SNDRV_CTL_ELEM_TYPE_BYTES:
1566 break;
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001567 case WMFW_CTL_TYPE_ACKED:
1568 if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1569 continue; /* ignore */
1570
1571 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1572 WMFW_CTL_FLAG_VOLATILE |
1573 WMFW_CTL_FLAG_WRITEABLE |
1574 WMFW_CTL_FLAG_READABLE,
1575 0);
1576 if (ret)
1577 return -EINVAL;
1578 break;
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001579 case WMFW_CTL_TYPE_HOSTEVENT:
1580 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1581 WMFW_CTL_FLAG_SYS |
1582 WMFW_CTL_FLAG_VOLATILE |
1583 WMFW_CTL_FLAG_WRITEABLE |
1584 WMFW_CTL_FLAG_READABLE,
1585 0);
1586 if (ret)
1587 return -EINVAL;
1588 break;
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01001589 case WMFW_CTL_TYPE_HOST_BUFFER:
1590 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1591 WMFW_CTL_FLAG_SYS |
1592 WMFW_CTL_FLAG_VOLATILE |
1593 WMFW_CTL_FLAG_READABLE,
1594 0);
1595 if (ret)
1596 return -EINVAL;
1597 break;
Charles Keepax23237362015-04-13 13:28:02 +01001598 default:
1599 adsp_err(dsp, "Unknown control type: %d\n",
1600 coeff_blk.ctl_type);
1601 return -EINVAL;
1602 }
1603
1604 alg_region.type = coeff_blk.mem_type;
1605 alg_region.alg = alg_blk.id;
1606
1607 ret = wm_adsp_create_control(dsp, &alg_region,
1608 coeff_blk.offset,
1609 coeff_blk.len,
1610 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001611 coeff_blk.name_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001612 coeff_blk.flags,
1613 coeff_blk.ctl_type);
Charles Keepax23237362015-04-13 13:28:02 +01001614 if (ret < 0)
1615 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1616 coeff_blk.name_len, coeff_blk.name, ret);
1617 }
1618
1619 return 0;
1620}
1621
Mark Brown2159ad932012-10-11 11:54:02 +09001622static int wm_adsp_load(struct wm_adsp *dsp)
1623{
Mark Browncf17c832013-01-30 14:37:23 +08001624 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001625 const struct firmware *firmware;
1626 struct regmap *regmap = dsp->regmap;
1627 unsigned int pos = 0;
1628 const struct wmfw_header *header;
1629 const struct wmfw_adsp1_sizes *adsp1_sizes;
1630 const struct wmfw_adsp2_sizes *adsp2_sizes;
1631 const struct wmfw_footer *footer;
1632 const struct wmfw_region *region;
1633 const struct wm_adsp_region *mem;
1634 const char *region_name;
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001635 char *file, *text = NULL;
Mark Browncf17c832013-01-30 14:37:23 +08001636 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001637 unsigned int reg;
1638 int regions = 0;
1639 int ret, offset, type, sizes;
1640
1641 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1642 if (file == NULL)
1643 return -ENOMEM;
1644
Richard Fitzgerald605391d2018-08-08 17:13:39 +01001645 snprintf(file, PAGE_SIZE, "%s-%s-%s.wmfw", dsp->part, dsp->fwf_name,
Mark Brown1023dbd2013-01-11 22:58:28 +00001646 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001647 file[PAGE_SIZE - 1] = '\0';
1648
1649 ret = request_firmware(&firmware, file, dsp->dev);
1650 if (ret != 0) {
1651 adsp_err(dsp, "Failed to request '%s'\n", file);
1652 goto out;
1653 }
1654 ret = -EINVAL;
1655
1656 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1657 if (pos >= firmware->size) {
1658 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1659 file, firmware->size);
1660 goto out_fw;
1661 }
1662
Charles Keepax7585a5b2015-12-08 16:08:25 +00001663 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001664
1665 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1666 adsp_err(dsp, "%s: invalid magic\n", file);
1667 goto out_fw;
1668 }
1669
Charles Keepax23237362015-04-13 13:28:02 +01001670 switch (header->ver) {
1671 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001672 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1673 file, header->ver);
1674 break;
Charles Keepax23237362015-04-13 13:28:02 +01001675 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001676 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001677 break;
1678 default:
Mark Brown2159ad932012-10-11 11:54:02 +09001679 adsp_err(dsp, "%s: unknown file format %d\n",
1680 file, header->ver);
1681 goto out_fw;
1682 }
Charles Keepax23237362015-04-13 13:28:02 +01001683
Dimitris Papastamos36269922013-11-01 15:56:57 +00001684 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001685 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001686
1687 if (header->core != dsp->type) {
1688 adsp_err(dsp, "%s: invalid core %d != %d\n",
1689 file, header->core, dsp->type);
1690 goto out_fw;
1691 }
1692
1693 switch (dsp->type) {
1694 case WMFW_ADSP1:
1695 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1696 adsp1_sizes = (void *)&(header[1]);
1697 footer = (void *)&(adsp1_sizes[1]);
1698 sizes = sizeof(*adsp1_sizes);
1699
1700 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1701 file, le32_to_cpu(adsp1_sizes->dm),
1702 le32_to_cpu(adsp1_sizes->pm),
1703 le32_to_cpu(adsp1_sizes->zm));
1704 break;
1705
1706 case WMFW_ADSP2:
1707 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1708 adsp2_sizes = (void *)&(header[1]);
1709 footer = (void *)&(adsp2_sizes[1]);
1710 sizes = sizeof(*adsp2_sizes);
1711
1712 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1713 file, le32_to_cpu(adsp2_sizes->xm),
1714 le32_to_cpu(adsp2_sizes->ym),
1715 le32_to_cpu(adsp2_sizes->pm),
1716 le32_to_cpu(adsp2_sizes->zm));
1717 break;
1718
1719 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001720 WARN(1, "Unknown DSP type");
Mark Brown2159ad932012-10-11 11:54:02 +09001721 goto out_fw;
1722 }
1723
1724 if (le32_to_cpu(header->len) != sizeof(*header) +
1725 sizes + sizeof(*footer)) {
1726 adsp_err(dsp, "%s: unexpected header length %d\n",
1727 file, le32_to_cpu(header->len));
1728 goto out_fw;
1729 }
1730
1731 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1732 le64_to_cpu(footer->timestamp));
1733
1734 while (pos < firmware->size &&
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00001735 sizeof(*region) < firmware->size - pos) {
Mark Brown2159ad932012-10-11 11:54:02 +09001736 region = (void *)&(firmware->data[pos]);
1737 region_name = "Unknown";
1738 reg = 0;
1739 text = NULL;
1740 offset = le32_to_cpu(region->offset) & 0xffffff;
1741 type = be32_to_cpu(region->type) & 0xff;
1742 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001743
Mark Brown2159ad932012-10-11 11:54:02 +09001744 switch (type) {
1745 case WMFW_NAME_TEXT:
1746 region_name = "Firmware name";
1747 text = kzalloc(le32_to_cpu(region->len) + 1,
1748 GFP_KERNEL);
1749 break;
Charles Keepax23237362015-04-13 13:28:02 +01001750 case WMFW_ALGORITHM_DATA:
1751 region_name = "Algorithm";
1752 ret = wm_adsp_parse_coeff(dsp, region);
1753 if (ret != 0)
1754 goto out_fw;
1755 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001756 case WMFW_INFO_TEXT:
1757 region_name = "Information";
1758 text = kzalloc(le32_to_cpu(region->len) + 1,
1759 GFP_KERNEL);
1760 break;
1761 case WMFW_ABSOLUTE:
1762 region_name = "Absolute";
1763 reg = offset;
1764 break;
1765 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001766 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001767 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001768 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001769 case WMFW_ADSP1_ZM:
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001770 region_name = wm_adsp_mem_region_name(type);
Mark Brown45b9ee72013-01-08 16:02:06 +00001771 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001772 break;
1773 default:
1774 adsp_warn(dsp,
1775 "%s.%d: Unknown region type %x at %d(%x)\n",
1776 file, regions, type, pos, pos);
1777 break;
1778 }
1779
1780 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1781 regions, le32_to_cpu(region->len), offset,
1782 region_name);
1783
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00001784 if (le32_to_cpu(region->len) >
1785 firmware->size - pos - sizeof(*region)) {
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001786 adsp_err(dsp,
1787 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
1788 file, regions, region_name,
1789 le32_to_cpu(region->len), firmware->size);
1790 ret = -EINVAL;
1791 goto out_fw;
1792 }
1793
Mark Brown2159ad932012-10-11 11:54:02 +09001794 if (text) {
1795 memcpy(text, region->data, le32_to_cpu(region->len));
1796 adsp_info(dsp, "%s: %s\n", file, text);
1797 kfree(text);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001798 text = NULL;
Mark Brown2159ad932012-10-11 11:54:02 +09001799 }
1800
1801 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001802 buf = wm_adsp_buf_alloc(region->data,
1803 le32_to_cpu(region->len),
1804 &buf_list);
1805 if (!buf) {
1806 adsp_err(dsp, "Out of memory\n");
1807 ret = -ENOMEM;
1808 goto out_fw;
1809 }
Mark Browna76fefa2013-01-07 19:03:17 +00001810
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001811 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1812 le32_to_cpu(region->len));
1813 if (ret != 0) {
1814 adsp_err(dsp,
1815 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1816 file, regions,
1817 le32_to_cpu(region->len), offset,
1818 region_name, ret);
1819 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001820 }
1821 }
1822
1823 pos += le32_to_cpu(region->len) + sizeof(*region);
1824 regions++;
1825 }
Mark Browncf17c832013-01-30 14:37:23 +08001826
1827 ret = regmap_async_complete(regmap);
1828 if (ret != 0) {
1829 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1830 goto out_fw;
1831 }
1832
Mark Brown2159ad932012-10-11 11:54:02 +09001833 if (pos > firmware->size)
1834 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1835 file, regions, pos - firmware->size);
1836
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001837 wm_adsp_debugfs_save_wmfwname(dsp, file);
1838
Mark Brown2159ad932012-10-11 11:54:02 +09001839out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001840 regmap_async_complete(regmap);
1841 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001842 release_firmware(firmware);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001843 kfree(text);
Mark Brown2159ad932012-10-11 11:54:02 +09001844out:
1845 kfree(file);
1846
1847 return ret;
1848}
1849
Charles Keepax23237362015-04-13 13:28:02 +01001850static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1851 const struct wm_adsp_alg_region *alg_region)
1852{
1853 struct wm_coeff_ctl *ctl;
1854
1855 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1856 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1857 alg_region->alg == ctl->alg_region.alg &&
1858 alg_region->type == ctl->alg_region.type) {
1859 ctl->alg_region.base = alg_region->base;
1860 }
1861 }
1862}
1863
Charles Keepax3809f002015-04-13 13:27:54 +01001864static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepax7f7cca02018-06-20 11:56:21 +01001865 const struct wm_adsp_region *mem,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001866 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001867{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001868 void *alg;
Charles Keepax7f7cca02018-06-20 11:56:21 +01001869 unsigned int reg;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001870 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001871 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001872
Charles Keepax3809f002015-04-13 13:27:54 +01001873 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001874 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001875 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001876 }
1877
Charles Keepax3809f002015-04-13 13:27:54 +01001878 if (n_algs > 1024) {
1879 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001880 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001881 }
1882
Mark Browndb405172012-10-26 19:30:40 +01001883 /* Read the terminator first to validate the length */
Charles Keepax7f7cca02018-06-20 11:56:21 +01001884 reg = wm_adsp_region_to_reg(mem, pos + len);
1885
1886 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001887 if (ret != 0) {
1888 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1889 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001890 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001891 }
1892
1893 if (be32_to_cpu(val) != 0xbedead)
Richard Fitzgerald503ada82017-05-26 10:47:07 +01001894 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n",
Charles Keepax7f7cca02018-06-20 11:56:21 +01001895 reg, be32_to_cpu(val));
1896
1897 /* Convert length from DSP words to bytes */
1898 len *= sizeof(u32);
Mark Browndb405172012-10-26 19:30:40 +01001899
Charles Keepax517ee742018-07-19 11:50:35 +01001900 alg = kzalloc(len, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001901 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001902 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001903
Charles Keepax7f7cca02018-06-20 11:56:21 +01001904 reg = wm_adsp_region_to_reg(mem, pos);
1905
1906 ret = regmap_raw_read(dsp->regmap, reg, alg, len);
Mark Browndb405172012-10-26 19:30:40 +01001907 if (ret != 0) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001908 adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001909 kfree(alg);
1910 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001911 }
1912
Charles Keepaxb618a1852015-04-13 13:27:53 +01001913 return alg;
1914}
1915
Charles Keepax14197092015-12-15 11:29:43 +00001916static struct wm_adsp_alg_region *
1917 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1918{
1919 struct wm_adsp_alg_region *alg_region;
1920
1921 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1922 if (id == alg_region->alg && type == alg_region->type)
1923 return alg_region;
1924 }
1925
1926 return NULL;
1927}
1928
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001929static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1930 int type, __be32 id,
1931 __be32 base)
1932{
1933 struct wm_adsp_alg_region *alg_region;
1934
1935 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1936 if (!alg_region)
1937 return ERR_PTR(-ENOMEM);
1938
1939 alg_region->type = type;
1940 alg_region->alg = be32_to_cpu(id);
1941 alg_region->base = be32_to_cpu(base);
1942
1943 list_add_tail(&alg_region->list, &dsp->alg_regions);
1944
Charles Keepax23237362015-04-13 13:28:02 +01001945 if (dsp->fw_ver > 0)
1946 wm_adsp_ctl_fixup_base(dsp, alg_region);
1947
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001948 return alg_region;
1949}
1950
Richard Fitzgerald56574d52016-04-27 14:58:29 +01001951static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
1952{
1953 struct wm_adsp_alg_region *alg_region;
1954
1955 while (!list_empty(&dsp->alg_regions)) {
1956 alg_region = list_first_entry(&dsp->alg_regions,
1957 struct wm_adsp_alg_region,
1958 list);
1959 list_del(&alg_region->list);
1960 kfree(alg_region);
1961 }
1962}
1963
Charles Keepaxb618a1852015-04-13 13:27:53 +01001964static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1965{
1966 struct wmfw_adsp1_id_hdr adsp1_id;
1967 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001968 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001969 const struct wm_adsp_region *mem;
1970 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001971 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001972 int i, ret;
1973
1974 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1975 if (WARN_ON(!mem))
1976 return -EINVAL;
1977
1978 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1979 sizeof(adsp1_id));
1980 if (ret != 0) {
1981 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1982 ret);
1983 return ret;
1984 }
1985
Charles Keepax3809f002015-04-13 13:27:54 +01001986 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001987 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1988 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1989 dsp->fw_id,
1990 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1991 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1992 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001993 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001994
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001995 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1996 adsp1_id.fw.id, adsp1_id.zm);
1997 if (IS_ERR(alg_region))
1998 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001999
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002000 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2001 adsp1_id.fw.id, adsp1_id.dm);
2002 if (IS_ERR(alg_region))
2003 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002004
Charles Keepax7f7cca02018-06-20 11:56:21 +01002005 /* Calculate offset and length in DSP words */
2006 pos = sizeof(adsp1_id) / sizeof(u32);
2007 len = (sizeof(*adsp1_alg) * n_algs) / sizeof(u32);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002008
Charles Keepax7f7cca02018-06-20 11:56:21 +01002009 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002010 if (IS_ERR(adsp1_alg))
2011 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01002012
Charles Keepax3809f002015-04-13 13:27:54 +01002013 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002014 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
2015 i, be32_to_cpu(adsp1_alg[i].alg.id),
2016 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
2017 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
2018 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
2019 be32_to_cpu(adsp1_alg[i].dm),
2020 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00002021
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002022 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2023 adsp1_alg[i].alg.id,
2024 adsp1_alg[i].dm);
2025 if (IS_ERR(alg_region)) {
2026 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002027 goto out;
2028 }
Charles Keepax23237362015-04-13 13:28:02 +01002029 if (dsp->fw_ver == 0) {
2030 if (i + 1 < n_algs) {
2031 len = be32_to_cpu(adsp1_alg[i + 1].dm);
2032 len -= be32_to_cpu(adsp1_alg[i].dm);
2033 len *= 4;
2034 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002035 len, NULL, 0, 0,
2036 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002037 } else {
2038 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
2039 be32_to_cpu(adsp1_alg[i].alg.id));
2040 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002041 }
Mark Brown471f4882013-01-08 16:09:31 +00002042
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002043 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2044 adsp1_alg[i].alg.id,
2045 adsp1_alg[i].zm);
2046 if (IS_ERR(alg_region)) {
2047 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002048 goto out;
2049 }
Charles Keepax23237362015-04-13 13:28:02 +01002050 if (dsp->fw_ver == 0) {
2051 if (i + 1 < n_algs) {
2052 len = be32_to_cpu(adsp1_alg[i + 1].zm);
2053 len -= be32_to_cpu(adsp1_alg[i].zm);
2054 len *= 4;
2055 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002056 len, NULL, 0, 0,
2057 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002058 } else {
2059 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2060 be32_to_cpu(adsp1_alg[i].alg.id));
2061 }
Mark Browndb405172012-10-26 19:30:40 +01002062 }
2063 }
2064
2065out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01002066 kfree(adsp1_alg);
2067 return ret;
2068}
2069
2070static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
2071{
2072 struct wmfw_adsp2_id_hdr adsp2_id;
2073 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01002074 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002075 const struct wm_adsp_region *mem;
2076 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01002077 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002078 int i, ret;
2079
2080 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2081 if (WARN_ON(!mem))
2082 return -EINVAL;
2083
2084 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
2085 sizeof(adsp2_id));
2086 if (ret != 0) {
2087 adsp_err(dsp, "Failed to read algorithm info: %d\n",
2088 ret);
2089 return ret;
2090 }
2091
Charles Keepax3809f002015-04-13 13:27:54 +01002092 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002093 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002094 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002095 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
2096 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002097 (dsp->fw_id_version & 0xff0000) >> 16,
2098 (dsp->fw_id_version & 0xff00) >> 8,
2099 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01002100 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002101
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002102 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2103 adsp2_id.fw.id, adsp2_id.xm);
2104 if (IS_ERR(alg_region))
2105 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002106
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002107 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2108 adsp2_id.fw.id, adsp2_id.ym);
2109 if (IS_ERR(alg_region))
2110 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002111
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002112 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2113 adsp2_id.fw.id, adsp2_id.zm);
2114 if (IS_ERR(alg_region))
2115 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002116
Charles Keepax7f7cca02018-06-20 11:56:21 +01002117 /* Calculate offset and length in DSP words */
2118 pos = sizeof(adsp2_id) / sizeof(u32);
2119 len = (sizeof(*adsp2_alg) * n_algs) / sizeof(u32);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002120
Charles Keepax7f7cca02018-06-20 11:56:21 +01002121 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002122 if (IS_ERR(adsp2_alg))
2123 return PTR_ERR(adsp2_alg);
2124
Charles Keepax3809f002015-04-13 13:27:54 +01002125 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002126 adsp_info(dsp,
2127 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2128 i, be32_to_cpu(adsp2_alg[i].alg.id),
2129 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2130 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2131 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2132 be32_to_cpu(adsp2_alg[i].xm),
2133 be32_to_cpu(adsp2_alg[i].ym),
2134 be32_to_cpu(adsp2_alg[i].zm));
2135
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002136 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2137 adsp2_alg[i].alg.id,
2138 adsp2_alg[i].xm);
2139 if (IS_ERR(alg_region)) {
2140 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002141 goto out;
2142 }
Charles Keepax23237362015-04-13 13:28:02 +01002143 if (dsp->fw_ver == 0) {
2144 if (i + 1 < n_algs) {
2145 len = be32_to_cpu(adsp2_alg[i + 1].xm);
2146 len -= be32_to_cpu(adsp2_alg[i].xm);
2147 len *= 4;
2148 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002149 len, NULL, 0, 0,
2150 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002151 } else {
2152 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2153 be32_to_cpu(adsp2_alg[i].alg.id));
2154 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002155 }
2156
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002157 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2158 adsp2_alg[i].alg.id,
2159 adsp2_alg[i].ym);
2160 if (IS_ERR(alg_region)) {
2161 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002162 goto out;
2163 }
Charles Keepax23237362015-04-13 13:28:02 +01002164 if (dsp->fw_ver == 0) {
2165 if (i + 1 < n_algs) {
2166 len = be32_to_cpu(adsp2_alg[i + 1].ym);
2167 len -= be32_to_cpu(adsp2_alg[i].ym);
2168 len *= 4;
2169 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002170 len, NULL, 0, 0,
2171 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002172 } else {
2173 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2174 be32_to_cpu(adsp2_alg[i].alg.id));
2175 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002176 }
2177
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002178 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2179 adsp2_alg[i].alg.id,
2180 adsp2_alg[i].zm);
2181 if (IS_ERR(alg_region)) {
2182 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002183 goto out;
2184 }
Charles Keepax23237362015-04-13 13:28:02 +01002185 if (dsp->fw_ver == 0) {
2186 if (i + 1 < n_algs) {
2187 len = be32_to_cpu(adsp2_alg[i + 1].zm);
2188 len -= be32_to_cpu(adsp2_alg[i].zm);
2189 len *= 4;
2190 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002191 len, NULL, 0, 0,
2192 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002193 } else {
2194 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2195 be32_to_cpu(adsp2_alg[i].alg.id));
2196 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002197 }
2198 }
2199
2200out:
2201 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01002202 return ret;
2203}
2204
Mark Brown2159ad932012-10-11 11:54:02 +09002205static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2206{
Mark Browncf17c832013-01-30 14:37:23 +08002207 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002208 struct regmap *regmap = dsp->regmap;
2209 struct wmfw_coeff_hdr *hdr;
2210 struct wmfw_coeff_item *blk;
2211 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00002212 const struct wm_adsp_region *mem;
2213 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09002214 const char *region_name;
2215 int ret, pos, blocks, type, offset, reg;
2216 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08002217 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09002218
2219 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2220 if (file == NULL)
2221 return -ENOMEM;
2222
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002223 snprintf(file, PAGE_SIZE, "%s-%s-%s.bin", dsp->part, dsp->fwf_name,
Mark Brown1023dbd2013-01-11 22:58:28 +00002224 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09002225 file[PAGE_SIZE - 1] = '\0';
2226
2227 ret = request_firmware(&firmware, file, dsp->dev);
2228 if (ret != 0) {
2229 adsp_warn(dsp, "Failed to request '%s'\n", file);
2230 ret = 0;
2231 goto out;
2232 }
2233 ret = -EINVAL;
2234
2235 if (sizeof(*hdr) >= firmware->size) {
2236 adsp_err(dsp, "%s: file too short, %zu bytes\n",
2237 file, firmware->size);
2238 goto out_fw;
2239 }
2240
Charles Keepax7585a5b2015-12-08 16:08:25 +00002241 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09002242 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2243 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00002244 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09002245 }
2246
Mark Brownc7123262013-01-16 16:59:04 +09002247 switch (be32_to_cpu(hdr->rev) & 0xff) {
2248 case 1:
2249 break;
2250 default:
2251 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2252 file, be32_to_cpu(hdr->rev) & 0xff);
2253 ret = -EINVAL;
2254 goto out_fw;
2255 }
2256
Mark Brown2159ad932012-10-11 11:54:02 +09002257 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2258 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
2259 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
2260 le32_to_cpu(hdr->ver) & 0xff);
2261
2262 pos = le32_to_cpu(hdr->len);
2263
2264 blocks = 0;
2265 while (pos < firmware->size &&
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00002266 sizeof(*blk) < firmware->size - pos) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00002267 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09002268
Mark Brownc7123262013-01-16 16:59:04 +09002269 type = le16_to_cpu(blk->type);
2270 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09002271
2272 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2273 file, blocks, le32_to_cpu(blk->id),
2274 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2275 (le32_to_cpu(blk->ver) >> 8) & 0xff,
2276 le32_to_cpu(blk->ver) & 0xff);
2277 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2278 file, blocks, le32_to_cpu(blk->len), offset, type);
2279
2280 reg = 0;
2281 region_name = "Unknown";
2282 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09002283 case (WMFW_NAME_TEXT << 8):
2284 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09002285 break;
Mark Brownc7123262013-01-16 16:59:04 +09002286 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08002287 /*
2288 * Old files may use this for global
2289 * coefficients.
2290 */
2291 if (le32_to_cpu(blk->id) == dsp->fw_id &&
2292 offset == 0) {
2293 region_name = "global coefficients";
2294 mem = wm_adsp_find_region(dsp, type);
2295 if (!mem) {
2296 adsp_err(dsp, "No ZM\n");
2297 break;
2298 }
2299 reg = wm_adsp_region_to_reg(mem, 0);
2300
2301 } else {
2302 region_name = "register";
2303 reg = offset;
2304 }
Mark Brown2159ad932012-10-11 11:54:02 +09002305 break;
Mark Brown471f4882013-01-08 16:09:31 +00002306
2307 case WMFW_ADSP1_DM:
2308 case WMFW_ADSP1_ZM:
2309 case WMFW_ADSP2_XM:
2310 case WMFW_ADSP2_YM:
2311 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2312 file, blocks, le32_to_cpu(blk->len),
2313 type, le32_to_cpu(blk->id));
2314
2315 mem = wm_adsp_find_region(dsp, type);
2316 if (!mem) {
2317 adsp_err(dsp, "No base for region %x\n", type);
2318 break;
2319 }
2320
Charles Keepax14197092015-12-15 11:29:43 +00002321 alg_region = wm_adsp_find_alg_region(dsp, type,
2322 le32_to_cpu(blk->id));
2323 if (alg_region) {
2324 reg = alg_region->base;
2325 reg = wm_adsp_region_to_reg(mem, reg);
2326 reg += offset;
2327 } else {
Mark Brown471f4882013-01-08 16:09:31 +00002328 adsp_err(dsp, "No %x for algorithm %x\n",
2329 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00002330 }
Mark Brown471f4882013-01-08 16:09:31 +00002331 break;
2332
Mark Brown2159ad932012-10-11 11:54:02 +09002333 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09002334 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2335 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09002336 break;
2337 }
2338
2339 if (reg) {
Ben Hutchings50dd2ea2017-12-08 16:15:20 +00002340 if (le32_to_cpu(blk->len) >
2341 firmware->size - pos - sizeof(*blk)) {
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00002342 adsp_err(dsp,
2343 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
2344 file, blocks, region_name,
2345 le32_to_cpu(blk->len),
2346 firmware->size);
2347 ret = -EINVAL;
2348 goto out_fw;
2349 }
2350
Mark Browncf17c832013-01-30 14:37:23 +08002351 buf = wm_adsp_buf_alloc(blk->data,
2352 le32_to_cpu(blk->len),
2353 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00002354 if (!buf) {
2355 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08002356 ret = -ENOMEM;
2357 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00002358 }
2359
Mark Brown20da6d52013-01-12 19:58:17 +00002360 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2361 file, blocks, le32_to_cpu(blk->len),
2362 reg);
Mark Browncf17c832013-01-30 14:37:23 +08002363 ret = regmap_raw_write_async(regmap, reg, buf->buf,
2364 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09002365 if (ret != 0) {
2366 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00002367 "%s.%d: Failed to write to %x in %s: %d\n",
2368 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09002369 }
2370 }
2371
Charles Keepaxbe951012015-02-16 15:25:49 +00002372 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09002373 blocks++;
2374 }
2375
Mark Browncf17c832013-01-30 14:37:23 +08002376 ret = regmap_async_complete(regmap);
2377 if (ret != 0)
2378 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2379
Mark Brown2159ad932012-10-11 11:54:02 +09002380 if (pos > firmware->size)
2381 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2382 file, blocks, pos - firmware->size);
2383
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002384 wm_adsp_debugfs_save_binname(dsp, file);
2385
Mark Brown2159ad932012-10-11 11:54:02 +09002386out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00002387 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09002388 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08002389 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002390out:
2391 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08002392 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09002393}
2394
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002395static int wm_adsp_create_name(struct wm_adsp *dsp)
2396{
2397 char *p;
2398
2399 if (!dsp->name) {
2400 dsp->name = devm_kasprintf(dsp->dev, GFP_KERNEL, "DSP%d",
2401 dsp->num);
2402 if (!dsp->name)
2403 return -ENOMEM;
2404 }
2405
2406 if (!dsp->fwf_name) {
2407 p = devm_kstrdup(dsp->dev, dsp->name, GFP_KERNEL);
2408 if (!p)
2409 return -ENOMEM;
2410
2411 dsp->fwf_name = p;
2412 for (; *p != 0; ++p)
2413 *p = tolower(*p);
2414 }
2415
2416 return 0;
2417}
2418
Charles Keepax3809f002015-04-13 13:27:54 +01002419int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09002420{
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002421 int ret;
2422
2423 ret = wm_adsp_create_name(dsp);
2424 if (ret)
2425 return ret;
2426
Charles Keepax3809f002015-04-13 13:27:54 +01002427 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09002428
Charles Keepax078e7182015-12-08 16:08:26 +00002429 mutex_init(&dsp->pwr_lock);
2430
Mark Brown5e7a7a22013-01-16 10:03:56 +09002431 return 0;
2432}
2433EXPORT_SYMBOL_GPL(wm_adsp1_init);
2434
Mark Brown2159ad932012-10-11 11:54:02 +09002435int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2436 struct snd_kcontrol *kcontrol,
2437 int event)
2438{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002439 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2440 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Mark Brown2159ad932012-10-11 11:54:02 +09002441 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002442 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002443 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00002444 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09002445
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002446 dsp->component = component;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01002447
Charles Keepax078e7182015-12-08 16:08:26 +00002448 mutex_lock(&dsp->pwr_lock);
2449
Mark Brown2159ad932012-10-11 11:54:02 +09002450 switch (event) {
2451 case SND_SOC_DAPM_POST_PMU:
2452 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2453 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2454
Chris Rattray94e205b2013-01-18 08:43:09 +00002455 /*
2456 * For simplicity set the DSP clock rate to be the
2457 * SYSCLK rate rather than making it configurable.
2458 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002459 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002460 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2461 if (ret != 0) {
2462 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2463 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002464 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002465 }
2466
Charles Keepax7d00cd92016-02-19 14:44:43 +00002467 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
Chris Rattray94e205b2013-01-18 08:43:09 +00002468
2469 ret = regmap_update_bits(dsp->regmap,
2470 dsp->base + ADSP1_CONTROL_31,
2471 ADSP1_CLK_SEL_MASK, val);
2472 if (ret != 0) {
2473 adsp_err(dsp, "Failed to set clock rate: %d\n",
2474 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002475 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002476 }
2477 }
2478
Mark Brown2159ad932012-10-11 11:54:02 +09002479 ret = wm_adsp_load(dsp);
2480 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002481 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002482
Charles Keepaxb618a1852015-04-13 13:27:53 +01002483 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002484 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002485 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002486
Mark Brown2159ad932012-10-11 11:54:02 +09002487 ret = wm_adsp_load_coeff(dsp);
2488 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002489 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002490
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002491 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002492 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002493 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002494 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002495
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002496 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002497 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002498 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002499 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002500
Charles Keepax28823eb2016-09-20 13:52:32 +01002501 dsp->booted = true;
2502
Mark Brown2159ad932012-10-11 11:54:02 +09002503 /* Start the core running */
2504 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2505 ADSP1_CORE_ENA | ADSP1_START,
2506 ADSP1_CORE_ENA | ADSP1_START);
Charles Keepax28823eb2016-09-20 13:52:32 +01002507
2508 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09002509 break;
2510
2511 case SND_SOC_DAPM_PRE_PMD:
Charles Keepax28823eb2016-09-20 13:52:32 +01002512 dsp->running = false;
2513 dsp->booted = false;
2514
Mark Brown2159ad932012-10-11 11:54:02 +09002515 /* Halt the core */
2516 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2517 ADSP1_CORE_ENA | ADSP1_START, 0);
2518
2519 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2520 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2521
2522 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2523 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002524
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002525 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002526 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002527
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002528
2529 wm_adsp_free_alg_regions(dsp);
Mark Brown2159ad932012-10-11 11:54:02 +09002530 break;
2531
2532 default:
2533 break;
2534 }
2535
Charles Keepax078e7182015-12-08 16:08:26 +00002536 mutex_unlock(&dsp->pwr_lock);
2537
Mark Brown2159ad932012-10-11 11:54:02 +09002538 return 0;
2539
Charles Keepax078e7182015-12-08 16:08:26 +00002540err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002541 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2542 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002543err_mutex:
2544 mutex_unlock(&dsp->pwr_lock);
2545
Mark Brown2159ad932012-10-11 11:54:02 +09002546 return ret;
2547}
2548EXPORT_SYMBOL_GPL(wm_adsp1_event);
2549
2550static int wm_adsp2_ena(struct wm_adsp *dsp)
2551{
2552 unsigned int val;
2553 int ret, count;
2554
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002555 switch (dsp->rev) {
2556 case 0:
2557 ret = regmap_update_bits_async(dsp->regmap,
2558 dsp->base + ADSP2_CONTROL,
2559 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
2560 if (ret != 0)
2561 return ret;
2562 break;
2563 default:
2564 break;
2565 }
Mark Brown2159ad932012-10-11 11:54:02 +09002566
2567 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002568 for (count = 0; count < 10; ++count) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002569 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
Mark Brown2159ad932012-10-11 11:54:02 +09002570 if (ret != 0)
2571 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002572
2573 if (val & ADSP2_RAM_RDY)
2574 break;
2575
Charles Keepax1fa96f32016-09-26 10:15:22 +01002576 usleep_range(250, 500);
Charles Keepax939fd1e2013-12-18 09:25:49 +00002577 }
Mark Brown2159ad932012-10-11 11:54:02 +09002578
2579 if (!(val & ADSP2_RAM_RDY)) {
2580 adsp_err(dsp, "Failed to start DSP RAM\n");
2581 return -EBUSY;
2582 }
2583
2584 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002585
2586 return 0;
2587}
2588
Charles Keepax18b1a902014-01-09 09:06:54 +00002589static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002590{
2591 struct wm_adsp *dsp = container_of(work,
2592 struct wm_adsp,
2593 boot_work);
2594 int ret;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002595
Charles Keepax078e7182015-12-08 16:08:26 +00002596 mutex_lock(&dsp->pwr_lock);
2597
Charles Keepax90d19ba2016-09-26 10:15:23 +01002598 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2599 ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2600 if (ret != 0)
2601 goto err_mutex;
2602
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002603 ret = wm_adsp2_ena(dsp);
2604 if (ret != 0)
Charles Keepaxd589d8b2017-01-24 11:44:01 +00002605 goto err_mem;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002606
2607 ret = wm_adsp_load(dsp);
2608 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002609 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002610
Charles Keepaxb618a1852015-04-13 13:27:53 +01002611 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002612 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002613 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002614
2615 ret = wm_adsp_load_coeff(dsp);
2616 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002617 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002618
2619 /* Initialize caches for enabled and unset controls */
2620 ret = wm_coeff_init_control_caches(dsp);
2621 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002622 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002623
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002624 switch (dsp->rev) {
2625 case 0:
2626 /* Turn DSP back off until we are ready to run */
2627 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2628 ADSP2_SYS_ENA, 0);
2629 if (ret != 0)
2630 goto err_ena;
2631 break;
2632 default:
2633 break;
2634 }
Charles Keepax90d19ba2016-09-26 10:15:23 +01002635
Charles Keepaxe7799742017-01-24 11:44:00 +00002636 dsp->booted = true;
2637
Charles Keepax078e7182015-12-08 16:08:26 +00002638 mutex_unlock(&dsp->pwr_lock);
2639
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002640 return;
2641
Charles Keepax078e7182015-12-08 16:08:26 +00002642err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002643 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2644 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepaxd589d8b2017-01-24 11:44:01 +00002645err_mem:
2646 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2647 ADSP2_MEM_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002648err_mutex:
2649 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002650}
2651
Charles Keepaxd82d7672016-01-21 17:53:02 +00002652static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
2653{
2654 int ret;
2655
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002656 switch (dsp->rev) {
2657 case 0:
2658 ret = regmap_update_bits_async(dsp->regmap,
2659 dsp->base + ADSP2_CLOCKING,
2660 ADSP2_CLK_SEL_MASK,
2661 freq << ADSP2_CLK_SEL_SHIFT);
2662 if (ret) {
2663 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
2664 return;
2665 }
2666 break;
2667 default:
2668 /* clock is handled by parent codec driver */
2669 break;
2670 }
Charles Keepaxd82d7672016-01-21 17:53:02 +00002671}
2672
Charles Keepaxaf813a62017-01-06 14:24:41 +00002673int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol,
2674 struct snd_ctl_elem_value *ucontrol)
2675{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002676 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Ajit Pandeyb1470d42018-08-07 18:30:42 +01002677 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
2678 struct soc_mixer_control *mc =
2679 (struct soc_mixer_control *)kcontrol->private_value;
2680 struct wm_adsp *dsp = &dsps[mc->shift - 1];
Charles Keepaxaf813a62017-01-06 14:24:41 +00002681
2682 ucontrol->value.integer.value[0] = dsp->preloaded;
2683
2684 return 0;
2685}
2686EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get);
2687
2688int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol,
2689 struct snd_ctl_elem_value *ucontrol)
2690{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002691 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Ajit Pandeyb1470d42018-08-07 18:30:42 +01002692 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002693 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Charles Keepaxaf813a62017-01-06 14:24:41 +00002694 struct soc_mixer_control *mc =
2695 (struct soc_mixer_control *)kcontrol->private_value;
Ajit Pandeyb1470d42018-08-07 18:30:42 +01002696 struct wm_adsp *dsp = &dsps[mc->shift - 1];
Charles Keepaxaf813a62017-01-06 14:24:41 +00002697 char preload[32];
2698
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002699 snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
Charles Keepaxaf813a62017-01-06 14:24:41 +00002700
2701 dsp->preloaded = ucontrol->value.integer.value[0];
2702
2703 if (ucontrol->value.integer.value[0])
Charles Keepax95a594d2018-04-24 16:53:09 +01002704 snd_soc_component_force_enable_pin(component, preload);
Charles Keepaxaf813a62017-01-06 14:24:41 +00002705 else
Charles Keepax95a594d2018-04-24 16:53:09 +01002706 snd_soc_component_disable_pin(component, preload);
Charles Keepaxaf813a62017-01-06 14:24:41 +00002707
2708 snd_soc_dapm_sync(dapm);
2709
Stuart Henderson868e49a2018-07-19 11:50:37 +01002710 flush_work(&dsp->boot_work);
2711
Charles Keepaxaf813a62017-01-06 14:24:41 +00002712 return 0;
2713}
2714EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put);
2715
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01002716static void wm_adsp_stop_watchdog(struct wm_adsp *dsp)
2717{
2718 switch (dsp->rev) {
2719 case 0:
2720 case 1:
2721 return;
2722 default:
2723 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG,
2724 ADSP2_WDT_ENA_MASK, 0);
2725 }
2726}
2727
Charles Keepax12db5ed2014-01-08 17:42:19 +00002728int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
Charles Keepaxd82d7672016-01-21 17:53:02 +00002729 struct snd_kcontrol *kcontrol, int event,
2730 unsigned int freq)
Charles Keepax12db5ed2014-01-08 17:42:19 +00002731{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002732 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2733 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002734 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepax57a60cc2016-09-26 10:15:24 +01002735 struct wm_coeff_ctl *ctl;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002736
Charles Keepax12db5ed2014-01-08 17:42:19 +00002737 switch (event) {
2738 case SND_SOC_DAPM_PRE_PMU:
Charles Keepaxd82d7672016-01-21 17:53:02 +00002739 wm_adsp2_set_dspclk(dsp, freq);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002740 queue_work(system_unbound_wq, &dsp->boot_work);
2741 break;
Charles Keepax57a60cc2016-09-26 10:15:24 +01002742 case SND_SOC_DAPM_PRE_PMD:
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002743 mutex_lock(&dsp->pwr_lock);
2744
Charles Keepax57a60cc2016-09-26 10:15:24 +01002745 wm_adsp_debugfs_clear(dsp);
2746
2747 dsp->fw_id = 0;
2748 dsp->fw_id_version = 0;
2749
2750 dsp->booted = false;
2751
2752 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2753 ADSP2_MEM_ENA, 0);
2754
2755 list_for_each_entry(ctl, &dsp->ctl_list, list)
2756 ctl->enabled = 0;
2757
2758 wm_adsp_free_alg_regions(dsp);
2759
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002760 mutex_unlock(&dsp->pwr_lock);
2761
Charles Keepax57a60cc2016-09-26 10:15:24 +01002762 adsp_dbg(dsp, "Shutdown complete\n");
2763 break;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002764 default:
2765 break;
Charles Keepaxcab272582014-04-17 13:42:54 +01002766 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002767
2768 return 0;
2769}
2770EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2771
Mark Brown2159ad932012-10-11 11:54:02 +09002772int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2773 struct snd_kcontrol *kcontrol, int event)
2774{
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002775 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2776 struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
Mark Brown2159ad932012-10-11 11:54:02 +09002777 struct wm_adsp *dsp = &dsps[w->shift];
2778 int ret;
2779
2780 switch (event) {
2781 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002782 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002783
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002784 mutex_lock(&dsp->pwr_lock);
2785
2786 if (!dsp->booted) {
2787 ret = -EIO;
2788 goto err;
2789 }
Mark Browndd49e2c2012-12-02 21:50:46 +09002790
Charles Keepax90d19ba2016-09-26 10:15:23 +01002791 ret = wm_adsp2_ena(dsp);
2792 if (ret != 0)
2793 goto err;
2794
Charles Keepaxcef45772016-09-20 13:52:33 +01002795 /* Sync set controls */
2796 ret = wm_coeff_sync_controls(dsp);
2797 if (ret != 0)
2798 goto err;
2799
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01002800 wm_adsp2_lock(dsp, dsp->lock_regions);
2801
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002802 ret = regmap_update_bits(dsp->regmap,
2803 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002804 ADSP2_CORE_ENA | ADSP2_START,
2805 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09002806 if (ret != 0)
2807 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002808
Charles Keepax48c2c992016-11-22 15:38:34 +00002809 if (wm_adsp_fw[dsp->fw].num_caps != 0) {
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002810 ret = wm_adsp_buffer_init(dsp);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002811 if (ret < 0)
Charles Keepax48c2c992016-11-22 15:38:34 +00002812 goto err;
Charles Keepax48c2c992016-11-22 15:38:34 +00002813 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002814
Charles Keepaxe7799742017-01-24 11:44:00 +00002815 dsp->running = true;
2816
Charles Keepax612047f2016-03-28 14:29:22 +01002817 mutex_unlock(&dsp->pwr_lock);
2818
Mark Brown2159ad932012-10-11 11:54:02 +09002819 break;
2820
2821 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00002822 /* Tell the firmware to cleanup */
2823 wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
2824
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01002825 wm_adsp_stop_watchdog(dsp);
2826
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002827 /* Log firmware state, it can be useful for analysis */
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002828 switch (dsp->rev) {
2829 case 0:
2830 wm_adsp2_show_fw_status(dsp);
2831 break;
2832 default:
2833 wm_adsp2v2_show_fw_status(dsp);
2834 break;
2835 }
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002836
Charles Keepax078e7182015-12-08 16:08:26 +00002837 mutex_lock(&dsp->pwr_lock);
2838
Mark Brown1023dbd2013-01-11 22:58:28 +00002839 dsp->running = false;
2840
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002841 regmap_update_bits(dsp->regmap,
2842 dsp->base + ADSP2_CONTROL,
Charles Keepax57a60cc2016-09-26 10:15:24 +01002843 ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002844
Mark Brown2d30b572013-01-28 20:18:17 +08002845 /* Make sure DMAs are quiesced */
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002846 switch (dsp->rev) {
2847 case 0:
2848 regmap_write(dsp->regmap,
2849 dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2850 regmap_write(dsp->regmap,
2851 dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2852 regmap_write(dsp->regmap,
2853 dsp->base + ADSP2_WDMA_CONFIG_2, 0);
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002854
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002855 regmap_update_bits(dsp->regmap,
2856 dsp->base + ADSP2_CONTROL,
2857 ADSP2_SYS_ENA, 0);
2858 break;
2859 default:
2860 regmap_write(dsp->regmap,
2861 dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2862 regmap_write(dsp->regmap,
2863 dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2864 regmap_write(dsp->regmap,
2865 dsp->base + ADSP2V2_WDMA_CONFIG_2, 0);
2866 break;
2867 }
Mark Brown2d30b572013-01-28 20:18:17 +08002868
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002869 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2870 wm_adsp_buffer_free(dsp);
2871
Charles Keepax078e7182015-12-08 16:08:26 +00002872 mutex_unlock(&dsp->pwr_lock);
2873
Charles Keepax57a60cc2016-09-26 10:15:24 +01002874 adsp_dbg(dsp, "Execution stopped\n");
Mark Brown2159ad932012-10-11 11:54:02 +09002875 break;
2876
2877 default:
2878 break;
2879 }
2880
2881 return 0;
2882err:
2883 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002884 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002885 mutex_unlock(&dsp->pwr_lock);
Mark Brown2159ad932012-10-11 11:54:02 +09002886 return ret;
2887}
2888EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002889
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002890int wm_adsp2_component_probe(struct wm_adsp *dsp, struct snd_soc_component *component)
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002891{
Charles Keepaxaf813a62017-01-06 14:24:41 +00002892 char preload[32];
2893
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002894 snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
Charles Keepax95a594d2018-04-24 16:53:09 +01002895 snd_soc_component_disable_pin(component, preload);
Richard Fitzgerald685f51a2016-11-22 16:58:57 +00002896
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002897 wm_adsp2_init_debugfs(dsp, component);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002898
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002899 dsp->component = component;
Charles Keepaxaf813a62017-01-06 14:24:41 +00002900
Richard Fitzgerald0a047f02018-08-08 17:13:38 +01002901 return 0;
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002902}
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002903EXPORT_SYMBOL_GPL(wm_adsp2_component_probe);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002904
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002905int wm_adsp2_component_remove(struct wm_adsp *dsp, struct snd_soc_component *component)
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002906{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002907 wm_adsp2_cleanup_debugfs(dsp);
2908
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002909 return 0;
2910}
Kuninori Morimoto0fe1daa2018-02-13 02:03:12 +00002911EXPORT_SYMBOL_GPL(wm_adsp2_component_remove);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002912
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002913int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002914{
2915 int ret;
2916
Richard Fitzgerald605391d2018-08-08 17:13:39 +01002917 ret = wm_adsp_create_name(dsp);
2918 if (ret)
2919 return ret;
2920
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002921 switch (dsp->rev) {
2922 case 0:
2923 /*
2924 * Disable the DSP memory by default when in reset for a small
2925 * power saving.
2926 */
2927 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2928 ADSP2_MEM_ENA, 0);
2929 if (ret) {
2930 adsp_err(dsp,
2931 "Failed to clear memory retention: %d\n", ret);
2932 return ret;
2933 }
2934 break;
2935 default:
2936 break;
Mark Brown10a2b662012-12-02 21:37:00 +09002937 }
2938
Charles Keepax3809f002015-04-13 13:27:54 +01002939 INIT_LIST_HEAD(&dsp->alg_regions);
2940 INIT_LIST_HEAD(&dsp->ctl_list);
2941 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002942
Charles Keepax078e7182015-12-08 16:08:26 +00002943 mutex_init(&dsp->pwr_lock);
2944
Mark Brown973838a2012-11-28 17:20:32 +00002945 return 0;
2946}
2947EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05302948
Richard Fitzgerald66225e92016-04-27 14:58:27 +01002949void wm_adsp2_remove(struct wm_adsp *dsp)
2950{
2951 struct wm_coeff_ctl *ctl;
2952
2953 while (!list_empty(&dsp->ctl_list)) {
2954 ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
2955 list);
2956 list_del(&ctl->list);
2957 wm_adsp_free_ctl_blk(ctl);
2958 }
2959}
2960EXPORT_SYMBOL_GPL(wm_adsp2_remove);
2961
Charles Keepaxedd71352016-05-04 17:11:55 +01002962static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
2963{
2964 return compr->buf != NULL;
2965}
2966
2967static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
2968{
2969 /*
2970 * Note this will be more complex once each DSP can support multiple
2971 * streams
2972 */
2973 if (!compr->dsp->buffer)
2974 return -EINVAL;
2975
2976 compr->buf = compr->dsp->buffer;
Charles Keepax721be3b2016-05-04 17:11:56 +01002977 compr->buf->compr = compr;
Charles Keepaxedd71352016-05-04 17:11:55 +01002978
2979 return 0;
2980}
2981
Charles Keepax721be3b2016-05-04 17:11:56 +01002982static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
2983{
2984 if (!compr)
2985 return;
2986
2987 /* Wake the poll so it can see buffer is no longer attached */
2988 if (compr->stream)
2989 snd_compr_fragment_elapsed(compr->stream);
2990
2991 if (wm_adsp_compr_attached(compr)) {
2992 compr->buf->compr = NULL;
2993 compr->buf = NULL;
2994 }
2995}
2996
Charles Keepax406abc92015-12-15 11:29:45 +00002997int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2998{
2999 struct wm_adsp_compr *compr;
3000 int ret = 0;
3001
3002 mutex_lock(&dsp->pwr_lock);
3003
3004 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
3005 adsp_err(dsp, "Firmware does not support compressed API\n");
3006 ret = -ENXIO;
3007 goto out;
3008 }
3009
3010 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
3011 adsp_err(dsp, "Firmware does not support stream direction\n");
3012 ret = -EINVAL;
3013 goto out;
3014 }
3015
Charles Keepax95fe9592015-12-15 11:29:47 +00003016 if (dsp->compr) {
3017 /* It is expect this limitation will be removed in future */
3018 adsp_err(dsp, "Only a single stream supported per DSP\n");
3019 ret = -EBUSY;
3020 goto out;
3021 }
3022
Charles Keepax406abc92015-12-15 11:29:45 +00003023 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
3024 if (!compr) {
3025 ret = -ENOMEM;
3026 goto out;
3027 }
3028
3029 compr->dsp = dsp;
3030 compr->stream = stream;
3031
3032 dsp->compr = compr;
3033
3034 stream->runtime->private_data = compr;
3035
3036out:
3037 mutex_unlock(&dsp->pwr_lock);
3038
3039 return ret;
3040}
3041EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
3042
3043int wm_adsp_compr_free(struct snd_compr_stream *stream)
3044{
3045 struct wm_adsp_compr *compr = stream->runtime->private_data;
3046 struct wm_adsp *dsp = compr->dsp;
3047
3048 mutex_lock(&dsp->pwr_lock);
3049
Charles Keepax721be3b2016-05-04 17:11:56 +01003050 wm_adsp_compr_detach(compr);
Charles Keepax406abc92015-12-15 11:29:45 +00003051 dsp->compr = NULL;
3052
Charles Keepax83a40ce2016-01-06 12:33:19 +00003053 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00003054 kfree(compr);
3055
3056 mutex_unlock(&dsp->pwr_lock);
3057
3058 return 0;
3059}
3060EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
3061
3062static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
3063 struct snd_compr_params *params)
3064{
3065 struct wm_adsp_compr *compr = stream->runtime->private_data;
3066 struct wm_adsp *dsp = compr->dsp;
3067 const struct wm_adsp_fw_caps *caps;
3068 const struct snd_codec_desc *desc;
3069 int i, j;
3070
3071 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
3072 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
3073 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
3074 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
3075 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
3076 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
3077 params->buffer.fragment_size,
3078 params->buffer.fragments);
3079
3080 return -EINVAL;
3081 }
3082
3083 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
3084 caps = &wm_adsp_fw[dsp->fw].caps[i];
3085 desc = &caps->desc;
3086
3087 if (caps->id != params->codec.id)
3088 continue;
3089
3090 if (stream->direction == SND_COMPRESS_PLAYBACK) {
3091 if (desc->max_ch < params->codec.ch_out)
3092 continue;
3093 } else {
3094 if (desc->max_ch < params->codec.ch_in)
3095 continue;
3096 }
3097
3098 if (!(desc->formats & (1 << params->codec.format)))
3099 continue;
3100
3101 for (j = 0; j < desc->num_sample_rates; ++j)
3102 if (desc->sample_rates[j] == params->codec.sample_rate)
3103 return 0;
3104 }
3105
3106 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
3107 params->codec.id, params->codec.ch_in, params->codec.ch_out,
3108 params->codec.sample_rate, params->codec.format);
3109 return -EINVAL;
3110}
3111
Charles Keepax565ace42016-01-06 12:33:18 +00003112static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
3113{
3114 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
3115}
3116
Charles Keepax406abc92015-12-15 11:29:45 +00003117int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
3118 struct snd_compr_params *params)
3119{
3120 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00003121 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00003122 int ret;
3123
3124 ret = wm_adsp_compr_check_params(stream, params);
3125 if (ret)
3126 return ret;
3127
3128 compr->size = params->buffer;
3129
3130 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
3131 compr->size.fragment_size, compr->size.fragments);
3132
Charles Keepax83a40ce2016-01-06 12:33:19 +00003133 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
3134 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
3135 if (!compr->raw_buf)
3136 return -ENOMEM;
3137
Charles Keepaxda2b3352016-02-02 16:41:36 +00003138 compr->sample_rate = params->codec.sample_rate;
3139
Charles Keepax406abc92015-12-15 11:29:45 +00003140 return 0;
3141}
3142EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
3143
3144int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
3145 struct snd_compr_caps *caps)
3146{
3147 struct wm_adsp_compr *compr = stream->runtime->private_data;
3148 int fw = compr->dsp->fw;
3149 int i;
3150
3151 if (wm_adsp_fw[fw].caps) {
3152 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
3153 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
3154
3155 caps->num_codecs = i;
3156 caps->direction = wm_adsp_fw[fw].compr_direction;
3157
3158 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
3159 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
3160 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
3161 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
3162 }
3163
3164 return 0;
3165}
3166EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
3167
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003168static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
3169 unsigned int mem_addr,
3170 unsigned int num_words, u32 *data)
3171{
3172 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3173 unsigned int i, reg;
3174 int ret;
3175
3176 if (!mem)
3177 return -EINVAL;
3178
3179 reg = wm_adsp_region_to_reg(mem, mem_addr);
3180
3181 ret = regmap_raw_read(dsp->regmap, reg, data,
3182 sizeof(*data) * num_words);
3183 if (ret < 0)
3184 return ret;
3185
3186 for (i = 0; i < num_words; ++i)
3187 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
3188
3189 return 0;
3190}
3191
3192static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
3193 unsigned int mem_addr, u32 *data)
3194{
3195 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
3196}
3197
3198static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
3199 unsigned int mem_addr, u32 data)
3200{
3201 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3202 unsigned int reg;
3203
3204 if (!mem)
3205 return -EINVAL;
3206
3207 reg = wm_adsp_region_to_reg(mem, mem_addr);
3208
3209 data = cpu_to_be32(data & 0x00ffffffu);
3210
3211 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
3212}
3213
3214static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
3215 unsigned int field_offset, u32 *data)
3216{
3217 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
3218 buf->host_buf_ptr + field_offset, data);
3219}
3220
3221static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
3222 unsigned int field_offset, u32 data)
3223{
3224 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
3225 buf->host_buf_ptr + field_offset, data);
3226}
3227
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003228static int wm_adsp_legacy_host_buf_addr(struct wm_adsp_compr_buf *buf)
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003229{
3230 struct wm_adsp_alg_region *alg_region;
3231 struct wm_adsp *dsp = buf->dsp;
3232 u32 xmalg, addr, magic;
3233 int i, ret;
3234
3235 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
3236 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
3237
3238 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
3239 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
3240 if (ret < 0)
3241 return ret;
3242
3243 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
3244 return -EINVAL;
3245
3246 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
3247 for (i = 0; i < 5; ++i) {
3248 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
3249 &buf->host_buf_ptr);
3250 if (ret < 0)
3251 return ret;
3252
3253 if (buf->host_buf_ptr)
3254 break;
3255
3256 usleep_range(1000, 2000);
3257 }
3258
3259 if (!buf->host_buf_ptr)
3260 return -EIO;
3261
3262 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
3263
3264 return 0;
3265}
3266
Richard Fitzgeraldd52ed4b2018-07-19 11:50:39 +01003267static struct wm_coeff_ctl *
3268wm_adsp_find_host_buffer_ctrl(struct wm_adsp_compr_buf *buf)
3269{
3270 struct wm_adsp *dsp = buf->dsp;
3271 struct wm_coeff_ctl *ctl;
3272
3273 list_for_each_entry(ctl, &dsp->ctl_list, list) {
3274 if (ctl->type != WMFW_CTL_TYPE_HOST_BUFFER)
3275 continue;
3276
3277 if (!ctl->enabled)
3278 continue;
3279
3280 return ctl;
3281 }
3282
3283 return NULL;
3284}
3285
3286static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
3287{
3288 struct wm_adsp *dsp = buf->dsp;
3289 struct wm_coeff_ctl *ctl;
3290 unsigned int reg;
3291 u32 val;
3292 int i, ret;
3293
3294 ctl = wm_adsp_find_host_buffer_ctrl(buf);
3295 if (!ctl)
3296 return wm_adsp_legacy_host_buf_addr(buf);
3297
3298 ret = wm_coeff_base_reg(ctl, &reg);
3299 if (ret)
3300 return ret;
3301
3302 for (i = 0; i < 5; ++i) {
3303 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
3304 if (ret < 0)
3305 return ret;
3306
3307 if (val)
3308 break;
3309
3310 usleep_range(1000, 2000);
3311 }
3312
3313 if (!val)
3314 return -EIO;
3315
3316 buf->host_buf_ptr = be32_to_cpu(val);
3317 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
3318
3319 return 0;
3320}
3321
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003322static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
3323{
3324 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
3325 struct wm_adsp_buffer_region *region;
3326 u32 offset = 0;
3327 int i, ret;
3328
3329 for (i = 0; i < caps->num_regions; ++i) {
3330 region = &buf->regions[i];
3331
3332 region->offset = offset;
3333 region->mem_type = caps->region_defs[i].mem_type;
3334
3335 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3336 &region->base_addr);
3337 if (ret < 0)
3338 return ret;
3339
3340 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3341 &offset);
3342 if (ret < 0)
3343 return ret;
3344
3345 region->cumulative_size = offset;
3346
3347 adsp_dbg(buf->dsp,
3348 "region=%d type=%d base=%04x off=%04x size=%04x\n",
3349 i, region->mem_type, region->base_addr,
3350 region->offset, region->cumulative_size);
3351 }
3352
3353 return 0;
3354}
3355
Charles Keepax61fc0602018-02-26 10:49:47 +00003356static void wm_adsp_buffer_clear(struct wm_adsp_compr_buf *buf)
3357{
3358 buf->irq_count = 0xFFFFFFFF;
3359 buf->read_index = -1;
3360 buf->avail = 0;
3361}
3362
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003363static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3364{
3365 struct wm_adsp_compr_buf *buf;
3366 int ret;
3367
3368 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3369 if (!buf)
3370 return -ENOMEM;
3371
3372 buf->dsp = dsp;
Charles Keepax61fc0602018-02-26 10:49:47 +00003373
3374 wm_adsp_buffer_clear(buf);
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003375
3376 ret = wm_adsp_buffer_locate(buf);
3377 if (ret < 0) {
3378 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
3379 goto err_buffer;
3380 }
3381
3382 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
3383 sizeof(*buf->regions), GFP_KERNEL);
3384 if (!buf->regions) {
3385 ret = -ENOMEM;
3386 goto err_buffer;
3387 }
3388
3389 ret = wm_adsp_buffer_populate(buf);
3390 if (ret < 0) {
3391 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
3392 goto err_regions;
3393 }
3394
3395 dsp->buffer = buf;
3396
3397 return 0;
3398
3399err_regions:
3400 kfree(buf->regions);
3401err_buffer:
3402 kfree(buf);
3403 return ret;
3404}
3405
3406static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3407{
3408 if (dsp->buffer) {
Charles Keepax721be3b2016-05-04 17:11:56 +01003409 wm_adsp_compr_detach(dsp->buffer->compr);
3410
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003411 kfree(dsp->buffer->regions);
3412 kfree(dsp->buffer);
3413
3414 dsp->buffer = NULL;
3415 }
3416
3417 return 0;
3418}
3419
Charles Keepax95fe9592015-12-15 11:29:47 +00003420int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
3421{
3422 struct wm_adsp_compr *compr = stream->runtime->private_data;
3423 struct wm_adsp *dsp = compr->dsp;
3424 int ret = 0;
3425
3426 adsp_dbg(dsp, "Trigger: %d\n", cmd);
3427
3428 mutex_lock(&dsp->pwr_lock);
3429
3430 switch (cmd) {
3431 case SNDRV_PCM_TRIGGER_START:
Charles Keepax61fc0602018-02-26 10:49:47 +00003432 if (!wm_adsp_compr_attached(compr)) {
3433 ret = wm_adsp_compr_attach(compr);
3434 if (ret < 0) {
3435 adsp_err(dsp, "Failed to link buffer and stream: %d\n",
3436 ret);
3437 break;
3438 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003439 }
Charles Keepax565ace42016-01-06 12:33:18 +00003440
Charles Keepax61fc0602018-02-26 10:49:47 +00003441 wm_adsp_buffer_clear(compr->buf);
3442
Charles Keepax565ace42016-01-06 12:33:18 +00003443 /* Trigger the IRQ at one fragment of data */
3444 ret = wm_adsp_buffer_write(compr->buf,
3445 HOST_BUFFER_FIELD(high_water_mark),
3446 wm_adsp_compr_frag_words(compr));
3447 if (ret < 0) {
3448 adsp_err(dsp, "Failed to set high water mark: %d\n",
3449 ret);
3450 break;
3451 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003452 break;
3453 case SNDRV_PCM_TRIGGER_STOP:
3454 break;
3455 default:
3456 ret = -EINVAL;
3457 break;
3458 }
3459
3460 mutex_unlock(&dsp->pwr_lock);
3461
3462 return ret;
3463}
3464EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
3465
Charles Keepax565ace42016-01-06 12:33:18 +00003466static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
3467{
3468 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
3469
3470 return buf->regions[last_region].cumulative_size;
3471}
3472
3473static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
3474{
3475 u32 next_read_index, next_write_index;
3476 int write_index, read_index, avail;
3477 int ret;
3478
3479 /* Only sync read index if we haven't already read a valid index */
3480 if (buf->read_index < 0) {
3481 ret = wm_adsp_buffer_read(buf,
3482 HOST_BUFFER_FIELD(next_read_index),
3483 &next_read_index);
3484 if (ret < 0)
3485 return ret;
3486
3487 read_index = sign_extend32(next_read_index, 23);
3488
3489 if (read_index < 0) {
3490 adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
3491 return 0;
3492 }
3493
3494 buf->read_index = read_index;
3495 }
3496
3497 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
3498 &next_write_index);
3499 if (ret < 0)
3500 return ret;
3501
3502 write_index = sign_extend32(next_write_index, 23);
3503
3504 avail = write_index - buf->read_index;
3505 if (avail < 0)
3506 avail += wm_adsp_buffer_size(buf);
3507
3508 adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
Charles Keepax33d740e2016-03-28 14:29:21 +01003509 buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
Charles Keepax565ace42016-01-06 12:33:18 +00003510
3511 buf->avail = avail;
3512
3513 return 0;
3514}
3515
Charles Keepax9771b182016-04-06 11:21:53 +01003516static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3517{
3518 int ret;
3519
3520 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
3521 if (ret < 0) {
3522 adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
3523 return ret;
3524 }
3525 if (buf->error != 0) {
3526 adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
3527 return -EIO;
3528 }
3529
3530 return 0;
3531}
3532
Charles Keepax565ace42016-01-06 12:33:18 +00003533int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
3534{
Charles Keepax612047f2016-03-28 14:29:22 +01003535 struct wm_adsp_compr_buf *buf;
3536 struct wm_adsp_compr *compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003537 int ret = 0;
3538
3539 mutex_lock(&dsp->pwr_lock);
3540
Charles Keepax612047f2016-03-28 14:29:22 +01003541 buf = dsp->buffer;
3542 compr = dsp->compr;
3543
Charles Keepax565ace42016-01-06 12:33:18 +00003544 if (!buf) {
Charles Keepax565ace42016-01-06 12:33:18 +00003545 ret = -ENODEV;
3546 goto out;
3547 }
3548
3549 adsp_dbg(dsp, "Handling buffer IRQ\n");
3550
Charles Keepax9771b182016-04-06 11:21:53 +01003551 ret = wm_adsp_buffer_get_error(buf);
3552 if (ret < 0)
Charles Keepax58476092016-04-06 11:21:54 +01003553 goto out_notify; /* Wake poll to report error */
Charles Keepax565ace42016-01-06 12:33:18 +00003554
3555 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
3556 &buf->irq_count);
3557 if (ret < 0) {
3558 adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
3559 goto out;
3560 }
3561
3562 ret = wm_adsp_buffer_update_avail(buf);
3563 if (ret < 0) {
3564 adsp_err(dsp, "Error reading avail: %d\n", ret);
3565 goto out;
3566 }
3567
Charles Keepax20b7f7c2016-05-13 16:45:17 +01003568 if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
3569 ret = WM_ADSP_COMPR_VOICE_TRIGGER;
3570
Charles Keepax58476092016-04-06 11:21:54 +01003571out_notify:
Charles Keepaxc7dae7c2016-02-19 14:44:41 +00003572 if (compr && compr->stream)
Charles Keepax83a40ce2016-01-06 12:33:19 +00003573 snd_compr_fragment_elapsed(compr->stream);
3574
Charles Keepax565ace42016-01-06 12:33:18 +00003575out:
3576 mutex_unlock(&dsp->pwr_lock);
3577
3578 return ret;
3579}
3580EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
3581
3582static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
3583{
3584 if (buf->irq_count & 0x01)
3585 return 0;
3586
3587 adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
3588 buf->irq_count);
3589
3590 buf->irq_count |= 0x01;
3591
3592 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
3593 buf->irq_count);
3594}
3595
3596int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
3597 struct snd_compr_tstamp *tstamp)
3598{
3599 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax565ace42016-01-06 12:33:18 +00003600 struct wm_adsp *dsp = compr->dsp;
Charles Keepax612047f2016-03-28 14:29:22 +01003601 struct wm_adsp_compr_buf *buf;
Charles Keepax565ace42016-01-06 12:33:18 +00003602 int ret = 0;
3603
3604 adsp_dbg(dsp, "Pointer request\n");
3605
3606 mutex_lock(&dsp->pwr_lock);
3607
Charles Keepax612047f2016-03-28 14:29:22 +01003608 buf = compr->buf;
3609
Charles Keepax28ee3d72016-06-13 14:17:12 +01003610 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003611 snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax565ace42016-01-06 12:33:18 +00003612 ret = -EIO;
3613 goto out;
3614 }
3615
3616 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
3617 ret = wm_adsp_buffer_update_avail(buf);
3618 if (ret < 0) {
3619 adsp_err(dsp, "Error reading avail: %d\n", ret);
3620 goto out;
3621 }
3622
3623 /*
3624 * If we really have less than 1 fragment available tell the
3625 * DSP to inform us once a whole fragment is available.
3626 */
3627 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
Charles Keepax58476092016-04-06 11:21:54 +01003628 ret = wm_adsp_buffer_get_error(buf);
Charles Keepax8d280662016-06-13 14:17:11 +01003629 if (ret < 0) {
3630 if (compr->buf->error)
3631 snd_compr_stop_error(stream,
3632 SNDRV_PCM_STATE_XRUN);
Charles Keepax58476092016-04-06 11:21:54 +01003633 goto out;
Charles Keepax8d280662016-06-13 14:17:11 +01003634 }
Charles Keepax58476092016-04-06 11:21:54 +01003635
Charles Keepax565ace42016-01-06 12:33:18 +00003636 ret = wm_adsp_buffer_reenable_irq(buf);
3637 if (ret < 0) {
3638 adsp_err(dsp,
3639 "Failed to re-enable buffer IRQ: %d\n",
3640 ret);
3641 goto out;
3642 }
3643 }
3644 }
3645
3646 tstamp->copied_total = compr->copied_total;
3647 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00003648 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00003649
3650out:
3651 mutex_unlock(&dsp->pwr_lock);
3652
3653 return ret;
3654}
3655EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
3656
Charles Keepax83a40ce2016-01-06 12:33:19 +00003657static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
3658{
3659 struct wm_adsp_compr_buf *buf = compr->buf;
3660 u8 *pack_in = (u8 *)compr->raw_buf;
3661 u8 *pack_out = (u8 *)compr->raw_buf;
3662 unsigned int adsp_addr;
3663 int mem_type, nwords, max_read;
3664 int i, j, ret;
3665
3666 /* Calculate read parameters */
3667 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
3668 if (buf->read_index < buf->regions[i].cumulative_size)
3669 break;
3670
3671 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
3672 return -EINVAL;
3673
3674 mem_type = buf->regions[i].mem_type;
3675 adsp_addr = buf->regions[i].base_addr +
3676 (buf->read_index - buf->regions[i].offset);
3677
3678 max_read = wm_adsp_compr_frag_words(compr);
3679 nwords = buf->regions[i].cumulative_size - buf->read_index;
3680
3681 if (nwords > target)
3682 nwords = target;
3683 if (nwords > buf->avail)
3684 nwords = buf->avail;
3685 if (nwords > max_read)
3686 nwords = max_read;
3687 if (!nwords)
3688 return 0;
3689
3690 /* Read data from DSP */
3691 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
3692 nwords, compr->raw_buf);
3693 if (ret < 0)
3694 return ret;
3695
3696 /* Remove the padding bytes from the data read from the DSP */
3697 for (i = 0; i < nwords; i++) {
3698 for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
3699 *pack_out++ = *pack_in++;
3700
3701 pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
3702 }
3703
3704 /* update read index to account for words read */
3705 buf->read_index += nwords;
3706 if (buf->read_index == wm_adsp_buffer_size(buf))
3707 buf->read_index = 0;
3708
3709 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
3710 buf->read_index);
3711 if (ret < 0)
3712 return ret;
3713
3714 /* update avail to account for words read */
3715 buf->avail -= nwords;
3716
3717 return nwords;
3718}
3719
3720static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
3721 char __user *buf, size_t count)
3722{
3723 struct wm_adsp *dsp = compr->dsp;
3724 int ntotal = 0;
3725 int nwords, nbytes;
3726
3727 adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
3728
Charles Keepax28ee3d72016-06-13 14:17:12 +01003729 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003730 snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax83a40ce2016-01-06 12:33:19 +00003731 return -EIO;
Charles Keepax8d280662016-06-13 14:17:11 +01003732 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00003733
3734 count /= WM_ADSP_DATA_WORD_SIZE;
3735
3736 do {
3737 nwords = wm_adsp_buffer_capture_block(compr, count);
3738 if (nwords < 0) {
3739 adsp_err(dsp, "Failed to capture block: %d\n", nwords);
3740 return nwords;
3741 }
3742
3743 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
3744
3745 adsp_dbg(dsp, "Read %d bytes\n", nbytes);
3746
3747 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
3748 adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
3749 ntotal, nbytes);
3750 return -EFAULT;
3751 }
3752
3753 count -= nwords;
3754 ntotal += nbytes;
3755 } while (nwords > 0 && count > 0);
3756
3757 compr->copied_total += ntotal;
3758
3759 return ntotal;
3760}
3761
3762int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
3763 size_t count)
3764{
3765 struct wm_adsp_compr *compr = stream->runtime->private_data;
3766 struct wm_adsp *dsp = compr->dsp;
3767 int ret;
3768
3769 mutex_lock(&dsp->pwr_lock);
3770
3771 if (stream->direction == SND_COMPRESS_CAPTURE)
3772 ret = wm_adsp_compr_read(compr, buf, count);
3773 else
3774 ret = -ENOTSUPP;
3775
3776 mutex_unlock(&dsp->pwr_lock);
3777
3778 return ret;
3779}
3780EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
3781
Mayuresh Kulkarni51a2c942017-04-05 11:08:00 +01003782int wm_adsp2_lock(struct wm_adsp *dsp, unsigned int lock_regions)
3783{
3784 struct regmap *regmap = dsp->regmap;
3785 unsigned int code0, code1, lock_reg;
3786
3787 if (!(lock_regions & WM_ADSP2_REGION_ALL))
3788 return 0;
3789
3790 lock_regions &= WM_ADSP2_REGION_ALL;
3791 lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0;
3792
3793 while (lock_regions) {
3794 code0 = code1 = 0;
3795 if (lock_regions & BIT(0)) {
3796 code0 = ADSP2_LOCK_CODE_0;
3797 code1 = ADSP2_LOCK_CODE_1;
3798 }
3799 if (lock_regions & BIT(1)) {
3800 code0 |= ADSP2_LOCK_CODE_0 << ADSP2_LOCK_REGION_SHIFT;
3801 code1 |= ADSP2_LOCK_CODE_1 << ADSP2_LOCK_REGION_SHIFT;
3802 }
3803 regmap_write(regmap, lock_reg, code0);
3804 regmap_write(regmap, lock_reg, code1);
3805 lock_regions >>= 2;
3806 lock_reg += 2;
3807 }
3808
3809 return 0;
3810}
3811EXPORT_SYMBOL_GPL(wm_adsp2_lock);
3812
3813irqreturn_t wm_adsp2_bus_error(struct wm_adsp *dsp)
3814{
3815 unsigned int val;
3816 struct regmap *regmap = dsp->regmap;
3817 int ret = 0;
3818
3819 ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val);
3820 if (ret) {
3821 adsp_err(dsp,
3822 "Failed to read Region Lock Ctrl register: %d\n", ret);
3823 return IRQ_HANDLED;
3824 }
3825
3826 if (val & ADSP2_WDT_TIMEOUT_STS_MASK) {
3827 adsp_err(dsp, "watchdog timeout error\n");
3828 wm_adsp_stop_watchdog(dsp);
3829 }
3830
3831 if (val & (ADSP2_SLAVE_ERR_MASK | ADSP2_REGION_LOCK_ERR_MASK)) {
3832 if (val & ADSP2_SLAVE_ERR_MASK)
3833 adsp_err(dsp, "bus error: slave error\n");
3834 else
3835 adsp_err(dsp, "bus error: region lock error\n");
3836
3837 ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val);
3838 if (ret) {
3839 adsp_err(dsp,
3840 "Failed to read Bus Err Addr register: %d\n",
3841 ret);
3842 return IRQ_HANDLED;
3843 }
3844
3845 adsp_err(dsp, "bus error address = 0x%x\n",
3846 val & ADSP2_BUS_ERR_ADDR_MASK);
3847
3848 ret = regmap_read(regmap,
3849 dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR,
3850 &val);
3851 if (ret) {
3852 adsp_err(dsp,
3853 "Failed to read Pmem Xmem Err Addr register: %d\n",
3854 ret);
3855 return IRQ_HANDLED;
3856 }
3857
3858 adsp_err(dsp, "xmem error address = 0x%x\n",
3859 val & ADSP2_XMEM_ERR_ADDR_MASK);
3860 adsp_err(dsp, "pmem error address = 0x%x\n",
3861 (val & ADSP2_PMEM_ERR_ADDR_MASK) >>
3862 ADSP2_PMEM_ERR_ADDR_SHIFT);
3863 }
3864
3865 regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL,
3866 ADSP2_CTRL_ERR_EINT, ADSP2_CTRL_ERR_EINT);
3867
3868 return IRQ_HANDLED;
3869}
3870EXPORT_SYMBOL_GPL(wm_adsp2_bus_error);
3871
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05303872MODULE_LICENSE("GPL v2");