blob: 5bedf7bc3d8896f4735bf5a071e96b0e7fd625e6 [file] [log] [blame]
Sascha Hauer34f6e152008-09-02 17:16:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
Sascha Hauer63f14742010-10-18 10:16:26 +020033#include <linux/irq.h>
34#include <linux/completion.h>
Sachin Kamatd367e372013-10-18 16:16:35 +053035#include <linux/of.h>
Uwe Kleine-König64363562012-04-23 11:23:41 +020036#include <linux/of_device.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020037
38#include <asm/mach/flash.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020039#include <linux/platform_data/mtd-mxc_nand.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020040
41#define DRIVER_NAME "mxc_nand"
42
43/* Addresses for NFC registers */
Sascha Hauer1bc99182010-08-06 15:53:08 +020044#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
45#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
46#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
47#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
48#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
49#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
50#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
51#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
52#define NFC_V1_V2_WRPROT (host->regs + 0x12)
53#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
54#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
Baruch Siachd178e3e2011-03-14 09:01:56 +020055#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
56#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
57#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
58#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
59#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
60#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
61#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
62#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
Sascha Hauer1bc99182010-08-06 15:53:08 +020063#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
64#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
65#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
Sascha Hauer34f6e152008-09-02 17:16:59 +020066
Sascha Hauer6e85dfd2010-08-06 15:53:10 +020067#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
Sascha Hauer1bc99182010-08-06 15:53:08 +020068#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
69#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
70#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
71#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
72#define NFC_V1_V2_CONFIG1_RST (1 << 6)
73#define NFC_V1_V2_CONFIG1_CE (1 << 7)
Sascha Hauerb8db2f52010-08-09 15:04:19 +020074#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
75#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
76#define NFC_V2_CONFIG1_FP_INT (1 << 11)
Sascha Hauer34f6e152008-09-02 17:16:59 +020077
Sascha Hauer1bc99182010-08-06 15:53:08 +020078#define NFC_V1_V2_CONFIG2_INT (1 << 15)
Sascha Hauer34f6e152008-09-02 17:16:59 +020079
Sascha Hauer1bc99182010-08-06 15:53:08 +020080/*
81 * Operation modes for the NFC. Valid for v1, v2 and v3
82 * type controllers.
83 */
84#define NFC_CMD (1 << 0)
85#define NFC_ADDR (1 << 1)
86#define NFC_INPUT (1 << 2)
87#define NFC_OUTPUT (1 << 3)
88#define NFC_ID (1 << 4)
89#define NFC_STATUS (1 << 5)
Sascha Hauer34f6e152008-09-02 17:16:59 +020090
Sascha Hauer71ec5152010-08-06 15:53:11 +020091#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
92#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
Sascha Hauer34f6e152008-09-02 17:16:59 +020093
Sascha Hauer71ec5152010-08-06 15:53:11 +020094#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
95#define NFC_V3_CONFIG1_SP_EN (1 << 0)
96#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
Sascha Hauer34f6e152008-09-02 17:16:59 +020097
Sascha Hauer71ec5152010-08-06 15:53:11 +020098#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
Sascha Hauer34f6e152008-09-02 17:16:59 +020099
Sascha Hauer71ec5152010-08-06 15:53:11 +0200100#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200101
Sascha Hauer71ec5152010-08-06 15:53:11 +0200102#define NFC_V3_WRPROT (host->regs_ip + 0x0)
103#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
104#define NFC_V3_WRPROT_LOCK (1 << 1)
105#define NFC_V3_WRPROT_UNLOCK (1 << 2)
106#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
107
108#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
109
110#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
111#define NFC_V3_CONFIG2_PS_512 (0 << 0)
112#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
113#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
114#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
115#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
116#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
117#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
118#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200119#define NFC_V3_CONFIG2_PPB(x, shift) (((x) & 0x3) << shift)
Sascha Hauer71ec5152010-08-06 15:53:11 +0200120#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
121#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
122#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
123#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
124
125#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
126#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
127#define NFC_V3_CONFIG3_FW8 (1 << 3)
128#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
129#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
130#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
131#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
132
133#define NFC_V3_IPC (host->regs_ip + 0x2C)
134#define NFC_V3_IPC_CREQ (1 << 0)
135#define NFC_V3_IPC_INT (1 << 31)
136
137#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200138
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200139struct mxc_nand_host;
140
141struct mxc_nand_devtype_data {
142 void (*preset)(struct mtd_info *);
143 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
144 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
145 void (*send_page)(struct mtd_info *, unsigned int);
146 void (*send_read_id)(struct mxc_nand_host *);
147 uint16_t (*get_dev_status)(struct mxc_nand_host *);
148 int (*check_int)(struct mxc_nand_host *);
149 void (*irq_control)(struct mxc_nand_host *, int);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200150 u32 (*get_ecc_status)(struct mxc_nand_host *);
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100151 const struct mtd_ooblayout_ops *ooblayout;
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200152 void (*select_chip)(struct mtd_info *mtd, int chip);
Uwe Kleine-König69d023b2012-04-23 11:23:39 +0200153 int (*correct_data)(struct mtd_info *mtd, u_char *dat,
154 u_char *read_ecc, u_char *calc_ecc);
Boris Brezillon104e4422017-03-16 09:35:58 +0100155 int (*setup_data_interface)(struct mtd_info *mtd, int csline,
156 const struct nand_data_interface *conf);
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200157
158 /*
159 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
160 * (CONFIG1:INT_MSK is set). To handle this the driver uses
161 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
162 */
163 int irqpending_quirk;
164 int needs_ip;
165
166 size_t regs_offset;
167 size_t spare0_offset;
168 size_t axi_offset;
169
170 int spare_len;
171 int eccbytes;
172 int eccsize;
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200173 int ppb_shift;
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200174};
175
Sascha Hauer34f6e152008-09-02 17:16:59 +0200176struct mxc_nand_host {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200177 struct nand_chip nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200178 struct device *dev;
179
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200180 void __iomem *spare0;
181 void __iomem *main_area0;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200182
183 void __iomem *base;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200184 void __iomem *regs;
Sascha Hauer71ec5152010-08-06 15:53:11 +0200185 void __iomem *regs_axi;
186 void __iomem *regs_ip;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200187 int status_request;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200188 struct clk *clk;
189 int clk_act;
190 int irq;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200191 int eccsize;
Baruch Siach7e7e4732015-05-13 11:17:37 +0300192 int used_oobsize;
Baruch Siachd178e3e2011-03-14 09:01:56 +0200193 int active_cs;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200194
Sascha Hauer63f14742010-10-18 10:16:26 +0200195 struct completion op_completion;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200196
197 uint8_t *data_buf;
198 unsigned int buf_start;
Sascha Hauer5f973042010-08-06 15:53:06 +0200199
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200200 const struct mxc_nand_devtype_data *devtype_data;
Uwe Kleine-König64363562012-04-23 11:23:41 +0200201 struct mxc_nand_platform_data pdata;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200202};
203
Jingoo Hanb2ac0372013-08-07 16:18:52 +0900204static const char * const part_probes[] = {
Lothar Waßmann740bb0c2012-12-06 08:42:28 +0100205 "cmdlinepart", "RedBoot", "ofpart", NULL };
Sascha Hauer34f6e152008-09-02 17:16:59 +0200206
Sascha Hauer096bcc22012-05-29 10:16:09 +0200207static void memcpy32_fromio(void *trg, const void __iomem *src, size_t size)
208{
209 int i;
210 u32 *t = trg;
211 const __iomem u32 *s = src;
212
213 for (i = 0; i < (size >> 2); i++)
214 *t++ = __raw_readl(s++);
215}
216
Baruch Siach0d17fc32015-05-13 11:17:38 +0300217static void memcpy16_fromio(void *trg, const void __iomem *src, size_t size)
218{
219 int i;
220 u16 *t = trg;
221 const __iomem u16 *s = src;
222
223 /* We assume that src (IO) is always 32bit aligned */
224 if (PTR_ALIGN(trg, 4) == trg && IS_ALIGNED(size, 4)) {
225 memcpy32_fromio(trg, src, size);
226 return;
227 }
228
229 for (i = 0; i < (size >> 1); i++)
230 *t++ = __raw_readw(s++);
231}
232
Koul, Vinod33a87a12014-10-20 21:36:13 +0530233static inline void memcpy32_toio(void __iomem *trg, const void *src, int size)
Sascha Hauer096bcc22012-05-29 10:16:09 +0200234{
Koul, Vinod33a87a12014-10-20 21:36:13 +0530235 /* __iowrite32_copy use 32bit size values so divide by 4 */
236 __iowrite32_copy(trg, src, size / 4);
Sascha Hauer096bcc22012-05-29 10:16:09 +0200237}
238
Baruch Siach0d17fc32015-05-13 11:17:38 +0300239static void memcpy16_toio(void __iomem *trg, const void *src, int size)
240{
241 int i;
242 __iomem u16 *t = trg;
243 const u16 *s = src;
244
245 /* We assume that trg (IO) is always 32bit aligned */
246 if (PTR_ALIGN(src, 4) == src && IS_ALIGNED(size, 4)) {
247 memcpy32_toio(trg, src, size);
248 return;
249 }
250
251 for (i = 0; i < (size >> 1); i++)
252 __raw_writew(*s++, t++);
253}
254
Sascha Hauer71ec5152010-08-06 15:53:11 +0200255static int check_int_v3(struct mxc_nand_host *host)
256{
257 uint32_t tmp;
258
259 tmp = readl(NFC_V3_IPC);
260 if (!(tmp & NFC_V3_IPC_INT))
261 return 0;
262
263 tmp &= ~NFC_V3_IPC_INT;
264 writel(tmp, NFC_V3_IPC);
265
266 return 1;
267}
268
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200269static int check_int_v1_v2(struct mxc_nand_host *host)
270{
271 uint32_t tmp;
272
Sascha Hauer1bc99182010-08-06 15:53:08 +0200273 tmp = readw(NFC_V1_V2_CONFIG2);
274 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200275 return 0;
276
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200277 if (!host->devtype_data->irqpending_quirk)
Sascha Hauer63f14742010-10-18 10:16:26 +0200278 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200279
280 return 1;
281}
282
Sascha Hauer63f14742010-10-18 10:16:26 +0200283static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
284{
285 uint16_t tmp;
286
287 tmp = readw(NFC_V1_V2_CONFIG1);
288
289 if (activate)
290 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
291 else
292 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
293
294 writew(tmp, NFC_V1_V2_CONFIG1);
295}
296
297static void irq_control_v3(struct mxc_nand_host *host, int activate)
298{
299 uint32_t tmp;
300
301 tmp = readl(NFC_V3_CONFIG2);
302
303 if (activate)
304 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
305 else
306 tmp |= NFC_V3_CONFIG2_INT_MSK;
307
308 writel(tmp, NFC_V3_CONFIG2);
309}
310
Uwe Kleine-König85569582012-04-23 11:23:34 +0200311static void irq_control(struct mxc_nand_host *host, int activate)
312{
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200313 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +0200314 if (activate)
315 enable_irq(host->irq);
316 else
317 disable_irq_nosync(host->irq);
318 } else {
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200319 host->devtype_data->irq_control(host, activate);
Uwe Kleine-König85569582012-04-23 11:23:34 +0200320 }
321}
322
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200323static u32 get_ecc_status_v1(struct mxc_nand_host *host)
324{
325 return readw(NFC_V1_V2_ECC_STATUS_RESULT);
326}
327
328static u32 get_ecc_status_v2(struct mxc_nand_host *host)
329{
330 return readl(NFC_V1_V2_ECC_STATUS_RESULT);
331}
332
333static u32 get_ecc_status_v3(struct mxc_nand_host *host)
334{
335 return readl(NFC_V3_ECC_STATUS_RESULT);
336}
337
Uwe Kleine-König85569582012-04-23 11:23:34 +0200338static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
339{
340 struct mxc_nand_host *host = dev_id;
341
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200342 if (!host->devtype_data->check_int(host))
Uwe Kleine-König85569582012-04-23 11:23:34 +0200343 return IRQ_NONE;
344
345 irq_control(host, 0);
346
347 complete(&host->op_completion);
348
349 return IRQ_HANDLED;
350}
351
Sascha Hauer34f6e152008-09-02 17:16:59 +0200352/* This function polls the NANDFC to wait for the basic operation to
353 * complete by checking the INT bit of config2 register.
354 */
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100355static int wait_op_done(struct mxc_nand_host *host, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200356{
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100357 int ret = 0;
358
359 /*
360 * If operation is already complete, don't bother to setup an irq or a
361 * loop.
362 */
363 if (host->devtype_data->check_int(host))
364 return 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200365
366 if (useirq) {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100367 unsigned long timeout;
368
369 reinit_completion(&host->op_completion);
370
371 irq_control(host, 1);
372
373 timeout = wait_for_completion_timeout(&host->op_completion, HZ);
374 if (!timeout && !host->devtype_data->check_int(host)) {
375 dev_dbg(host->dev, "timeout waiting for irq\n");
376 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200377 }
378 } else {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100379 int max_retries = 8000;
380 int done;
381
382 do {
383 udelay(1);
384
385 done = host->devtype_data->check_int(host);
386 if (done)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200387 break;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200388
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100389 } while (--max_retries);
390
391 if (!done) {
392 dev_dbg(host->dev, "timeout polling for completion\n");
393 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200394 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200395 }
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100396
397 WARN_ONCE(ret < 0, "timeout! useirq=%d\n", useirq);
398
399 return ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200400}
401
Sascha Hauer71ec5152010-08-06 15:53:11 +0200402static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
403{
404 /* fill command */
405 writel(cmd, NFC_V3_FLASH_CMD);
406
407 /* send out command */
408 writel(NFC_CMD, NFC_V3_LAUNCH);
409
410 /* Wait for operation to complete */
411 wait_op_done(host, useirq);
412}
413
Sascha Hauer34f6e152008-09-02 17:16:59 +0200414/* This function issues the specified command to the NAND device and
415 * waits for completion. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200416static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200417{
Brian Norris289c0522011-07-19 10:06:09 -0700418 pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200419
Sascha Hauer1bc99182010-08-06 15:53:08 +0200420 writew(cmd, NFC_V1_V2_FLASH_CMD);
421 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200422
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200423 if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200424 int max_retries = 100;
425 /* Reset completion is indicated by NFC_CONFIG2 */
426 /* being set to 0 */
427 while (max_retries-- > 0) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200428 if (readw(NFC_V1_V2_CONFIG2) == 0) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200429 break;
430 }
431 udelay(1);
432 }
433 if (max_retries < 0)
Brian Norris0a32a102011-07-19 10:06:10 -0700434 pr_debug("%s: RESET failed\n", __func__);
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200435 } else {
436 /* Wait for operation to complete */
437 wait_op_done(host, useirq);
438 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200439}
440
Sascha Hauer71ec5152010-08-06 15:53:11 +0200441static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
442{
443 /* fill address */
444 writel(addr, NFC_V3_FLASH_ADDR0);
445
446 /* send out address */
447 writel(NFC_ADDR, NFC_V3_LAUNCH);
448
449 wait_op_done(host, 0);
450}
451
Sascha Hauer34f6e152008-09-02 17:16:59 +0200452/* This function sends an address (or partial address) to the
453 * NAND device. The address is used to select the source/destination for
454 * a NAND command. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200455static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200456{
Brian Norris289c0522011-07-19 10:06:09 -0700457 pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200458
Sascha Hauer1bc99182010-08-06 15:53:08 +0200459 writew(addr, NFC_V1_V2_FLASH_ADDR);
460 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200461
462 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200463 wait_op_done(host, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200464}
465
Sascha Hauer71ec5152010-08-06 15:53:11 +0200466static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
467{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100468 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100469 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer71ec5152010-08-06 15:53:11 +0200470 uint32_t tmp;
471
472 tmp = readl(NFC_V3_CONFIG1);
473 tmp &= ~(7 << 4);
474 writel(tmp, NFC_V3_CONFIG1);
475
476 /* transfer data from NFC ram to nand */
477 writel(ops, NFC_V3_LAUNCH);
478
479 wait_op_done(host, false);
480}
481
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200482static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
483{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100484 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100485 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200486
487 /* NANDFC buffer 0 is used for page read/write */
488 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
489
490 writew(ops, NFC_V1_V2_CONFIG2);
491
492 /* Wait for operation to complete */
493 wait_op_done(host, true);
494}
495
496static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200497{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100498 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100499 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200500 int bufs, i;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200501
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200502 if (mtd->writesize > 512)
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200503 bufs = 4;
504 else
505 bufs = 1;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200506
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200507 for (i = 0; i < bufs; i++) {
508
509 /* NANDFC buffer 0 is used for page read/write */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200510 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200511
Sascha Hauer1bc99182010-08-06 15:53:08 +0200512 writew(ops, NFC_V1_V2_CONFIG2);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200513
514 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200515 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200516 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200517}
518
Sascha Hauer71ec5152010-08-06 15:53:11 +0200519static void send_read_id_v3(struct mxc_nand_host *host)
520{
521 /* Read ID into main buffer */
522 writel(NFC_ID, NFC_V3_LAUNCH);
523
524 wait_op_done(host, true);
525
Sascha Hauer096bcc22012-05-29 10:16:09 +0200526 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer71ec5152010-08-06 15:53:11 +0200527}
528
Sascha Hauer34f6e152008-09-02 17:16:59 +0200529/* Request the NANDFC to perform a read of the NAND device ID. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200530static void send_read_id_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200531{
Sascha Hauer34f6e152008-09-02 17:16:59 +0200532 /* NANDFC buffer 0 is used for device ID output */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200533 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200534
Sascha Hauer1bc99182010-08-06 15:53:08 +0200535 writew(NFC_ID, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200536
537 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200538 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200539
Sascha Hauer096bcc22012-05-29 10:16:09 +0200540 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200541}
542
Sascha Hauer71ec5152010-08-06 15:53:11 +0200543static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200544{
Sascha Hauer71ec5152010-08-06 15:53:11 +0200545 writew(NFC_STATUS, NFC_V3_LAUNCH);
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200546 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200547
Sascha Hauer71ec5152010-08-06 15:53:11 +0200548 return readl(NFC_V3_CONFIG1) >> 16;
549}
550
Sascha Hauer34f6e152008-09-02 17:16:59 +0200551/* This function requests the NANDFC to perform a read of the
552 * NAND device status and returns the current status. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200553static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200554{
Sascha Hauerc29c6072010-08-06 15:53:05 +0200555 void __iomem *main_buf = host->main_area0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200556 uint32_t store;
557 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200558
Baruch Siachd178e3e2011-03-14 09:01:56 +0200559 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200560
561 /*
562 * The device status is stored in main_area0. To
563 * prevent corruption of the buffer save the value
564 * and restore it afterwards.
565 */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200566 store = readl(main_buf);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200567
Sascha Hauer1bc99182010-08-06 15:53:08 +0200568 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200569 wait_op_done(host, true);
570
Sascha Hauer34f6e152008-09-02 17:16:59 +0200571 ret = readw(main_buf);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200572
Sascha Hauer34f6e152008-09-02 17:16:59 +0200573 writel(store, main_buf);
574
575 return ret;
576}
577
578/* This functions is used by upper layer to checks if device is ready */
579static int mxc_nand_dev_ready(struct mtd_info *mtd)
580{
581 /*
582 * NFC handles R/B internally. Therefore, this function
583 * always returns status as ready.
584 */
585 return 1;
586}
587
588static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
589{
590 /*
591 * If HW ECC is enabled, we turn it on during init. There is
592 * no need to enable again here.
593 */
594}
595
Sascha Hauer94f77e52010-08-06 15:53:09 +0200596static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
Sascha Hauer34f6e152008-09-02 17:16:59 +0200597 u_char *read_ecc, u_char *calc_ecc)
598{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100599 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100600 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200601
602 /*
603 * 1-Bit errors are automatically corrected in HW. No need for
604 * additional correction. 2-Bit errors cannot be corrected by
605 * HW ECC, so we need to return failure
606 */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200607 uint16_t ecc_status = get_ecc_status_v1(host);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200608
609 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
Brian Norris289c0522011-07-19 10:06:09 -0700610 pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100611 return -EBADMSG;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200612 }
613
614 return 0;
615}
616
Sascha Hauer94f77e52010-08-06 15:53:09 +0200617static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
618 u_char *read_ecc, u_char *calc_ecc)
619{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100620 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100621 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200622 u32 ecc_stat, err;
623 int no_subpages = 1;
624 int ret = 0;
625 u8 ecc_bit_mask, err_limit;
626
627 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
628 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
629
630 no_subpages = mtd->writesize >> 9;
631
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200632 ecc_stat = host->devtype_data->get_ecc_status(host);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200633
634 do {
635 err = ecc_stat & ecc_bit_mask;
636 if (err > err_limit) {
637 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100638 return -EBADMSG;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200639 } else {
640 ret += err;
641 }
642 ecc_stat >>= 4;
643 } while (--no_subpages);
644
Sascha Hauer94f77e52010-08-06 15:53:09 +0200645 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
646
647 return ret;
648}
649
Sascha Hauer34f6e152008-09-02 17:16:59 +0200650static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
651 u_char *ecc_code)
652{
653 return 0;
654}
655
656static u_char mxc_nand_read_byte(struct mtd_info *mtd)
657{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100658 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100659 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200660 uint8_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200661
662 /* Check for status request */
663 if (host->status_request)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200664 return host->devtype_data->get_dev_status(host) & 0xFF;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200665
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100666 if (nand_chip->options & NAND_BUSWIDTH_16) {
667 /* only take the lower byte of each word */
668 ret = *(uint16_t *)(host->data_buf + host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200669
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100670 host->buf_start += 2;
671 } else {
672 ret = *(uint8_t *)(host->data_buf + host->buf_start);
673 host->buf_start++;
674 }
675
676 pr_debug("%s: ret=0x%hhx (start=%u)\n", __func__, ret, host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200677 return ret;
678}
679
680static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
681{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100682 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100683 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200684 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200685
Sascha Hauerf8f96082009-06-04 17:12:26 +0200686 ret = *(uint16_t *)(host->data_buf + host->buf_start);
687 host->buf_start += 2;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200688
689 return ret;
690}
691
692/* Write data of length len to buffer buf. The data to be
693 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
694 * Operation by the NFC, the data is written to NAND Flash */
695static void mxc_nand_write_buf(struct mtd_info *mtd,
696 const u_char *buf, int len)
697{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100698 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100699 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200700 u16 col = host->buf_start;
701 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200702
Sascha Hauerf8f96082009-06-04 17:12:26 +0200703 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200704
Sascha Hauerf8f96082009-06-04 17:12:26 +0200705 memcpy(host->data_buf + col, buf, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200706
Sascha Hauerf8f96082009-06-04 17:12:26 +0200707 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200708}
709
710/* Read the data buffer from the NAND Flash. To read the data from NAND
711 * Flash first the data output cycle is initiated by the NFC, which copies
712 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
713 */
714static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
715{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100716 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100717 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200718 u16 col = host->buf_start;
719 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200720
Sascha Hauerf8f96082009-06-04 17:12:26 +0200721 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200722
Baruch Siach5d9d9932011-03-02 16:47:55 +0200723 memcpy(buf, host->data_buf + col, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200724
Baruch Siach5d9d9932011-03-02 16:47:55 +0200725 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200726}
727
Sascha Hauer34f6e152008-09-02 17:16:59 +0200728/* This function is used by upper layer for select and
729 * deselect of the NAND chip */
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200730static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200731{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100732 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100733 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200734
Baruch Siachd178e3e2011-03-14 09:01:56 +0200735 if (chip == -1) {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200736 /* Disable the NFC clock */
737 if (host->clk_act) {
Sascha Hauer97c32132012-03-07 20:56:35 +0100738 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200739 host->clk_act = 0;
740 }
Baruch Siachd178e3e2011-03-14 09:01:56 +0200741 return;
742 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200743
Baruch Siachd178e3e2011-03-14 09:01:56 +0200744 if (!host->clk_act) {
745 /* Enable the NFC clock */
Sascha Hauer97c32132012-03-07 20:56:35 +0100746 clk_prepare_enable(host->clk);
Baruch Siachd178e3e2011-03-14 09:01:56 +0200747 host->clk_act = 1;
748 }
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200749}
Baruch Siachd178e3e2011-03-14 09:01:56 +0200750
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200751static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200752{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100753 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100754 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200755
756 if (chip == -1) {
757 /* Disable the NFC clock */
758 if (host->clk_act) {
Fabio Estevam3d059692012-05-25 20:14:50 -0300759 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200760 host->clk_act = 0;
761 }
762 return;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200763 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200764
765 if (!host->clk_act) {
766 /* Enable the NFC clock */
Fabio Estevam3d059692012-05-25 20:14:50 -0300767 clk_prepare_enable(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200768 host->clk_act = 1;
769 }
770
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200771 host->active_cs = chip;
772 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200773}
774
Sascha Hauerf8f96082009-06-04 17:12:26 +0200775/*
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300776 * The controller splits a page into data chunks of 512 bytes + partial oob.
777 * There are writesize / 512 such chunks, the size of the partial oob parts is
778 * oobsize / #chunks rounded down to a multiple of 2. The last oob chunk then
779 * contains additionally the byte lost by rounding (if any).
780 * This function handles the needed shuffling between host->data_buf (which
781 * holds a page in natural order, i.e. writesize bytes data + oobsize bytes
782 * spare) and the NFC buffer.
Sascha Hauerf8f96082009-06-04 17:12:26 +0200783 */
784static void copy_spare(struct mtd_info *mtd, bool bfrom)
785{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100786 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100787 struct mxc_nand_host *host = nand_get_controller_data(this);
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300788 u16 i, oob_chunk_size;
789 u16 num_chunks = mtd->writesize / 512;
790
Sascha Hauerf8f96082009-06-04 17:12:26 +0200791 u8 *d = host->data_buf + mtd->writesize;
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200792 u8 __iomem *s = host->spare0;
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300793 u16 sparebuf_size = host->devtype_data->spare_len;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200794
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300795 /* size of oob chunk for all but possibly the last one */
Baruch Siach7e7e4732015-05-13 11:17:37 +0300796 oob_chunk_size = (host->used_oobsize / num_chunks) & ~1;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200797
798 if (bfrom) {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300799 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300800 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300801 s + i * sparebuf_size,
802 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200803
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300804 /* the last chunk */
Baruch Siach0d17fc32015-05-13 11:17:38 +0300805 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300806 s + i * sparebuf_size,
Baruch Siach7e7e4732015-05-13 11:17:37 +0300807 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200808 } else {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300809 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300810 memcpy16_toio(&s[i * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300811 &d[i * oob_chunk_size],
812 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200813
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300814 /* the last chunk */
Eric Benarde5a5d922015-09-23 17:07:28 +0200815 memcpy16_toio(&s[i * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300816 &d[i * oob_chunk_size],
Baruch Siach7e7e4732015-05-13 11:17:37 +0300817 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200818 }
819}
820
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100821/*
822 * MXC NANDFC can only perform full page+spare or spare-only read/write. When
823 * the upper layers perform a read/write buf operation, the saved column address
824 * is used to index into the full page. So usually this function is called with
825 * column == 0 (unless no column cycle is needed indicated by column == -1)
826 */
Sascha Hauera3e65b62009-06-02 11:47:59 +0200827static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200828{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100829 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100830 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200831
832 /* Write out column address, if necessary */
833 if (column != -1) {
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100834 host->devtype_data->send_addr(host, column & 0xff,
835 page_addr == -1);
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200836 if (mtd->writesize > 512)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200837 /* another col addr cycle for 2k page */
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100838 host->devtype_data->send_addr(host,
839 (column >> 8) & 0xff,
840 false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200841 }
842
843 /* Write out page address, if necessary */
844 if (page_addr != -1) {
845 /* paddr_0 - p_addr_7 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200846 host->devtype_data->send_addr(host, (page_addr & 0xff), false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200847
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200848 if (mtd->writesize > 512) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400849 if (mtd->size >= 0x10000000) {
850 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200851 host->devtype_data->send_addr(host,
852 (page_addr >> 8) & 0xff,
853 false);
854 host->devtype_data->send_addr(host,
855 (page_addr >> 16) & 0xff,
856 true);
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400857 } else
858 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200859 host->devtype_data->send_addr(host,
860 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200861 } else {
862 /* One more address cycle for higher density devices */
863 if (mtd->size >= 0x4000000) {
864 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200865 host->devtype_data->send_addr(host,
866 (page_addr >> 8) & 0xff,
867 false);
868 host->devtype_data->send_addr(host,
869 (page_addr >> 16) & 0xff,
870 true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200871 } else
872 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200873 host->devtype_data->send_addr(host,
874 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200875 }
876 }
Sascha Hauera3e65b62009-06-02 11:47:59 +0200877}
Sascha Hauer34f6e152008-09-02 17:16:59 +0200878
Boris Brezillon3bff08d2016-11-25 11:32:32 +0100879#define MXC_V1_ECCBYTES 5
880
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100881static int mxc_v1_ooblayout_ecc(struct mtd_info *mtd, int section,
882 struct mtd_oob_region *oobregion)
883{
884 struct nand_chip *nand_chip = mtd_to_nand(mtd);
885
886 if (section >= nand_chip->ecc.steps)
887 return -ERANGE;
888
889 oobregion->offset = (section * 16) + 6;
Boris Brezillon3bff08d2016-11-25 11:32:32 +0100890 oobregion->length = MXC_V1_ECCBYTES;
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100891
892 return 0;
893}
894
895static int mxc_v1_ooblayout_free(struct mtd_info *mtd, int section,
896 struct mtd_oob_region *oobregion)
897{
898 struct nand_chip *nand_chip = mtd_to_nand(mtd);
899
900 if (section > nand_chip->ecc.steps)
901 return -ERANGE;
902
903 if (!section) {
904 if (mtd->writesize <= 512) {
905 oobregion->offset = 0;
906 oobregion->length = 5;
907 } else {
908 oobregion->offset = 2;
909 oobregion->length = 4;
910 }
911 } else {
Boris Brezillon3bff08d2016-11-25 11:32:32 +0100912 oobregion->offset = ((section - 1) * 16) + MXC_V1_ECCBYTES + 6;
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100913 if (section < nand_chip->ecc.steps)
914 oobregion->length = (section * 16) + 6 -
915 oobregion->offset;
916 else
917 oobregion->length = mtd->oobsize - oobregion->offset;
918 }
919
920 return 0;
921}
922
923static const struct mtd_ooblayout_ops mxc_v1_ooblayout_ops = {
924 .ecc = mxc_v1_ooblayout_ecc,
925 .free = mxc_v1_ooblayout_free,
926};
927
928static int mxc_v2_ooblayout_ecc(struct mtd_info *mtd, int section,
929 struct mtd_oob_region *oobregion)
930{
931 struct nand_chip *nand_chip = mtd_to_nand(mtd);
932 int stepsize = nand_chip->ecc.bytes == 9 ? 16 : 26;
933
934 if (section >= nand_chip->ecc.steps)
935 return -ERANGE;
936
937 oobregion->offset = (section * stepsize) + 7;
938 oobregion->length = nand_chip->ecc.bytes;
939
940 return 0;
941}
942
943static int mxc_v2_ooblayout_free(struct mtd_info *mtd, int section,
944 struct mtd_oob_region *oobregion)
945{
946 struct nand_chip *nand_chip = mtd_to_nand(mtd);
947 int stepsize = nand_chip->ecc.bytes == 9 ? 16 : 26;
948
Lothar Waßmann38178e72016-09-19 11:09:40 +0200949 if (section >= nand_chip->ecc.steps)
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100950 return -ERANGE;
951
952 if (!section) {
953 if (mtd->writesize <= 512) {
954 oobregion->offset = 0;
955 oobregion->length = 5;
956 } else {
957 oobregion->offset = 2;
958 oobregion->length = 4;
959 }
960 } else {
961 oobregion->offset = section * stepsize;
962 oobregion->length = 7;
963 }
964
965 return 0;
966}
967
968static const struct mtd_ooblayout_ops mxc_v2_ooblayout_ops = {
969 .ecc = mxc_v2_ooblayout_ecc,
970 .free = mxc_v2_ooblayout_free,
971};
972
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200973/*
974 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
975 * on how much oob the nand chip has. For 8bit ecc we need at least
976 * 26 bytes of oob data per 512 byte block.
977 */
978static int get_eccsize(struct mtd_info *mtd)
979{
980 int oobbytes_per_512 = 0;
981
982 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
983
984 if (oobbytes_per_512 < 26)
985 return 4;
986 else
987 return 8;
988}
989
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200990static void preset_v1(struct mtd_info *mtd)
Ivo Claryssed4840182010-04-08 16:14:44 +0200991{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100992 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100993 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200994 uint16_t config1 = 0;
Ivo Claryssed4840182010-04-08 16:14:44 +0200995
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +0100996 if (nand_chip->ecc.mode == NAND_ECC_HW && mtd->writesize)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200997 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
998
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200999 if (!host->devtype_data->irqpending_quirk)
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001000 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001001
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001002 host->eccsize = 1;
1003
1004 writew(config1, NFC_V1_V2_CONFIG1);
1005 /* preset operation */
1006
1007 /* Unlock the internal RAM Buffer */
1008 writew(0x2, NFC_V1_V2_CONFIG);
1009
1010 /* Blocks to be unlocked */
1011 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
1012 writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
1013
1014 /* Unlock Block Command for given address range */
1015 writew(0x4, NFC_V1_V2_WRPROT);
1016}
1017
Boris Brezillon104e4422017-03-16 09:35:58 +01001018static int mxc_nand_v2_setup_data_interface(struct mtd_info *mtd, int csline,
1019 const struct nand_data_interface *conf)
Sascha Hauer82830792016-09-15 10:32:53 +02001020{
1021 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1022 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1023 int tRC_min_ns, tRC_ps, ret;
1024 unsigned long rate, rate_round;
1025 const struct nand_sdr_timings *timings;
1026 u16 config1;
1027
1028 timings = nand_get_sdr_timings(conf);
1029 if (IS_ERR(timings))
1030 return -ENOTSUPP;
1031
1032 config1 = readw(NFC_V1_V2_CONFIG1);
1033
1034 tRC_min_ns = timings->tRC_min / 1000;
1035 rate = 1000000000 / tRC_min_ns;
1036
1037 /*
1038 * For tRC < 30ns we have to use EDO mode. In this case the controller
1039 * does one access per clock cycle. Otherwise the controller does one
1040 * access in two clock cycles, thus we have to double the rate to the
1041 * controller.
1042 */
1043 if (tRC_min_ns < 30) {
1044 rate_round = clk_round_rate(host->clk, rate);
1045 config1 |= NFC_V2_CONFIG1_ONE_CYCLE;
1046 tRC_ps = 1000000000 / (rate_round / 1000);
1047 } else {
1048 rate *= 2;
1049 rate_round = clk_round_rate(host->clk, rate);
1050 config1 &= ~NFC_V2_CONFIG1_ONE_CYCLE;
1051 tRC_ps = 1000000000 / (rate_round / 1000 / 2);
1052 }
1053
1054 /*
1055 * The timing values compared against are from the i.MX25 Automotive
1056 * datasheet, Table 50. NFC Timing Parameters
1057 */
1058 if (timings->tCLS_min > tRC_ps - 1000 ||
1059 timings->tCLH_min > tRC_ps - 2000 ||
1060 timings->tCS_min > tRC_ps - 1000 ||
1061 timings->tCH_min > tRC_ps - 2000 ||
1062 timings->tWP_min > tRC_ps - 1500 ||
1063 timings->tALS_min > tRC_ps ||
1064 timings->tALH_min > tRC_ps - 3000 ||
1065 timings->tDS_min > tRC_ps ||
1066 timings->tDH_min > tRC_ps - 5000 ||
1067 timings->tWC_min > 2 * tRC_ps ||
1068 timings->tWH_min > tRC_ps - 2500 ||
1069 timings->tRR_min > 6 * tRC_ps ||
1070 timings->tRP_min > 3 * tRC_ps / 2 ||
1071 timings->tRC_min > 2 * tRC_ps ||
1072 timings->tREH_min > (tRC_ps / 2) - 2500) {
1073 dev_dbg(host->dev, "Timing out of bounds\n");
1074 return -EINVAL;
1075 }
1076
Boris Brezillon104e4422017-03-16 09:35:58 +01001077 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
Sascha Hauer82830792016-09-15 10:32:53 +02001078 return 0;
1079
1080 ret = clk_set_rate(host->clk, rate);
1081 if (ret)
1082 return ret;
1083
1084 writew(config1, NFC_V1_V2_CONFIG1);
1085
1086 dev_dbg(host->dev, "Setting rate to %ldHz, %s mode\n", rate_round,
1087 config1 & NFC_V2_CONFIG1_ONE_CYCLE ? "One cycle (EDO)" :
1088 "normal");
1089
1090 return 0;
1091}
1092
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001093static void preset_v2(struct mtd_info *mtd)
1094{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001095 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001096 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001097 uint16_t config1 = 0;
1098
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001099 config1 |= NFC_V2_CONFIG1_FP_INT;
Ivo Claryssed4840182010-04-08 16:14:44 +02001100
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001101 if (!host->devtype_data->irqpending_quirk)
Ivo Claryssed4840182010-04-08 16:14:44 +02001102 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001103
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001104 if (mtd->writesize) {
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001105 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
1106
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001107 if (nand_chip->ecc.mode == NAND_ECC_HW)
1108 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
1109
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001110 host->eccsize = get_eccsize(mtd);
1111 if (host->eccsize == 4)
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001112 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
1113
1114 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001115 } else {
1116 host->eccsize = 1;
1117 }
1118
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001119 writew(config1, NFC_V1_V2_CONFIG1);
Ivo Claryssed4840182010-04-08 16:14:44 +02001120 /* preset operation */
1121
1122 /* Unlock the internal RAM Buffer */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001123 writew(0x2, NFC_V1_V2_CONFIG);
Ivo Claryssed4840182010-04-08 16:14:44 +02001124
1125 /* Blocks to be unlocked */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001126 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
1127 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
1128 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
1129 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
1130 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
1131 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
1132 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
1133 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
Ivo Claryssed4840182010-04-08 16:14:44 +02001134
1135 /* Unlock Block Command for given address range */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001136 writew(0x4, NFC_V1_V2_WRPROT);
Ivo Claryssed4840182010-04-08 16:14:44 +02001137}
1138
Sascha Hauer71ec5152010-08-06 15:53:11 +02001139static void preset_v3(struct mtd_info *mtd)
1140{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001141 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001142 struct mxc_nand_host *host = nand_get_controller_data(chip);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001143 uint32_t config2, config3;
1144 int i, addr_phases;
1145
1146 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
1147 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
1148
1149 /* Unlock the internal RAM Buffer */
1150 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
1151 NFC_V3_WRPROT);
1152
1153 /* Blocks to be unlocked */
1154 for (i = 0; i < NAND_MAX_CHIPS; i++)
Fabio Estevam1b15b1f2015-11-17 13:58:50 -02001155 writel(0xffff << 16, NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
Sascha Hauer71ec5152010-08-06 15:53:11 +02001156
1157 writel(0, NFC_V3_IPC);
1158
1159 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
1160 NFC_V3_CONFIG2_2CMD_PHASES |
1161 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
1162 NFC_V3_CONFIG2_ST_CMD(0x70) |
Sascha Hauer63f14742010-10-18 10:16:26 +02001163 NFC_V3_CONFIG2_INT_MSK |
Sascha Hauer71ec5152010-08-06 15:53:11 +02001164 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
1165
Sascha Hauer71ec5152010-08-06 15:53:11 +02001166 addr_phases = fls(chip->pagemask) >> 3;
1167
1168 if (mtd->writesize == 2048) {
1169 config2 |= NFC_V3_CONFIG2_PS_2048;
1170 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1171 } else if (mtd->writesize == 4096) {
1172 config2 |= NFC_V3_CONFIG2_PS_4096;
1173 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1174 } else {
1175 config2 |= NFC_V3_CONFIG2_PS_512;
1176 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
1177 }
1178
1179 if (mtd->writesize) {
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001180 if (chip->ecc.mode == NAND_ECC_HW)
1181 config2 |= NFC_V3_CONFIG2_ECC_EN;
1182
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001183 config2 |= NFC_V3_CONFIG2_PPB(
1184 ffs(mtd->erasesize / mtd->writesize) - 6,
1185 host->devtype_data->ppb_shift);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001186 host->eccsize = get_eccsize(mtd);
1187 if (host->eccsize == 8)
1188 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
1189 }
1190
1191 writel(config2, NFC_V3_CONFIG2);
1192
1193 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
1194 NFC_V3_CONFIG3_NO_SDMA |
1195 NFC_V3_CONFIG3_RBB_MODE |
1196 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
1197 NFC_V3_CONFIG3_ADD_OP(0);
1198
1199 if (!(chip->options & NAND_BUSWIDTH_16))
1200 config3 |= NFC_V3_CONFIG3_FW8;
1201
1202 writel(config3, NFC_V3_CONFIG3);
1203
1204 writel(0, NFC_V3_DELAY_LINE);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001205}
1206
Sascha Hauer34f6e152008-09-02 17:16:59 +02001207/* Used by the upper layer to write command to NAND Flash for
1208 * different operations to be carried out on NAND Flash */
1209static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
1210 int column, int page_addr)
1211{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001212 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001213 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001214
Brian Norris289c0522011-07-19 10:06:09 -07001215 pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
Sascha Hauer34f6e152008-09-02 17:16:59 +02001216 command, column, page_addr);
1217
1218 /* Reset command state information */
1219 host->status_request = false;
1220
1221 /* Command pre-processing step */
Sascha Hauer34f6e152008-09-02 17:16:59 +02001222 switch (command) {
Ivo Claryssed4840182010-04-08 16:14:44 +02001223 case NAND_CMD_RESET:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001224 host->devtype_data->preset(mtd);
1225 host->devtype_data->send_cmd(host, command, false);
Ivo Claryssed4840182010-04-08 16:14:44 +02001226 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001227
Sascha Hauer34f6e152008-09-02 17:16:59 +02001228 case NAND_CMD_STATUS:
Sascha Hauerf8f96082009-06-04 17:12:26 +02001229 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001230 host->status_request = true;
Sascha Hauer89121a62009-06-04 17:18:01 +02001231
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001232 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001233 WARN_ONCE(column != -1 || page_addr != -1,
1234 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1235 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001236 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001237 break;
1238
Sascha Hauer34f6e152008-09-02 17:16:59 +02001239 case NAND_CMD_READ0:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001240 case NAND_CMD_READOOB:
Sascha Hauer89121a62009-06-04 17:18:01 +02001241 if (command == NAND_CMD_READ0)
1242 host->buf_start = column;
1243 else
1244 host->buf_start = column + mtd->writesize;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001245
Sascha Hauer5ea32022010-04-27 15:24:01 +02001246 command = NAND_CMD_READ0; /* only READ0 is valid */
Sascha Hauer89121a62009-06-04 17:18:01 +02001247
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001248 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001249 WARN_ONCE(column < 0,
1250 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1251 command, column, page_addr);
1252 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001253
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001254 if (mtd->writesize > 512)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001255 host->devtype_data->send_cmd(host,
1256 NAND_CMD_READSTART, true);
Sascha Hauerc5d23f12009-06-04 17:25:53 +02001257
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001258 host->devtype_data->send_page(mtd, NFC_OUTPUT);
Sascha Hauer89121a62009-06-04 17:18:01 +02001259
Sascha Hauer096bcc22012-05-29 10:16:09 +02001260 memcpy32_fromio(host->data_buf, host->main_area0,
1261 mtd->writesize);
Sascha Hauer89121a62009-06-04 17:18:01 +02001262 copy_spare(mtd, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001263 break;
1264
Sascha Hauer34f6e152008-09-02 17:16:59 +02001265 case NAND_CMD_SEQIN:
Sascha Hauer5ea32022010-04-27 15:24:01 +02001266 if (column >= mtd->writesize)
1267 /* call ourself to read a page */
1268 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001269
Sascha Hauer5ea32022010-04-27 15:24:01 +02001270 host->buf_start = column;
Sascha Hauer89121a62009-06-04 17:18:01 +02001271
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001272 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001273 WARN_ONCE(column < -1,
1274 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1275 command, column, page_addr);
1276 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001277 break;
1278
1279 case NAND_CMD_PAGEPROG:
Sascha Hauer096bcc22012-05-29 10:16:09 +02001280 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
Sascha Hauerf8f96082009-06-04 17:12:26 +02001281 copy_spare(mtd, false);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001282 host->devtype_data->send_page(mtd, NFC_INPUT);
1283 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001284 WARN_ONCE(column != -1 || page_addr != -1,
1285 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1286 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001287 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001288 break;
1289
Sascha Hauer34f6e152008-09-02 17:16:59 +02001290 case NAND_CMD_READID:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001291 host->devtype_data->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +02001292 mxc_do_addr_cycle(mtd, column, page_addr);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001293 host->devtype_data->send_read_id(host);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001294 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001295 break;
1296
Sascha Hauer89121a62009-06-04 17:18:01 +02001297 case NAND_CMD_ERASE1:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001298 case NAND_CMD_ERASE2:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001299 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001300 WARN_ONCE(column != -1,
1301 "Unexpected column value (cmd=%u, col=%d)\n",
1302 command, column);
Sascha Hauer89121a62009-06-04 17:18:01 +02001303 mxc_do_addr_cycle(mtd, column, page_addr);
1304
Sascha Hauer34f6e152008-09-02 17:16:59 +02001305 break;
Uwe Kleine-König3d6e81c2015-02-10 19:59:59 +01001306 case NAND_CMD_PARAM:
1307 host->devtype_data->send_cmd(host, command, false);
1308 mxc_do_addr_cycle(mtd, column, page_addr);
1309 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1310 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1311 host->buf_start = 0;
1312 break;
Uwe Kleine-König98ebb522015-02-10 20:00:00 +01001313 default:
1314 WARN_ONCE(1, "Unimplemented command (cmd=%u)\n",
1315 command);
1316 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001317 }
1318}
1319
Sascha Hauer4123ea32016-09-15 10:32:52 +02001320static int mxc_nand_onfi_set_features(struct mtd_info *mtd,
1321 struct nand_chip *chip, int addr,
1322 u8 *subfeature_param)
1323{
1324 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1325 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1326 int i;
1327
1328 if (!chip->onfi_version ||
1329 !(le16_to_cpu(chip->onfi_params.opt_cmd)
1330 & ONFI_OPT_CMD_SET_GET_FEATURES))
1331 return -EINVAL;
1332
1333 host->buf_start = 0;
1334
1335 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
1336 chip->write_byte(mtd, subfeature_param[i]);
1337
1338 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
1339 host->devtype_data->send_cmd(host, NAND_CMD_SET_FEATURES, false);
1340 mxc_do_addr_cycle(mtd, addr, -1);
1341 host->devtype_data->send_page(mtd, NFC_INPUT);
1342
1343 return 0;
1344}
1345
1346static int mxc_nand_onfi_get_features(struct mtd_info *mtd,
1347 struct nand_chip *chip, int addr,
1348 u8 *subfeature_param)
1349{
1350 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1351 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1352 int i;
1353
1354 if (!chip->onfi_version ||
1355 !(le16_to_cpu(chip->onfi_params.opt_cmd)
1356 & ONFI_OPT_CMD_SET_GET_FEATURES))
1357 return -EINVAL;
1358
Sascha Hauer4123ea32016-09-15 10:32:52 +02001359 host->devtype_data->send_cmd(host, NAND_CMD_GET_FEATURES, false);
1360 mxc_do_addr_cycle(mtd, addr, -1);
1361 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1362 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1363 host->buf_start = 0;
1364
1365 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
1366 *subfeature_param++ = chip->read_byte(mtd);
1367
1368 return 0;
1369}
1370
Sascha Hauerf1372052009-10-21 14:25:27 +02001371/*
1372 * The generic flash bbt decriptors overlap with our ecc
1373 * hardware, so define some i.MX specific ones.
1374 */
1375static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1376static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1377
1378static struct nand_bbt_descr bbt_main_descr = {
1379 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1380 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1381 .offs = 0,
1382 .len = 4,
1383 .veroffs = 4,
1384 .maxblocks = 4,
1385 .pattern = bbt_pattern,
1386};
1387
1388static struct nand_bbt_descr bbt_mirror_descr = {
1389 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1390 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1391 .offs = 0,
1392 .len = 4,
1393 .veroffs = 4,
1394 .maxblocks = 4,
1395 .pattern = mirror_pattern,
1396};
1397
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001398/* v1 + irqpending_quirk: i.MX21 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001399static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001400 .preset = preset_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001401 .send_cmd = send_cmd_v1_v2,
1402 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001403 .send_page = send_page_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001404 .send_read_id = send_read_id_v1_v2,
1405 .get_dev_status = get_dev_status_v1_v2,
1406 .check_int = check_int_v1_v2,
1407 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001408 .get_ecc_status = get_ecc_status_v1,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001409 .ooblayout = &mxc_v1_ooblayout_ops,
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001410 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001411 .correct_data = mxc_nand_correct_data_v1,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001412 .irqpending_quirk = 1,
1413 .needs_ip = 0,
1414 .regs_offset = 0xe00,
1415 .spare0_offset = 0x800,
1416 .spare_len = 16,
1417 .eccbytes = 3,
1418 .eccsize = 1,
1419};
1420
1421/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
1422static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
1423 .preset = preset_v1,
1424 .send_cmd = send_cmd_v1_v2,
1425 .send_addr = send_addr_v1_v2,
1426 .send_page = send_page_v1,
1427 .send_read_id = send_read_id_v1_v2,
1428 .get_dev_status = get_dev_status_v1_v2,
1429 .check_int = check_int_v1_v2,
1430 .irq_control = irq_control_v1_v2,
1431 .get_ecc_status = get_ecc_status_v1,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001432 .ooblayout = &mxc_v1_ooblayout_ops,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001433 .select_chip = mxc_nand_select_chip_v1_v3,
1434 .correct_data = mxc_nand_correct_data_v1,
1435 .irqpending_quirk = 0,
1436 .needs_ip = 0,
1437 .regs_offset = 0xe00,
1438 .spare0_offset = 0x800,
1439 .axi_offset = 0,
1440 .spare_len = 16,
1441 .eccbytes = 3,
1442 .eccsize = 1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001443};
1444
1445/* v21: i.MX25, i.MX35 */
1446static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001447 .preset = preset_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001448 .send_cmd = send_cmd_v1_v2,
1449 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001450 .send_page = send_page_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001451 .send_read_id = send_read_id_v1_v2,
1452 .get_dev_status = get_dev_status_v1_v2,
1453 .check_int = check_int_v1_v2,
1454 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001455 .get_ecc_status = get_ecc_status_v2,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001456 .ooblayout = &mxc_v2_ooblayout_ops,
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001457 .select_chip = mxc_nand_select_chip_v2,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001458 .correct_data = mxc_nand_correct_data_v2_v3,
Sascha Hauer82830792016-09-15 10:32:53 +02001459 .setup_data_interface = mxc_nand_v2_setup_data_interface,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001460 .irqpending_quirk = 0,
1461 .needs_ip = 0,
1462 .regs_offset = 0x1e00,
1463 .spare0_offset = 0x1000,
1464 .axi_offset = 0,
1465 .spare_len = 64,
1466 .eccbytes = 9,
1467 .eccsize = 0,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001468};
1469
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001470/* v3.2a: i.MX51 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001471static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
1472 .preset = preset_v3,
1473 .send_cmd = send_cmd_v3,
1474 .send_addr = send_addr_v3,
1475 .send_page = send_page_v3,
1476 .send_read_id = send_read_id_v3,
1477 .get_dev_status = get_dev_status_v3,
1478 .check_int = check_int_v3,
1479 .irq_control = irq_control_v3,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001480 .get_ecc_status = get_ecc_status_v3,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001481 .ooblayout = &mxc_v2_ooblayout_ops,
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001482 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001483 .correct_data = mxc_nand_correct_data_v2_v3,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001484 .irqpending_quirk = 0,
1485 .needs_ip = 1,
1486 .regs_offset = 0,
1487 .spare0_offset = 0x1000,
1488 .axi_offset = 0x1e00,
1489 .spare_len = 64,
1490 .eccbytes = 0,
1491 .eccsize = 0,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001492 .ppb_shift = 7,
1493};
1494
1495/* v3.2b: i.MX53 */
1496static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
1497 .preset = preset_v3,
1498 .send_cmd = send_cmd_v3,
1499 .send_addr = send_addr_v3,
1500 .send_page = send_page_v3,
1501 .send_read_id = send_read_id_v3,
1502 .get_dev_status = get_dev_status_v3,
1503 .check_int = check_int_v3,
1504 .irq_control = irq_control_v3,
1505 .get_ecc_status = get_ecc_status_v3,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001506 .ooblayout = &mxc_v2_ooblayout_ops,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001507 .select_chip = mxc_nand_select_chip_v1_v3,
1508 .correct_data = mxc_nand_correct_data_v2_v3,
1509 .irqpending_quirk = 0,
1510 .needs_ip = 1,
1511 .regs_offset = 0,
1512 .spare0_offset = 0x1000,
1513 .axi_offset = 0x1e00,
1514 .spare_len = 64,
1515 .eccbytes = 0,
1516 .eccsize = 0,
1517 .ppb_shift = 8,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001518};
1519
Shawn Guo4d624352012-09-15 13:34:09 +08001520static inline int is_imx21_nfc(struct mxc_nand_host *host)
1521{
1522 return host->devtype_data == &imx21_nand_devtype_data;
1523}
1524
1525static inline int is_imx27_nfc(struct mxc_nand_host *host)
1526{
1527 return host->devtype_data == &imx27_nand_devtype_data;
1528}
1529
1530static inline int is_imx25_nfc(struct mxc_nand_host *host)
1531{
1532 return host->devtype_data == &imx25_nand_devtype_data;
1533}
1534
1535static inline int is_imx51_nfc(struct mxc_nand_host *host)
1536{
1537 return host->devtype_data == &imx51_nand_devtype_data;
1538}
1539
1540static inline int is_imx53_nfc(struct mxc_nand_host *host)
1541{
1542 return host->devtype_data == &imx53_nand_devtype_data;
1543}
1544
Krzysztof Kozlowski8d1e5682015-05-02 00:50:01 +09001545static const struct platform_device_id mxcnd_devtype[] = {
Shawn Guo4d624352012-09-15 13:34:09 +08001546 {
1547 .name = "imx21-nand",
1548 .driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
1549 }, {
1550 .name = "imx27-nand",
1551 .driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
1552 }, {
1553 .name = "imx25-nand",
1554 .driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
1555 }, {
1556 .name = "imx51-nand",
1557 .driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
1558 }, {
1559 .name = "imx53-nand",
1560 .driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
1561 }, {
1562 /* sentinel */
1563 }
1564};
1565MODULE_DEVICE_TABLE(platform, mxcnd_devtype);
1566
Boris Brezillonba52b4d2016-09-17 19:44:43 +02001567#ifdef CONFIG_OF
Uwe Kleine-König64363562012-04-23 11:23:41 +02001568static const struct of_device_id mxcnd_dt_ids[] = {
1569 {
1570 .compatible = "fsl,imx21-nand",
1571 .data = &imx21_nand_devtype_data,
1572 }, {
1573 .compatible = "fsl,imx27-nand",
1574 .data = &imx27_nand_devtype_data,
1575 }, {
1576 .compatible = "fsl,imx25-nand",
1577 .data = &imx25_nand_devtype_data,
1578 }, {
1579 .compatible = "fsl,imx51-nand",
1580 .data = &imx51_nand_devtype_data,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001581 }, {
1582 .compatible = "fsl,imx53-nand",
1583 .data = &imx53_nand_devtype_data,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001584 },
1585 { /* sentinel */ }
1586};
Luis de Bethencourtb33c35b2015-09-18 00:13:28 +02001587MODULE_DEVICE_TABLE(of, mxcnd_dt_ids);
Uwe Kleine-König64363562012-04-23 11:23:41 +02001588
1589static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1590{
1591 struct device_node *np = host->dev->of_node;
Uwe Kleine-König64363562012-04-23 11:23:41 +02001592 const struct of_device_id *of_id =
1593 of_match_device(mxcnd_dt_ids, host->dev);
Uwe Kleine-König64363562012-04-23 11:23:41 +02001594
1595 if (!np)
1596 return 1;
1597
Uwe Kleine-König64363562012-04-23 11:23:41 +02001598 host->devtype_data = of_id->data;
1599
1600 return 0;
1601}
1602#else
1603static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1604{
1605 return 1;
1606}
1607#endif
1608
Bill Pemberton06f25512012-11-19 13:23:07 -05001609static int mxcnd_probe(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001610{
1611 struct nand_chip *this;
1612 struct mtd_info *mtd;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001613 struct mxc_nand_host *host;
1614 struct resource *res;
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001615 int err = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001616
1617 /* Allocate memory for MTD device structure and private data */
Huang Shijiea5900552013-12-21 00:02:27 +08001618 host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host),
1619 GFP_KERNEL);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001620 if (!host)
1621 return -ENOMEM;
1622
Huang Shijiea5900552013-12-21 00:02:27 +08001623 /* allocate a temporary buffer for the nand_scan_ident() */
1624 host->data_buf = devm_kzalloc(&pdev->dev, PAGE_SIZE, GFP_KERNEL);
1625 if (!host->data_buf)
1626 return -ENOMEM;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001627
Sascha Hauer34f6e152008-09-02 17:16:59 +02001628 host->dev = &pdev->dev;
1629 /* structures must be linked */
1630 this = &host->nand;
Boris BREZILLONa008deb2015-12-10 09:00:12 +01001631 mtd = nand_to_mtd(this);
David Brownell87f39f02009-03-26 00:42:50 -07001632 mtd->dev.parent = &pdev->dev;
Sascha Hauer1fbff0a2009-10-21 16:06:27 +02001633 mtd->name = DRIVER_NAME;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001634
1635 /* 50 us command delay time */
1636 this->chip_delay = 5;
1637
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001638 nand_set_controller_data(this, host);
Brian Norrisa61ae812015-10-30 20:33:25 -07001639 nand_set_flash_node(this, pdev->dev.of_node),
Sascha Hauer34f6e152008-09-02 17:16:59 +02001640 this->dev_ready = mxc_nand_dev_ready;
1641 this->cmdfunc = mxc_nand_command;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001642 this->read_byte = mxc_nand_read_byte;
1643 this->read_word = mxc_nand_read_word;
1644 this->write_buf = mxc_nand_write_buf;
1645 this->read_buf = mxc_nand_read_buf;
Sascha Hauer4123ea32016-09-15 10:32:52 +02001646 this->onfi_set_features = mxc_nand_onfi_set_features;
1647 this->onfi_get_features = mxc_nand_onfi_get_features;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001648
Fabio Estevam24b82d32012-09-05 11:52:27 -03001649 host->clk = devm_clk_get(&pdev->dev, NULL);
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001650 if (IS_ERR(host->clk))
1651 return PTR_ERR(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001652
Sascha Hauer71885b62012-06-06 12:33:14 +02001653 err = mxcnd_probe_dt(host);
Shawn Guo4d624352012-09-15 13:34:09 +08001654 if (err > 0) {
Jingoo Han453810b2013-07-30 17:18:33 +09001655 struct mxc_nand_platform_data *pdata =
1656 dev_get_platdata(&pdev->dev);
Shawn Guo4d624352012-09-15 13:34:09 +08001657 if (pdata) {
1658 host->pdata = *pdata;
1659 host->devtype_data = (struct mxc_nand_devtype_data *)
1660 pdev->id_entry->driver_data;
1661 } else {
1662 err = -ENODEV;
1663 }
1664 }
Sascha Hauer71885b62012-06-06 12:33:14 +02001665 if (err < 0)
1666 return err;
1667
Sascha Hauer82830792016-09-15 10:32:53 +02001668 this->setup_data_interface = host->devtype_data->setup_data_interface;
1669
Sascha Hauer71885b62012-06-06 12:33:14 +02001670 if (host->devtype_data->needs_ip) {
1671 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0de7742013-01-21 11:09:12 +01001672 host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
1673 if (IS_ERR(host->regs_ip))
1674 return PTR_ERR(host->regs_ip);
Sascha Hauer71885b62012-06-06 12:33:14 +02001675
1676 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1677 } else {
1678 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1679 }
1680
Thierry Redingb0de7742013-01-21 11:09:12 +01001681 host->base = devm_ioremap_resource(&pdev->dev, res);
1682 if (IS_ERR(host->base))
1683 return PTR_ERR(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001684
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001685 host->main_area0 = host->base;
Sascha Hauer94671142009-10-05 12:14:21 +02001686
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001687 if (host->devtype_data->regs_offset)
1688 host->regs = host->base + host->devtype_data->regs_offset;
1689 host->spare0 = host->base + host->devtype_data->spare0_offset;
1690 if (host->devtype_data->axi_offset)
1691 host->regs_axi = host->base + host->devtype_data->axi_offset;
1692
1693 this->ecc.bytes = host->devtype_data->eccbytes;
1694 host->eccsize = host->devtype_data->eccsize;
1695
1696 this->select_chip = host->devtype_data->select_chip;
1697 this->ecc.size = 512;
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001698 mtd_set_ooblayout(mtd, host->devtype_data->ooblayout);
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001699
Uwe Kleine-König64363562012-04-23 11:23:41 +02001700 if (host->pdata.hw_ecc) {
Sascha Hauer13e1add2009-10-21 10:39:05 +02001701 this->ecc.mode = NAND_ECC_HW;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001702 } else {
1703 this->ecc.mode = NAND_ECC_SOFT;
Rafał Miłeckic1c70402016-04-08 12:23:46 +02001704 this->ecc.algo = NAND_ECC_HAMMING;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001705 }
1706
Uwe Kleine-König64363562012-04-23 11:23:41 +02001707 /* NAND bus width determines access functions used by upper layer */
1708 if (host->pdata.width == 2)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001709 this->options |= NAND_BUSWIDTH_16;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001710
Boris Brezillon609468f2016-04-01 14:54:29 +02001711 /* update flash based bbt */
1712 if (host->pdata.flash_bbt)
Brian Norrisbb9ebd4e2011-05-31 16:31:23 -07001713 this->bbt_options |= NAND_BBT_USE_FLASH;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001714
Sascha Hauer63f14742010-10-18 10:16:26 +02001715 init_completion(&host->op_completion);
Ivo Claryssed4840182010-04-08 16:14:44 +02001716
1717 host->irq = platform_get_irq(pdev, 0);
Fabio Estevam26fbf482014-02-14 01:09:34 -02001718 if (host->irq < 0)
1719 return host->irq;
Ivo Claryssed4840182010-04-08 16:14:44 +02001720
Sascha Hauer63f14742010-10-18 10:16:26 +02001721 /*
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001722 * Use host->devtype_data->irq_control() here instead of irq_control()
1723 * because we must not disable_irq_nosync without having requested the
1724 * irq.
Sascha Hauer63f14742010-10-18 10:16:26 +02001725 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001726 host->devtype_data->irq_control(host, 0);
Sascha Hauer63f14742010-10-18 10:16:26 +02001727
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001728 err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
Michael Opdenackerb1eb2342013-10-13 08:21:32 +02001729 0, DRIVER_NAME, host);
Ivo Claryssed4840182010-04-08 16:14:44 +02001730 if (err)
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001731 return err;
1732
Fabio Estevamdcedf622013-12-02 00:50:02 -02001733 err = clk_prepare_enable(host->clk);
1734 if (err)
1735 return err;
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001736 host->clk_act = 1;
Ivo Claryssed4840182010-04-08 16:14:44 +02001737
Sascha Hauer63f14742010-10-18 10:16:26 +02001738 /*
Uwe Kleine-König85569582012-04-23 11:23:34 +02001739 * Now that we "own" the interrupt make sure the interrupt mask bit is
1740 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
1741 * on this machine.
Sascha Hauer63f14742010-10-18 10:16:26 +02001742 */
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001743 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +02001744 disable_irq_nosync(host->irq);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001745 host->devtype_data->irq_control(host, 1);
Uwe Kleine-König85569582012-04-23 11:23:34 +02001746 }
Sascha Hauer63f14742010-10-18 10:16:26 +02001747
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001748 /* first scan to find the device and get the page size */
Masahiro Yamadabc83c782016-11-04 19:43:03 +09001749 err = nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL);
1750 if (err)
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001751 goto escan;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001752
Boris Brezillon609468f2016-04-01 14:54:29 +02001753 switch (this->ecc.mode) {
1754 case NAND_ECC_HW:
1755 this->ecc.calculate = mxc_nand_calculate_ecc;
1756 this->ecc.hwctl = mxc_nand_enable_hwecc;
1757 this->ecc.correct = host->devtype_data->correct_data;
1758 break;
1759
1760 case NAND_ECC_SOFT:
Boris Brezillon609468f2016-04-01 14:54:29 +02001761 break;
1762
1763 default:
1764 err = -EINVAL;
1765 goto escan;
1766 }
1767
1768 if (this->bbt_options & NAND_BBT_USE_FLASH) {
1769 this->bbt_td = &bbt_main_descr;
1770 this->bbt_md = &bbt_mirror_descr;
1771 }
1772
Huang Shijiea5900552013-12-21 00:02:27 +08001773 /* allocate the right size buffer now */
1774 devm_kfree(&pdev->dev, (void *)host->data_buf);
1775 host->data_buf = devm_kzalloc(&pdev->dev, mtd->writesize + mtd->oobsize,
1776 GFP_KERNEL);
1777 if (!host->data_buf) {
1778 err = -ENOMEM;
1779 goto escan;
1780 }
1781
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001782 /* Call preset again, with correct writesize this time */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001783 host->devtype_data->preset(mtd);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001784
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001785 if (!this->ecc.bytes) {
1786 if (host->eccsize == 8)
1787 this->ecc.bytes = 18;
1788 else if (host->eccsize == 4)
1789 this->ecc.bytes = 9;
Baruch Siach8eeb4c52015-05-13 11:17:39 +03001790 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001791
Baruch Siach7e7e4732015-05-13 11:17:37 +03001792 /*
1793 * Experimentation shows that i.MX NFC can only handle up to 218 oob
1794 * bytes. Limit used_oobsize to 218 so as to not confuse copy_spare()
1795 * into copying invalid data to/from the spare IO buffer, as this
1796 * might cause ECC data corruption when doing sub-page write to a
1797 * partially written page.
1798 */
1799 host->used_oobsize = min(mtd->oobsize, 218U);
1800
Mike Dunn6a918ba2012-03-11 14:21:11 -07001801 if (this->ecc.mode == NAND_ECC_HW) {
Shawn Guo4d624352012-09-15 13:34:09 +08001802 if (is_imx21_nfc(host) || is_imx27_nfc(host))
Mike Dunn6a918ba2012-03-11 14:21:11 -07001803 this->ecc.strength = 1;
1804 else
1805 this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
1806 }
1807
Sascha Hauer4a43faf2012-05-25 16:22:42 +02001808 /* second phase scan */
Masahiro Yamadabc83c782016-11-04 19:43:03 +09001809 err = nand_scan_tail(mtd);
1810 if (err)
Sascha Hauer4a43faf2012-05-25 16:22:42 +02001811 goto escan;
Sascha Hauer4a43faf2012-05-25 16:22:42 +02001812
Sascha Hauer34f6e152008-09-02 17:16:59 +02001813 /* Register the partitions */
Uwe Kleine-König64363562012-04-23 11:23:41 +02001814 mtd_device_parse_register(mtd, part_probes,
Brian Norrisa61ae812015-10-30 20:33:25 -07001815 NULL,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001816 host->pdata.parts,
1817 host->pdata.nr_parts);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001818
1819 platform_set_drvdata(pdev, host);
1820
1821 return 0;
1822
1823escan:
Lothar Waßmannc10d8ee2012-12-06 08:42:27 +01001824 if (host->clk_act)
1825 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001826
1827 return err;
1828}
1829
Bill Pemberton810b7e02012-11-19 13:26:04 -05001830static int mxcnd_remove(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001831{
1832 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1833
Boris BREZILLONa008deb2015-12-10 09:00:12 +01001834 nand_release(nand_to_mtd(&host->nand));
Wei Yongjun8bfd4f72013-12-17 11:35:35 +08001835 if (host->clk_act)
1836 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001837
1838 return 0;
1839}
1840
Sascha Hauer34f6e152008-09-02 17:16:59 +02001841static struct platform_driver mxcnd_driver = {
1842 .driver = {
1843 .name = DRIVER_NAME,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001844 .of_match_table = of_match_ptr(mxcnd_dt_ids),
Eric Bénard04dd0d32010-06-17 20:59:04 +02001845 },
Shawn Guo4d624352012-09-15 13:34:09 +08001846 .id_table = mxcnd_devtype,
Fabio Estevamddf16d62012-09-05 11:35:25 -03001847 .probe = mxcnd_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001848 .remove = mxcnd_remove,
Sascha Hauer34f6e152008-09-02 17:16:59 +02001849};
Fabio Estevamddf16d62012-09-05 11:35:25 -03001850module_platform_driver(mxcnd_driver);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001851
1852MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1853MODULE_DESCRIPTION("MXC NAND MTD driver");
1854MODULE_LICENSE("GPL");