blob: ce398b7a2b1c542258e33f40ab12572bbcfc19e4 [file] [log] [blame]
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001/*
2 * Cryptographic API.
3 *
4 * Support for OMAP SHA1/MD5 HW acceleration.
5 *
6 * Copyright (c) 2010 Nokia Corporation
7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
Mark A. Greer0d373d62012-12-21 10:04:08 -07008 * Copyright (c) 2011 Texas Instruments Incorporated
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 *
14 * Some ideas are from old omap-sha1-md5.c driver.
15 */
16
17#define pr_fmt(fmt) "%s: " fmt, __func__
18
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080019#include <linux/err.h>
20#include <linux/device.h>
21#include <linux/module.h>
22#include <linux/init.h>
23#include <linux/errno.h>
24#include <linux/interrupt.h>
25#include <linux/kernel.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080026#include <linux/irq.h>
27#include <linux/io.h>
28#include <linux/platform_device.h>
29#include <linux/scatterlist.h>
30#include <linux/dma-mapping.h>
Mark A. Greerdfd061d2012-12-21 10:04:04 -070031#include <linux/dmaengine.h>
Mark A. Greerb359f032012-12-21 10:04:02 -070032#include <linux/pm_runtime.h>
Mark A. Greer03feec92012-12-21 10:04:06 -070033#include <linux/of.h>
34#include <linux/of_device.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080037#include <linux/delay.h>
38#include <linux/crypto.h>
39#include <linux/cryptohash.h>
40#include <crypto/scatterwalk.h>
41#include <crypto/algapi.h>
42#include <crypto/sha.h>
43#include <crypto/hash.h>
Corentin LABBEebd401e2017-05-19 08:53:28 +020044#include <crypto/hmac.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080045#include <crypto/internal/hash.h>
46
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080047#define MD5_DIGEST_SIZE 16
48
Mark A. Greer0d373d62012-12-21 10:04:08 -070049#define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
50#define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
51#define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
52
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053053#define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080054
55#define SHA_REG_CTRL 0x18
56#define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
57#define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
58#define SHA_REG_CTRL_ALGO_CONST (1 << 3)
59#define SHA_REG_CTRL_ALGO (1 << 2)
60#define SHA_REG_CTRL_INPUT_READY (1 << 1)
61#define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
62
Mark A. Greer0d373d62012-12-21 10:04:08 -070063#define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080064
Mark A. Greer0d373d62012-12-21 10:04:08 -070065#define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080066#define SHA_REG_MASK_DMA_EN (1 << 3)
67#define SHA_REG_MASK_IT_EN (1 << 2)
68#define SHA_REG_MASK_SOFTRESET (1 << 1)
69#define SHA_REG_AUTOIDLE (1 << 0)
70
Mark A. Greer0d373d62012-12-21 10:04:08 -070071#define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080072#define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
73
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053074#define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070075#define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
76#define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
77#define SHA_REG_MODE_CLOSE_HASH (1 << 4)
78#define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
Mark A. Greer0d373d62012-12-21 10:04:08 -070079
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053080#define SHA_REG_MODE_ALGO_MASK (7 << 0)
81#define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
82#define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
83#define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
84#define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
85#define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
86#define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
87
88#define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070089
90#define SHA_REG_IRQSTATUS 0x118
91#define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
92#define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
93#define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
94#define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
95
96#define SHA_REG_IRQENA 0x11C
97#define SHA_REG_IRQENA_CTX_RDY (1 << 3)
98#define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
99#define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
100#define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
101
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800102#define DEFAULT_TIMEOUT_INTERVAL HZ
103
Tero Kristoe93f7672016-06-22 16:23:34 +0300104#define DEFAULT_AUTOSUSPEND_DELAY 1000
105
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300106/* mostly device flags */
107#define FLAGS_BUSY 0
108#define FLAGS_FINAL 1
109#define FLAGS_DMA_ACTIVE 2
110#define FLAGS_OUTPUT_READY 3
111#define FLAGS_INIT 4
112#define FLAGS_CPU 5
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300113#define FLAGS_DMA_READY 6
Mark A. Greer0d373d62012-12-21 10:04:08 -0700114#define FLAGS_AUTO_XOR 7
115#define FLAGS_BE32_SHA1 8
Tero Kristof19de1b2016-09-19 18:22:15 +0300116#define FLAGS_SGS_COPIED 9
117#define FLAGS_SGS_ALLOCED 10
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300118/* context flags */
119#define FLAGS_FINUP 16
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800120
Mark A. Greer0d373d62012-12-21 10:04:08 -0700121#define FLAGS_MODE_SHIFT 18
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530122#define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
123#define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
124#define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
125#define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
126#define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
127#define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
128#define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
129
130#define FLAGS_HMAC 21
131#define FLAGS_ERROR 22
Mark A. Greer0d373d62012-12-21 10:04:08 -0700132
133#define OP_UPDATE 1
134#define OP_FINAL 2
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800135
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200136#define OMAP_ALIGN_MASK (sizeof(u32)-1)
137#define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
138
Tero Kristo182e2832016-09-19 18:22:19 +0300139#define BUFLEN SHA512_BLOCK_SIZE
Tero Kristo2c5bd1e2016-09-19 18:22:16 +0300140#define OMAP_SHA_DMA_THRESHOLD 256
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200141
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800142struct omap_sham_dev;
143
144struct omap_sham_reqctx {
145 struct omap_sham_dev *dd;
146 unsigned long flags;
147 unsigned long op;
148
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530149 u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800150 size_t digcnt;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800151 size_t bufcnt;
152 size_t buflen;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800153
154 /* walk state */
155 struct scatterlist *sg;
Tero Kristof19de1b2016-09-19 18:22:15 +0300156 struct scatterlist sgl[2];
Tero Kristo8043bb12016-09-19 18:22:17 +0300157 int offset; /* offset in current sg */
Tero Kristof19de1b2016-09-19 18:22:15 +0300158 int sg_len;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800159 unsigned int total; /* total request */
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200160
161 u8 buffer[0] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800162};
163
164struct omap_sham_hmac_ctx {
165 struct crypto_shash *shash;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530166 u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
167 u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800168};
169
170struct omap_sham_ctx {
171 struct omap_sham_dev *dd;
172
173 unsigned long flags;
174
175 /* fallback stuff */
176 struct crypto_shash *fallback;
177
178 struct omap_sham_hmac_ctx base[0];
179};
180
Tero Kristo65e7a542016-06-22 16:23:35 +0300181#define OMAP_SHAM_QUEUE_LENGTH 10
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800182
Mark A. Greerd20fb182012-12-21 10:04:09 -0700183struct omap_sham_algs_info {
184 struct ahash_alg *algs_list;
185 unsigned int size;
186 unsigned int registered;
187};
188
Mark A. Greer0d373d62012-12-21 10:04:08 -0700189struct omap_sham_pdata {
Mark A. Greerd20fb182012-12-21 10:04:09 -0700190 struct omap_sham_algs_info *algs_info;
191 unsigned int algs_info_size;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700192 unsigned long flags;
193 int digest_size;
194
195 void (*copy_hash)(struct ahash_request *req, int out);
196 void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
197 int final, int dma);
198 void (*trigger)(struct omap_sham_dev *dd, size_t length);
199 int (*poll_irq)(struct omap_sham_dev *dd);
200 irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
201
202 u32 odigest_ofs;
203 u32 idigest_ofs;
204 u32 din_ofs;
205 u32 digcnt_ofs;
206 u32 rev_ofs;
207 u32 mask_ofs;
208 u32 sysstatus_ofs;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530209 u32 mode_ofs;
210 u32 length_ofs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700211
212 u32 major_mask;
213 u32 major_shift;
214 u32 minor_mask;
215 u32 minor_shift;
216};
217
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800218struct omap_sham_dev {
219 struct list_head list;
220 unsigned long phys_base;
221 struct device *dev;
222 void __iomem *io_base;
223 int irq;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800224 spinlock_t lock;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200225 int err;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700226 struct dma_chan *dma_lch;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800227 struct tasklet_struct done_task;
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530228 u8 polling_mode;
Tero Kristoc28e8f22017-05-24 10:35:34 +0300229 u8 xmit_buf[BUFLEN] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800230
231 unsigned long flags;
232 struct crypto_queue queue;
233 struct ahash_request *req;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700234
235 const struct omap_sham_pdata *pdata;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800236};
237
238struct omap_sham_drv {
239 struct list_head dev_list;
240 spinlock_t lock;
241 unsigned long flags;
242};
243
244static struct omap_sham_drv sham = {
245 .dev_list = LIST_HEAD_INIT(sham.dev_list),
246 .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
247};
248
249static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
250{
251 return __raw_readl(dd->io_base + offset);
252}
253
254static inline void omap_sham_write(struct omap_sham_dev *dd,
255 u32 offset, u32 value)
256{
257 __raw_writel(value, dd->io_base + offset);
258}
259
260static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
261 u32 value, u32 mask)
262{
263 u32 val;
264
265 val = omap_sham_read(dd, address);
266 val &= ~mask;
267 val |= value;
268 omap_sham_write(dd, address, val);
269}
270
271static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
272{
273 unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
274
275 while (!(omap_sham_read(dd, offset) & bit)) {
276 if (time_is_before_jiffies(timeout))
277 return -ETIMEDOUT;
278 }
279
280 return 0;
281}
282
Mark A. Greer0d373d62012-12-21 10:04:08 -0700283static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800284{
285 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700286 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin0c3cf4c2010-11-19 16:04:22 +0200287 u32 *hash = (u32 *)ctx->digest;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800288 int i;
289
Mark A. Greer0d373d62012-12-21 10:04:08 -0700290 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200291 if (out)
Mark A. Greer0d373d62012-12-21 10:04:08 -0700292 hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200293 else
Mark A. Greer0d373d62012-12-21 10:04:08 -0700294 omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200295 }
296}
297
Mark A. Greer0d373d62012-12-21 10:04:08 -0700298static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
299{
300 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
301 struct omap_sham_dev *dd = ctx->dd;
302 int i;
303
304 if (ctx->flags & BIT(FLAGS_HMAC)) {
305 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
306 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
307 struct omap_sham_hmac_ctx *bctx = tctx->base;
308 u32 *opad = (u32 *)bctx->opad;
309
310 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
311 if (out)
312 opad[i] = omap_sham_read(dd,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530313 SHA_REG_ODIGEST(dd, i));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700314 else
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530315 omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
Mark A. Greer0d373d62012-12-21 10:04:08 -0700316 opad[i]);
317 }
318 }
319
320 omap_sham_copy_hash_omap2(req, out);
321}
322
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200323static void omap_sham_copy_ready_hash(struct ahash_request *req)
324{
325 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
326 u32 *in = (u32 *)ctx->digest;
327 u32 *hash = (u32 *)req->result;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700328 int i, d, big_endian = 0;
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200329
330 if (!hash)
331 return;
332
Mark A. Greer0d373d62012-12-21 10:04:08 -0700333 switch (ctx->flags & FLAGS_MODE_MASK) {
334 case FLAGS_MODE_MD5:
335 d = MD5_DIGEST_SIZE / sizeof(u32);
336 break;
337 case FLAGS_MODE_SHA1:
338 /* OMAP2 SHA1 is big endian */
339 if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
340 big_endian = 1;
341 d = SHA1_DIGEST_SIZE / sizeof(u32);
342 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700343 case FLAGS_MODE_SHA224:
344 d = SHA224_DIGEST_SIZE / sizeof(u32);
345 break;
346 case FLAGS_MODE_SHA256:
347 d = SHA256_DIGEST_SIZE / sizeof(u32);
348 break;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530349 case FLAGS_MODE_SHA384:
350 d = SHA384_DIGEST_SIZE / sizeof(u32);
351 break;
352 case FLAGS_MODE_SHA512:
353 d = SHA512_DIGEST_SIZE / sizeof(u32);
354 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700355 default:
356 d = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800357 }
Mark A. Greer0d373d62012-12-21 10:04:08 -0700358
359 if (big_endian)
360 for (i = 0; i < d; i++)
361 hash[i] = be32_to_cpu(in[i]);
362 else
363 for (i = 0; i < d; i++)
364 hash[i] = le32_to_cpu(in[i]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800365}
366
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200367static int omap_sham_hw_init(struct omap_sham_dev *dd)
368{
Pali Rohár604c3102015-03-08 11:01:01 +0100369 int err;
370
371 err = pm_runtime_get_sync(dd->dev);
372 if (err < 0) {
373 dev_err(dd->dev, "failed to get sync: %d\n", err);
374 return err;
375 }
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200376
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300377 if (!test_bit(FLAGS_INIT, &dd->flags)) {
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300378 set_bit(FLAGS_INIT, &dd->flags);
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200379 dd->err = 0;
380 }
381
382 return 0;
383}
384
Mark A. Greer0d373d62012-12-21 10:04:08 -0700385static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800386 int final, int dma)
387{
388 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
389 u32 val = length << 5, mask;
390
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200391 if (likely(ctx->digcnt))
Mark A. Greer0d373d62012-12-21 10:04:08 -0700392 omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800393
Mark A. Greer0d373d62012-12-21 10:04:08 -0700394 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800395 SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
396 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
397 /*
398 * Setting ALGO_CONST only for the first iteration
399 * and CLOSE_HASH only for the last one.
400 */
Mark A. Greer0d373d62012-12-21 10:04:08 -0700401 if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800402 val |= SHA_REG_CTRL_ALGO;
403 if (!ctx->digcnt)
404 val |= SHA_REG_CTRL_ALGO_CONST;
405 if (final)
406 val |= SHA_REG_CTRL_CLOSE_HASH;
407
408 mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
409 SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
410
411 omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800412}
413
Mark A. Greer0d373d62012-12-21 10:04:08 -0700414static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
415{
416}
417
418static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
419{
420 return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
421}
422
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530423static int get_block_size(struct omap_sham_reqctx *ctx)
424{
425 int d;
426
427 switch (ctx->flags & FLAGS_MODE_MASK) {
428 case FLAGS_MODE_MD5:
429 case FLAGS_MODE_SHA1:
430 d = SHA1_BLOCK_SIZE;
431 break;
432 case FLAGS_MODE_SHA224:
433 case FLAGS_MODE_SHA256:
434 d = SHA256_BLOCK_SIZE;
435 break;
436 case FLAGS_MODE_SHA384:
437 case FLAGS_MODE_SHA512:
438 d = SHA512_BLOCK_SIZE;
439 break;
440 default:
441 d = 0;
442 }
443
444 return d;
445}
446
Mark A. Greer0d373d62012-12-21 10:04:08 -0700447static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
448 u32 *value, int count)
449{
450 for (; count--; value++, offset += 4)
451 omap_sham_write(dd, offset, *value);
452}
453
454static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
455 int final, int dma)
456{
457 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
458 u32 val, mask;
459
460 /*
461 * Setting ALGO_CONST only for the first iteration and
462 * CLOSE_HASH only for the last one. Note that flags mode bits
463 * correspond to algorithm encoding in mode register.
464 */
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530465 val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700466 if (!ctx->digcnt) {
467 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
468 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
469 struct omap_sham_hmac_ctx *bctx = tctx->base;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530470 int bs, nr_dr;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700471
472 val |= SHA_REG_MODE_ALGO_CONSTANT;
473
474 if (ctx->flags & BIT(FLAGS_HMAC)) {
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530475 bs = get_block_size(ctx);
476 nr_dr = bs / (2 * sizeof(u32));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700477 val |= SHA_REG_MODE_HMAC_KEY_PROC;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530478 omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
479 (u32 *)bctx->ipad, nr_dr);
480 omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
481 (u32 *)bctx->ipad + nr_dr, nr_dr);
482 ctx->digcnt += bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700483 }
484 }
485
486 if (final) {
487 val |= SHA_REG_MODE_CLOSE_HASH;
488
489 if (ctx->flags & BIT(FLAGS_HMAC))
490 val |= SHA_REG_MODE_HMAC_OUTER_HASH;
491 }
492
493 mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
494 SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
495 SHA_REG_MODE_HMAC_KEY_PROC;
496
497 dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530498 omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700499 omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
500 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
501 SHA_REG_MASK_IT_EN |
502 (dma ? SHA_REG_MASK_DMA_EN : 0),
503 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
504}
505
506static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
507{
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530508 omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700509}
510
511static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
512{
513 return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
514 SHA_REG_IRQSTATUS_INPUT_RDY);
515}
516
Tero Kristo8043bb12016-09-19 18:22:17 +0300517static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
518 int final)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800519{
520 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530521 int count, len32, bs32, offset = 0;
Tero Kristo8043bb12016-09-19 18:22:17 +0300522 const u32 *buffer;
523 int mlen;
524 struct sg_mapping_iter mi;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800525
526 dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
527 ctx->digcnt, length, final);
528
Mark A. Greer0d373d62012-12-21 10:04:08 -0700529 dd->pdata->write_ctrl(dd, length, final, 0);
530 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800531
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200532 /* should be non-zero before next lines to disable clocks later */
533 ctx->digcnt += length;
Tero Kristo8043bb12016-09-19 18:22:17 +0300534 ctx->total -= length;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200535
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800536 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300537 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800538
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300539 set_bit(FLAGS_CPU, &dd->flags);
540
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800541 len32 = DIV_ROUND_UP(length, sizeof(u32));
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530542 bs32 = get_block_size(ctx) / sizeof(u32);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800543
Tero Kristo8043bb12016-09-19 18:22:17 +0300544 sg_miter_start(&mi, ctx->sg, ctx->sg_len,
545 SG_MITER_FROM_SG | SG_MITER_ATOMIC);
546
547 mlen = 0;
548
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530549 while (len32) {
550 if (dd->pdata->poll_irq(dd))
551 return -ETIMEDOUT;
552
Tero Kristo8043bb12016-09-19 18:22:17 +0300553 for (count = 0; count < min(len32, bs32); count++, offset++) {
554 if (!mlen) {
555 sg_miter_next(&mi);
556 mlen = mi.length;
557 if (!mlen) {
558 pr_err("sg miter failure.\n");
559 return -EINVAL;
560 }
561 offset = 0;
562 buffer = mi.addr;
563 }
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530564 omap_sham_write(dd, SHA_REG_DIN(dd, count),
565 buffer[offset]);
Tero Kristo8043bb12016-09-19 18:22:17 +0300566 mlen -= 4;
567 }
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530568 len32 -= min(len32, bs32);
569 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800570
Tero Kristo8043bb12016-09-19 18:22:17 +0300571 sg_miter_stop(&mi);
572
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800573 return -EINPROGRESS;
574}
575
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700576static void omap_sham_dma_callback(void *param)
577{
578 struct omap_sham_dev *dd = param;
579
580 set_bit(FLAGS_DMA_READY, &dd->flags);
581 tasklet_schedule(&dd->done_task);
582}
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700583
Tero Kristo8043bb12016-09-19 18:22:17 +0300584static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
585 int final)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800586{
587 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700588 struct dma_async_tx_descriptor *tx;
589 struct dma_slave_config cfg;
Tero Kristo8043bb12016-09-19 18:22:17 +0300590 int ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800591
592 dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
593 ctx->digcnt, length, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800594
Tero Kristo8043bb12016-09-19 18:22:17 +0300595 if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
596 dev_err(dd->dev, "dma_map_sg error\n");
597 return -EINVAL;
598 }
599
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700600 memset(&cfg, 0, sizeof(cfg));
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800601
Mark A. Greer0d373d62012-12-21 10:04:08 -0700602 cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700603 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
Tero Kristo8043bb12016-09-19 18:22:17 +0300604 cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800605
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700606 ret = dmaengine_slave_config(dd->dma_lch, &cfg);
607 if (ret) {
608 pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
609 return ret;
610 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800611
Tero Kristo8043bb12016-09-19 18:22:17 +0300612 tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
613 DMA_MEM_TO_DEV,
614 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700615
616 if (!tx) {
Tero Kristo8043bb12016-09-19 18:22:17 +0300617 dev_err(dd->dev, "prep_slave_sg failed\n");
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700618 return -EINVAL;
619 }
620
621 tx->callback = omap_sham_dma_callback;
622 tx->callback_param = dd;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700623
Mark A. Greer0d373d62012-12-21 10:04:08 -0700624 dd->pdata->write_ctrl(dd, length, final, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800625
626 ctx->digcnt += length;
Tero Kristo8043bb12016-09-19 18:22:17 +0300627 ctx->total -= length;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800628
629 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300630 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800631
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300632 set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800633
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700634 dmaengine_submit(tx);
635 dma_async_issue_pending(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800636
Mark A. Greer0d373d62012-12-21 10:04:08 -0700637 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800638
639 return -EINPROGRESS;
640}
641
Tero Kristof19de1b2016-09-19 18:22:15 +0300642static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
643 struct scatterlist *sg, int bs, int new_len)
644{
645 int n = sg_nents(sg);
646 struct scatterlist *tmp;
647 int offset = ctx->offset;
648
649 if (ctx->bufcnt)
650 n++;
651
652 ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
653 if (!ctx->sg)
654 return -ENOMEM;
655
656 sg_init_table(ctx->sg, n);
657
658 tmp = ctx->sg;
659
660 ctx->sg_len = 0;
661
662 if (ctx->bufcnt) {
663 sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
664 tmp = sg_next(tmp);
665 ctx->sg_len++;
666 }
667
668 while (sg && new_len) {
669 int len = sg->length - offset;
670
671 if (offset) {
672 offset -= sg->length;
673 if (offset < 0)
674 offset = 0;
675 }
676
677 if (new_len < len)
678 len = new_len;
679
680 if (len > 0) {
681 new_len -= len;
682 sg_set_page(tmp, sg_page(sg), len, sg->offset);
683 if (new_len <= 0)
684 sg_mark_end(tmp);
685 tmp = sg_next(tmp);
686 ctx->sg_len++;
687 }
688
689 sg = sg_next(sg);
690 }
691
692 set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
693
694 ctx->bufcnt = 0;
695
696 return 0;
697}
698
699static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
700 struct scatterlist *sg, int bs, int new_len)
701{
702 int pages;
703 void *buf;
704 int len;
705
706 len = new_len + ctx->bufcnt;
707
708 pages = get_order(ctx->total);
709
710 buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
711 if (!buf) {
712 pr_err("Couldn't allocate pages for unaligned cases.\n");
713 return -ENOMEM;
714 }
715
716 if (ctx->bufcnt)
717 memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
718
719 scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
720 ctx->total - ctx->bufcnt, 0);
721 sg_init_table(ctx->sgl, 1);
722 sg_set_buf(ctx->sgl, buf, len);
723 ctx->sg = ctx->sgl;
724 set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
725 ctx->sg_len = 1;
726 ctx->bufcnt = 0;
727 ctx->offset = 0;
728
729 return 0;
730}
731
732static int omap_sham_align_sgs(struct scatterlist *sg,
733 int nbytes, int bs, bool final,
734 struct omap_sham_reqctx *rctx)
735{
736 int n = 0;
737 bool aligned = true;
738 bool list_ok = true;
739 struct scatterlist *sg_tmp = sg;
740 int new_len;
741 int offset = rctx->offset;
742
743 if (!sg || !sg->length || !nbytes)
744 return 0;
745
746 new_len = nbytes;
747
748 if (offset)
749 list_ok = false;
750
751 if (final)
752 new_len = DIV_ROUND_UP(new_len, bs) * bs;
753 else
Tero Kristo898d86a2017-05-24 10:35:33 +0300754 new_len = (new_len - 1) / bs * bs;
755
756 if (nbytes != new_len)
757 list_ok = false;
Tero Kristof19de1b2016-09-19 18:22:15 +0300758
759 while (nbytes > 0 && sg_tmp) {
760 n++;
761
Tero Kristo4c219852018-02-27 15:30:34 +0200762#ifdef CONFIG_ZONE_DMA
763 if (page_zonenum(sg_page(sg_tmp)) != ZONE_DMA) {
764 aligned = false;
765 break;
766 }
767#endif
768
Tero Kristof19de1b2016-09-19 18:22:15 +0300769 if (offset < sg_tmp->length) {
770 if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
771 aligned = false;
772 break;
773 }
774
775 if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
776 aligned = false;
777 break;
778 }
779 }
780
781 if (offset) {
782 offset -= sg_tmp->length;
783 if (offset < 0) {
784 nbytes += offset;
785 offset = 0;
786 }
787 } else {
788 nbytes -= sg_tmp->length;
789 }
790
791 sg_tmp = sg_next(sg_tmp);
792
793 if (nbytes < 0) {
794 list_ok = false;
795 break;
796 }
797 }
798
799 if (!aligned)
800 return omap_sham_copy_sgs(rctx, sg, bs, new_len);
801 else if (!list_ok)
802 return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
803
804 rctx->sg_len = n;
805 rctx->sg = sg;
806
807 return 0;
808}
809
810static int omap_sham_prepare_request(struct ahash_request *req, bool update)
811{
812 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
813 int bs;
814 int ret;
815 int nbytes;
816 bool final = rctx->flags & BIT(FLAGS_FINUP);
817 int xmit_len, hash_later;
818
819 if (!req)
820 return 0;
821
822 bs = get_block_size(rctx);
823
824 if (update)
825 nbytes = req->nbytes;
826 else
827 nbytes = 0;
828
829 rctx->total = nbytes + rctx->bufcnt;
830
831 if (!rctx->total)
832 return 0;
833
834 if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
835 int len = bs - rctx->bufcnt % bs;
836
837 if (len > nbytes)
838 len = nbytes;
839 scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
840 0, len, 0);
841 rctx->bufcnt += len;
842 nbytes -= len;
843 rctx->offset = len;
844 }
845
846 if (rctx->bufcnt)
847 memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
848
849 ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
850 if (ret)
851 return ret;
852
853 xmit_len = rctx->total;
854
855 if (!IS_ALIGNED(xmit_len, bs)) {
856 if (final)
857 xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
858 else
859 xmit_len = xmit_len / bs * bs;
Tero Kristo898d86a2017-05-24 10:35:33 +0300860 } else if (!final) {
861 xmit_len -= bs;
Tero Kristof19de1b2016-09-19 18:22:15 +0300862 }
863
864 hash_later = rctx->total - xmit_len;
865 if (hash_later < 0)
866 hash_later = 0;
867
868 if (rctx->bufcnt && nbytes) {
869 /* have data from previous operation and current */
870 sg_init_table(rctx->sgl, 2);
871 sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
872
873 sg_chain(rctx->sgl, 2, req->src);
874
875 rctx->sg = rctx->sgl;
876
877 rctx->sg_len++;
878 } else if (rctx->bufcnt) {
879 /* have buffered data only */
880 sg_init_table(rctx->sgl, 1);
881 sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
882
883 rctx->sg = rctx->sgl;
884
885 rctx->sg_len = 1;
886 }
887
888 if (hash_later) {
Tero Kristo5d78d572017-05-24 10:35:32 +0300889 int offset = 0;
890
891 if (hash_later > req->nbytes) {
Tero Kristof19de1b2016-09-19 18:22:15 +0300892 memcpy(rctx->buffer, rctx->buffer + xmit_len,
Tero Kristo5d78d572017-05-24 10:35:32 +0300893 hash_later - req->nbytes);
894 offset = hash_later - req->nbytes;
Tero Kristof19de1b2016-09-19 18:22:15 +0300895 }
Tero Kristo5d78d572017-05-24 10:35:32 +0300896
897 if (req->nbytes) {
898 scatterwalk_map_and_copy(rctx->buffer + offset,
899 req->src,
900 offset + req->nbytes -
901 hash_later, hash_later, 0);
902 }
903
Tero Kristof19de1b2016-09-19 18:22:15 +0300904 rctx->bufcnt = hash_later;
905 } else {
906 rctx->bufcnt = 0;
907 }
908
909 if (!final)
910 rctx->total = xmit_len;
911
912 return 0;
913}
914
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800915static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
916{
917 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
918
Tero Kristo8043bb12016-09-19 18:22:17 +0300919 dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700920
Tero Kristo8043bb12016-09-19 18:22:17 +0300921 clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800922
923 return 0;
924}
925
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800926static int omap_sham_init(struct ahash_request *req)
927{
928 struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
929 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
930 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
931 struct omap_sham_dev *dd = NULL, *tmp;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530932 int bs = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800933
934 spin_lock_bh(&sham.lock);
935 if (!tctx->dd) {
936 list_for_each_entry(tmp, &sham.dev_list, list) {
937 dd = tmp;
938 break;
939 }
940 tctx->dd = dd;
941 } else {
942 dd = tctx->dd;
943 }
944 spin_unlock_bh(&sham.lock);
945
946 ctx->dd = dd;
947
948 ctx->flags = 0;
949
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800950 dev_dbg(dd->dev, "init: digest size: %d\n",
951 crypto_ahash_digestsize(tfm));
952
Mark A. Greer0d373d62012-12-21 10:04:08 -0700953 switch (crypto_ahash_digestsize(tfm)) {
954 case MD5_DIGEST_SIZE:
955 ctx->flags |= FLAGS_MODE_MD5;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530956 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700957 break;
958 case SHA1_DIGEST_SIZE:
959 ctx->flags |= FLAGS_MODE_SHA1;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530960 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700961 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700962 case SHA224_DIGEST_SIZE:
963 ctx->flags |= FLAGS_MODE_SHA224;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530964 bs = SHA224_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700965 break;
966 case SHA256_DIGEST_SIZE:
967 ctx->flags |= FLAGS_MODE_SHA256;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530968 bs = SHA256_BLOCK_SIZE;
969 break;
970 case SHA384_DIGEST_SIZE:
971 ctx->flags |= FLAGS_MODE_SHA384;
972 bs = SHA384_BLOCK_SIZE;
973 break;
974 case SHA512_DIGEST_SIZE:
975 ctx->flags |= FLAGS_MODE_SHA512;
976 bs = SHA512_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700977 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700978 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800979
980 ctx->bufcnt = 0;
981 ctx->digcnt = 0;
Tero Kristo8043bb12016-09-19 18:22:17 +0300982 ctx->total = 0;
983 ctx->offset = 0;
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200984 ctx->buflen = BUFLEN;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800985
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300986 if (tctx->flags & BIT(FLAGS_HMAC)) {
Mark A. Greer0d373d62012-12-21 10:04:08 -0700987 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
988 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800989
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530990 memcpy(ctx->buffer, bctx->ipad, bs);
991 ctx->bufcnt = bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700992 }
993
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300994 ctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800995 }
996
997 return 0;
998
999}
1000
1001static int omap_sham_update_req(struct omap_sham_dev *dd)
1002{
1003 struct ahash_request *req = dd->req;
1004 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1005 int err;
Tero Kristo8043bb12016-09-19 18:22:17 +03001006 bool final = ctx->flags & BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001007
1008 dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001009 ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001010
Tero Kristo8043bb12016-09-19 18:22:17 +03001011 if (ctx->total < get_block_size(ctx) ||
1012 ctx->total < OMAP_SHA_DMA_THRESHOLD)
1013 ctx->flags |= BIT(FLAGS_CPU);
1014
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001015 if (ctx->flags & BIT(FLAGS_CPU))
Tero Kristo8043bb12016-09-19 18:22:17 +03001016 err = omap_sham_xmit_cpu(dd, ctx->total, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001017 else
Tero Kristo8043bb12016-09-19 18:22:17 +03001018 err = omap_sham_xmit_dma(dd, ctx->total, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001019
1020 /* wait for dma completion before can take more data */
1021 dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
1022
1023 return err;
1024}
1025
1026static int omap_sham_final_req(struct omap_sham_dev *dd)
1027{
1028 struct ahash_request *req = dd->req;
1029 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1030 int err = 0, use_dma = 1;
1031
Tero Kristo8043bb12016-09-19 18:22:17 +03001032 if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301033 /*
1034 * faster to handle last block with cpu or
1035 * use cpu when dma is not present.
1036 */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001037 use_dma = 0;
1038
1039 if (use_dma)
Tero Kristo8043bb12016-09-19 18:22:17 +03001040 err = omap_sham_xmit_dma(dd, ctx->total, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001041 else
Tero Kristo8043bb12016-09-19 18:22:17 +03001042 err = omap_sham_xmit_cpu(dd, ctx->total, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001043
1044 ctx->bufcnt = 0;
1045
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001046 dev_dbg(dd->dev, "final_req: err: %d\n", err);
1047
1048 return err;
1049}
1050
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001051static int omap_sham_finish_hmac(struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001052{
1053 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1054 struct omap_sham_hmac_ctx *bctx = tctx->base;
1055 int bs = crypto_shash_blocksize(bctx->shash);
1056 int ds = crypto_shash_digestsize(bctx->shash);
Behan Webster7bc53c32014-04-04 18:18:00 -03001057 SHASH_DESC_ON_STACK(shash, bctx->shash);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001058
Behan Webster7bc53c32014-04-04 18:18:00 -03001059 shash->tfm = bctx->shash;
1060 shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001061
Behan Webster7bc53c32014-04-04 18:18:00 -03001062 return crypto_shash_init(shash) ?:
1063 crypto_shash_update(shash, bctx->opad, bs) ?:
1064 crypto_shash_finup(shash, req->result, ds, req->result);
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001065}
1066
1067static int omap_sham_finish(struct ahash_request *req)
1068{
1069 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1070 struct omap_sham_dev *dd = ctx->dd;
1071 int err = 0;
1072
1073 if (ctx->digcnt) {
1074 omap_sham_copy_ready_hash(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -07001075 if ((ctx->flags & BIT(FLAGS_HMAC)) &&
1076 !test_bit(FLAGS_AUTO_XOR, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001077 err = omap_sham_finish_hmac(req);
1078 }
1079
1080 dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
1081
1082 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001083}
1084
1085static void omap_sham_finish_req(struct ahash_request *req, int err)
1086{
1087 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001088 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001089
Tero Kristo8043bb12016-09-19 18:22:17 +03001090 if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
1091 free_pages((unsigned long)sg_virt(ctx->sg),
1092 get_order(ctx->sg->length));
1093
1094 if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
1095 kfree(ctx->sg);
1096
1097 ctx->sg = NULL;
1098
1099 dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
1100
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001101 if (!err) {
Mark A. Greer0d373d62012-12-21 10:04:08 -07001102 dd->pdata->copy_hash(req, 1);
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +03001103 if (test_bit(FLAGS_FINAL, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001104 err = omap_sham_finish(req);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001105 } else {
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001106 ctx->flags |= BIT(FLAGS_ERROR);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001107 }
1108
Dmitry Kasatkin0efd4d82011-06-02 21:10:12 +03001109 /* atomic operation is not needed here */
1110 dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
1111 BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
Mark A. Greerb359f032012-12-21 10:04:02 -07001112
Tero Kristoe93f7672016-06-22 16:23:34 +03001113 pm_runtime_mark_last_busy(dd->dev);
1114 pm_runtime_put_autosuspend(dd->dev);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001115
1116 if (req->base.complete)
1117 req->base.complete(&req->base, err);
1118}
1119
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001120static int omap_sham_handle_queue(struct omap_sham_dev *dd,
1121 struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001122{
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001123 struct crypto_async_request *async_req, *backlog;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001124 struct omap_sham_reqctx *ctx;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001125 unsigned long flags;
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001126 int err = 0, ret = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001127
Tero Kristo4e7813a2016-08-04 13:28:36 +03001128retry:
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001129 spin_lock_irqsave(&dd->lock, flags);
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001130 if (req)
1131 ret = ahash_enqueue_request(&dd->queue, req);
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001132 if (test_bit(FLAGS_BUSY, &dd->flags)) {
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001133 spin_unlock_irqrestore(&dd->lock, flags);
1134 return ret;
1135 }
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001136 backlog = crypto_get_backlog(&dd->queue);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001137 async_req = crypto_dequeue_request(&dd->queue);
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001138 if (async_req)
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001139 set_bit(FLAGS_BUSY, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001140 spin_unlock_irqrestore(&dd->lock, flags);
1141
1142 if (!async_req)
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001143 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001144
1145 if (backlog)
1146 backlog->complete(backlog, -EINPROGRESS);
1147
1148 req = ahash_request_cast(async_req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001149 dd->req = req;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001150 ctx = ahash_request_ctx(req);
1151
Tero Kristo8043bb12016-09-19 18:22:17 +03001152 err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
Tero Kristo898d86a2017-05-24 10:35:33 +03001153 if (err || !ctx->total)
Tero Kristof19de1b2016-09-19 18:22:15 +03001154 goto err1;
1155
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001156 dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
1157 ctx->op, req->nbytes);
1158
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001159 err = omap_sham_hw_init(dd);
1160 if (err)
1161 goto err1;
1162
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001163 if (ctx->digcnt)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001164 /* request has changed - restore hash */
Mark A. Greer0d373d62012-12-21 10:04:08 -07001165 dd->pdata->copy_hash(req, 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001166
1167 if (ctx->op == OP_UPDATE) {
1168 err = omap_sham_update_req(dd);
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001169 if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001170 /* no final() after finup() */
1171 err = omap_sham_final_req(dd);
1172 } else if (ctx->op == OP_FINAL) {
1173 err = omap_sham_final_req(dd);
1174 }
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001175err1:
Tero Kristo4e7813a2016-08-04 13:28:36 +03001176 dev_dbg(dd->dev, "exit, err: %d\n", err);
1177
1178 if (err != -EINPROGRESS) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001179 /* done_task will not finish it, so do it here */
1180 omap_sham_finish_req(req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001181 req = NULL;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001182
Tero Kristo4e7813a2016-08-04 13:28:36 +03001183 /*
1184 * Execute next request immediately if there is anything
1185 * in queue.
1186 */
1187 goto retry;
1188 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001189
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001190 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001191}
1192
1193static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
1194{
1195 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1196 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1197 struct omap_sham_dev *dd = tctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001198
1199 ctx->op = op;
1200
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001201 return omap_sham_handle_queue(dd, req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001202}
1203
1204static int omap_sham_update(struct ahash_request *req)
1205{
1206 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301207 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001208
1209 if (!req->nbytes)
1210 return 0;
1211
Tero Kristo5d78d572017-05-24 10:35:32 +03001212 if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
Tero Kristo8043bb12016-09-19 18:22:17 +03001213 scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
1214 0, req->nbytes, 0);
1215 ctx->bufcnt += req->nbytes;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001216 return 0;
1217 }
1218
Lokesh Vutlaacef7b02013-12-18 19:03:33 +05301219 if (dd->polling_mode)
1220 ctx->flags |= BIT(FLAGS_CPU);
1221
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001222 return omap_sham_enqueue(req, OP_UPDATE);
1223}
1224
Behan Webster7bc53c32014-04-04 18:18:00 -03001225static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001226 const u8 *data, unsigned int len, u8 *out)
1227{
Behan Webster7bc53c32014-04-04 18:18:00 -03001228 SHASH_DESC_ON_STACK(shash, tfm);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001229
Behan Webster7bc53c32014-04-04 18:18:00 -03001230 shash->tfm = tfm;
1231 shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001232
Behan Webster7bc53c32014-04-04 18:18:00 -03001233 return crypto_shash_digest(shash, data, len, out);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001234}
1235
1236static int omap_sham_final_shash(struct ahash_request *req)
1237{
1238 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1239 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Tero Kristocb8d5c82016-08-04 13:28:40 +03001240 int offset = 0;
1241
1242 /*
1243 * If we are running HMAC on limited hardware support, skip
1244 * the ipad in the beginning of the buffer if we are going for
1245 * software fallback algorithm.
1246 */
1247 if (test_bit(FLAGS_HMAC, &ctx->flags) &&
1248 !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
1249 offset = get_block_size(ctx);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001250
1251 return omap_sham_shash_digest(tctx->fallback, req->base.flags,
Tero Kristocb8d5c82016-08-04 13:28:40 +03001252 ctx->buffer + offset,
1253 ctx->bufcnt - offset, req->result);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001254}
1255
1256static int omap_sham_final(struct ahash_request *req)
1257{
1258 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001259
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001260 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001261
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001262 if (ctx->flags & BIT(FLAGS_ERROR))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001263 return 0; /* uncompleted hash is not needed */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001264
Bin Liu85e06872016-06-22 16:23:37 +03001265 /*
1266 * OMAP HW accel works only with buffers >= 9.
1267 * HMAC is always >= 9 because ipad == block size.
Tero Kristo2c5bd1e2016-09-19 18:22:16 +03001268 * If buffersize is less than DMA_THRESHOLD, we use fallback
1269 * SW encoding, as using DMA + HW in this case doesn't provide
1270 * any benefit.
Bin Liu85e06872016-06-22 16:23:37 +03001271 */
Tero Kristo2c5bd1e2016-09-19 18:22:16 +03001272 if (!ctx->digcnt && ctx->bufcnt < OMAP_SHA_DMA_THRESHOLD)
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001273 return omap_sham_final_shash(req);
1274 else if (ctx->bufcnt)
1275 return omap_sham_enqueue(req, OP_FINAL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001276
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001277 /* copy ready hash (+ finalize hmac) */
1278 return omap_sham_finish(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001279}
1280
1281static int omap_sham_finup(struct ahash_request *req)
1282{
1283 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1284 int err1, err2;
1285
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001286 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001287
1288 err1 = omap_sham_update(req);
Markku Kylanpaa455e3382011-04-20 13:34:55 +03001289 if (err1 == -EINPROGRESS || err1 == -EBUSY)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001290 return err1;
1291 /*
1292 * final() has to be always called to cleanup resources
1293 * even if udpate() failed, except EINPROGRESS
1294 */
1295 err2 = omap_sham_final(req);
1296
1297 return err1 ?: err2;
1298}
1299
1300static int omap_sham_digest(struct ahash_request *req)
1301{
1302 return omap_sham_init(req) ?: omap_sham_finup(req);
1303}
1304
1305static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
1306 unsigned int keylen)
1307{
1308 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
1309 struct omap_sham_hmac_ctx *bctx = tctx->base;
1310 int bs = crypto_shash_blocksize(bctx->shash);
1311 int ds = crypto_shash_digestsize(bctx->shash);
Mark A. Greer0d373d62012-12-21 10:04:08 -07001312 struct omap_sham_dev *dd = NULL, *tmp;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001313 int err, i;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001314
1315 spin_lock_bh(&sham.lock);
1316 if (!tctx->dd) {
1317 list_for_each_entry(tmp, &sham.dev_list, list) {
1318 dd = tmp;
1319 break;
1320 }
1321 tctx->dd = dd;
1322 } else {
1323 dd = tctx->dd;
1324 }
1325 spin_unlock_bh(&sham.lock);
1326
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001327 err = crypto_shash_setkey(tctx->fallback, key, keylen);
1328 if (err)
1329 return err;
1330
1331 if (keylen > bs) {
1332 err = omap_sham_shash_digest(bctx->shash,
1333 crypto_shash_get_flags(bctx->shash),
1334 key, keylen, bctx->ipad);
1335 if (err)
1336 return err;
1337 keylen = ds;
1338 } else {
1339 memcpy(bctx->ipad, key, keylen);
1340 }
1341
1342 memset(bctx->ipad + keylen, 0, bs - keylen);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001343
Mark A. Greer0d373d62012-12-21 10:04:08 -07001344 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
1345 memcpy(bctx->opad, bctx->ipad, bs);
1346
1347 for (i = 0; i < bs; i++) {
Corentin LABBEebd401e2017-05-19 08:53:28 +02001348 bctx->ipad[i] ^= HMAC_IPAD_VALUE;
1349 bctx->opad[i] ^= HMAC_OPAD_VALUE;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001350 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001351 }
1352
1353 return err;
1354}
1355
1356static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
1357{
1358 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1359 const char *alg_name = crypto_tfm_alg_name(tfm);
1360
1361 /* Allocate a fallback and abort if it failed. */
1362 tctx->fallback = crypto_alloc_shash(alg_name, 0,
1363 CRYPTO_ALG_NEED_FALLBACK);
1364 if (IS_ERR(tctx->fallback)) {
1365 pr_err("omap-sham: fallback driver '%s' "
1366 "could not be loaded.\n", alg_name);
1367 return PTR_ERR(tctx->fallback);
1368 }
1369
1370 crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001371 sizeof(struct omap_sham_reqctx) + BUFLEN);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001372
1373 if (alg_base) {
1374 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001375 tctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001376 bctx->shash = crypto_alloc_shash(alg_base, 0,
1377 CRYPTO_ALG_NEED_FALLBACK);
1378 if (IS_ERR(bctx->shash)) {
1379 pr_err("omap-sham: base driver '%s' "
1380 "could not be loaded.\n", alg_base);
1381 crypto_free_shash(tctx->fallback);
1382 return PTR_ERR(bctx->shash);
1383 }
1384
1385 }
1386
1387 return 0;
1388}
1389
1390static int omap_sham_cra_init(struct crypto_tfm *tfm)
1391{
1392 return omap_sham_cra_init_alg(tfm, NULL);
1393}
1394
1395static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
1396{
1397 return omap_sham_cra_init_alg(tfm, "sha1");
1398}
1399
Mark A. Greerd20fb182012-12-21 10:04:09 -07001400static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
1401{
1402 return omap_sham_cra_init_alg(tfm, "sha224");
1403}
1404
1405static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
1406{
1407 return omap_sham_cra_init_alg(tfm, "sha256");
1408}
1409
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001410static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
1411{
1412 return omap_sham_cra_init_alg(tfm, "md5");
1413}
1414
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301415static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
1416{
1417 return omap_sham_cra_init_alg(tfm, "sha384");
1418}
1419
1420static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
1421{
1422 return omap_sham_cra_init_alg(tfm, "sha512");
1423}
1424
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001425static void omap_sham_cra_exit(struct crypto_tfm *tfm)
1426{
1427 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1428
1429 crypto_free_shash(tctx->fallback);
1430 tctx->fallback = NULL;
1431
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001432 if (tctx->flags & BIT(FLAGS_HMAC)) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001433 struct omap_sham_hmac_ctx *bctx = tctx->base;
1434 crypto_free_shash(bctx->shash);
1435 }
1436}
1437
Tero Kristo99a7fff2016-09-19 18:22:12 +03001438static int omap_sham_export(struct ahash_request *req, void *out)
1439{
Tero Kristoa84d3512016-09-19 18:22:18 +03001440 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1441
1442 memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
1443
1444 return 0;
Tero Kristo99a7fff2016-09-19 18:22:12 +03001445}
1446
1447static int omap_sham_import(struct ahash_request *req, const void *in)
1448{
Tero Kristoa84d3512016-09-19 18:22:18 +03001449 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1450 const struct omap_sham_reqctx *ctx_in = in;
1451
1452 memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
1453
1454 return 0;
Tero Kristo99a7fff2016-09-19 18:22:12 +03001455}
1456
Mark A. Greerd20fb182012-12-21 10:04:09 -07001457static struct ahash_alg algs_sha1_md5[] = {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001458{
1459 .init = omap_sham_init,
1460 .update = omap_sham_update,
1461 .final = omap_sham_final,
1462 .finup = omap_sham_finup,
1463 .digest = omap_sham_digest,
1464 .halg.digestsize = SHA1_DIGEST_SIZE,
1465 .halg.base = {
1466 .cra_name = "sha1",
1467 .cra_driver_name = "omap-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001468 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001469 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001470 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001471 CRYPTO_ALG_ASYNC |
1472 CRYPTO_ALG_NEED_FALLBACK,
1473 .cra_blocksize = SHA1_BLOCK_SIZE,
1474 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001475 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001476 .cra_module = THIS_MODULE,
1477 .cra_init = omap_sham_cra_init,
1478 .cra_exit = omap_sham_cra_exit,
1479 }
1480},
1481{
1482 .init = omap_sham_init,
1483 .update = omap_sham_update,
1484 .final = omap_sham_final,
1485 .finup = omap_sham_finup,
1486 .digest = omap_sham_digest,
1487 .halg.digestsize = MD5_DIGEST_SIZE,
1488 .halg.base = {
1489 .cra_name = "md5",
1490 .cra_driver_name = "omap-md5",
Bin Liueb354782016-06-30 14:04:11 -05001491 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001492 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001493 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001494 CRYPTO_ALG_ASYNC |
1495 CRYPTO_ALG_NEED_FALLBACK,
1496 .cra_blocksize = SHA1_BLOCK_SIZE,
1497 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001498 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001499 .cra_module = THIS_MODULE,
1500 .cra_init = omap_sham_cra_init,
1501 .cra_exit = omap_sham_cra_exit,
1502 }
1503},
1504{
1505 .init = omap_sham_init,
1506 .update = omap_sham_update,
1507 .final = omap_sham_final,
1508 .finup = omap_sham_finup,
1509 .digest = omap_sham_digest,
1510 .setkey = omap_sham_setkey,
1511 .halg.digestsize = SHA1_DIGEST_SIZE,
1512 .halg.base = {
1513 .cra_name = "hmac(sha1)",
1514 .cra_driver_name = "omap-hmac-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001515 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001516 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001517 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001518 CRYPTO_ALG_ASYNC |
1519 CRYPTO_ALG_NEED_FALLBACK,
1520 .cra_blocksize = SHA1_BLOCK_SIZE,
1521 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1522 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001523 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001524 .cra_module = THIS_MODULE,
1525 .cra_init = omap_sham_cra_sha1_init,
1526 .cra_exit = omap_sham_cra_exit,
1527 }
1528},
1529{
1530 .init = omap_sham_init,
1531 .update = omap_sham_update,
1532 .final = omap_sham_final,
1533 .finup = omap_sham_finup,
1534 .digest = omap_sham_digest,
1535 .setkey = omap_sham_setkey,
1536 .halg.digestsize = MD5_DIGEST_SIZE,
1537 .halg.base = {
1538 .cra_name = "hmac(md5)",
1539 .cra_driver_name = "omap-hmac-md5",
Bin Liueb354782016-06-30 14:04:11 -05001540 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001541 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001542 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001543 CRYPTO_ALG_ASYNC |
1544 CRYPTO_ALG_NEED_FALLBACK,
1545 .cra_blocksize = SHA1_BLOCK_SIZE,
1546 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1547 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001548 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001549 .cra_module = THIS_MODULE,
1550 .cra_init = omap_sham_cra_md5_init,
1551 .cra_exit = omap_sham_cra_exit,
1552 }
1553}
1554};
1555
Mark A. Greerd20fb182012-12-21 10:04:09 -07001556/* OMAP4 has some algs in addition to what OMAP2 has */
1557static struct ahash_alg algs_sha224_sha256[] = {
1558{
1559 .init = omap_sham_init,
1560 .update = omap_sham_update,
1561 .final = omap_sham_final,
1562 .finup = omap_sham_finup,
1563 .digest = omap_sham_digest,
1564 .halg.digestsize = SHA224_DIGEST_SIZE,
1565 .halg.base = {
1566 .cra_name = "sha224",
1567 .cra_driver_name = "omap-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001568 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001569 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1570 CRYPTO_ALG_ASYNC |
1571 CRYPTO_ALG_NEED_FALLBACK,
1572 .cra_blocksize = SHA224_BLOCK_SIZE,
1573 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001574 .cra_alignmask = OMAP_ALIGN_MASK,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001575 .cra_module = THIS_MODULE,
1576 .cra_init = omap_sham_cra_init,
1577 .cra_exit = omap_sham_cra_exit,
1578 }
1579},
1580{
1581 .init = omap_sham_init,
1582 .update = omap_sham_update,
1583 .final = omap_sham_final,
1584 .finup = omap_sham_finup,
1585 .digest = omap_sham_digest,
1586 .halg.digestsize = SHA256_DIGEST_SIZE,
1587 .halg.base = {
1588 .cra_name = "sha256",
1589 .cra_driver_name = "omap-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001590 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001591 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1592 CRYPTO_ALG_ASYNC |
1593 CRYPTO_ALG_NEED_FALLBACK,
1594 .cra_blocksize = SHA256_BLOCK_SIZE,
1595 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001596 .cra_alignmask = OMAP_ALIGN_MASK,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001597 .cra_module = THIS_MODULE,
1598 .cra_init = omap_sham_cra_init,
1599 .cra_exit = omap_sham_cra_exit,
1600 }
1601},
1602{
1603 .init = omap_sham_init,
1604 .update = omap_sham_update,
1605 .final = omap_sham_final,
1606 .finup = omap_sham_finup,
1607 .digest = omap_sham_digest,
1608 .setkey = omap_sham_setkey,
1609 .halg.digestsize = SHA224_DIGEST_SIZE,
1610 .halg.base = {
1611 .cra_name = "hmac(sha224)",
1612 .cra_driver_name = "omap-hmac-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001613 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001614 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1615 CRYPTO_ALG_ASYNC |
1616 CRYPTO_ALG_NEED_FALLBACK,
1617 .cra_blocksize = SHA224_BLOCK_SIZE,
1618 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1619 sizeof(struct omap_sham_hmac_ctx),
1620 .cra_alignmask = OMAP_ALIGN_MASK,
1621 .cra_module = THIS_MODULE,
1622 .cra_init = omap_sham_cra_sha224_init,
1623 .cra_exit = omap_sham_cra_exit,
1624 }
1625},
1626{
1627 .init = omap_sham_init,
1628 .update = omap_sham_update,
1629 .final = omap_sham_final,
1630 .finup = omap_sham_finup,
1631 .digest = omap_sham_digest,
1632 .setkey = omap_sham_setkey,
1633 .halg.digestsize = SHA256_DIGEST_SIZE,
1634 .halg.base = {
1635 .cra_name = "hmac(sha256)",
1636 .cra_driver_name = "omap-hmac-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001637 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001638 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1639 CRYPTO_ALG_ASYNC |
1640 CRYPTO_ALG_NEED_FALLBACK,
1641 .cra_blocksize = SHA256_BLOCK_SIZE,
1642 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1643 sizeof(struct omap_sham_hmac_ctx),
1644 .cra_alignmask = OMAP_ALIGN_MASK,
1645 .cra_module = THIS_MODULE,
1646 .cra_init = omap_sham_cra_sha256_init,
1647 .cra_exit = omap_sham_cra_exit,
1648 }
1649},
1650};
1651
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301652static struct ahash_alg algs_sha384_sha512[] = {
1653{
1654 .init = omap_sham_init,
1655 .update = omap_sham_update,
1656 .final = omap_sham_final,
1657 .finup = omap_sham_finup,
1658 .digest = omap_sham_digest,
1659 .halg.digestsize = SHA384_DIGEST_SIZE,
1660 .halg.base = {
1661 .cra_name = "sha384",
1662 .cra_driver_name = "omap-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001663 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301664 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1665 CRYPTO_ALG_ASYNC |
1666 CRYPTO_ALG_NEED_FALLBACK,
1667 .cra_blocksize = SHA384_BLOCK_SIZE,
1668 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001669 .cra_alignmask = OMAP_ALIGN_MASK,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301670 .cra_module = THIS_MODULE,
1671 .cra_init = omap_sham_cra_init,
1672 .cra_exit = omap_sham_cra_exit,
1673 }
1674},
1675{
1676 .init = omap_sham_init,
1677 .update = omap_sham_update,
1678 .final = omap_sham_final,
1679 .finup = omap_sham_finup,
1680 .digest = omap_sham_digest,
1681 .halg.digestsize = SHA512_DIGEST_SIZE,
1682 .halg.base = {
1683 .cra_name = "sha512",
1684 .cra_driver_name = "omap-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001685 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301686 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1687 CRYPTO_ALG_ASYNC |
1688 CRYPTO_ALG_NEED_FALLBACK,
1689 .cra_blocksize = SHA512_BLOCK_SIZE,
1690 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001691 .cra_alignmask = OMAP_ALIGN_MASK,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301692 .cra_module = THIS_MODULE,
1693 .cra_init = omap_sham_cra_init,
1694 .cra_exit = omap_sham_cra_exit,
1695 }
1696},
1697{
1698 .init = omap_sham_init,
1699 .update = omap_sham_update,
1700 .final = omap_sham_final,
1701 .finup = omap_sham_finup,
1702 .digest = omap_sham_digest,
1703 .setkey = omap_sham_setkey,
1704 .halg.digestsize = SHA384_DIGEST_SIZE,
1705 .halg.base = {
1706 .cra_name = "hmac(sha384)",
1707 .cra_driver_name = "omap-hmac-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001708 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301709 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1710 CRYPTO_ALG_ASYNC |
1711 CRYPTO_ALG_NEED_FALLBACK,
1712 .cra_blocksize = SHA384_BLOCK_SIZE,
1713 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1714 sizeof(struct omap_sham_hmac_ctx),
1715 .cra_alignmask = OMAP_ALIGN_MASK,
1716 .cra_module = THIS_MODULE,
1717 .cra_init = omap_sham_cra_sha384_init,
1718 .cra_exit = omap_sham_cra_exit,
1719 }
1720},
1721{
1722 .init = omap_sham_init,
1723 .update = omap_sham_update,
1724 .final = omap_sham_final,
1725 .finup = omap_sham_finup,
1726 .digest = omap_sham_digest,
1727 .setkey = omap_sham_setkey,
1728 .halg.digestsize = SHA512_DIGEST_SIZE,
1729 .halg.base = {
1730 .cra_name = "hmac(sha512)",
1731 .cra_driver_name = "omap-hmac-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001732 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301733 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1734 CRYPTO_ALG_ASYNC |
1735 CRYPTO_ALG_NEED_FALLBACK,
1736 .cra_blocksize = SHA512_BLOCK_SIZE,
1737 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1738 sizeof(struct omap_sham_hmac_ctx),
1739 .cra_alignmask = OMAP_ALIGN_MASK,
1740 .cra_module = THIS_MODULE,
1741 .cra_init = omap_sham_cra_sha512_init,
1742 .cra_exit = omap_sham_cra_exit,
1743 }
1744},
1745};
1746
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001747static void omap_sham_done_task(unsigned long data)
1748{
1749 struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001750 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001751
Dmitry Kasatkin6cb3ffe2011-06-02 21:10:09 +03001752 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1753 omap_sham_handle_queue(dd, NULL);
1754 return;
1755 }
1756
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001757 if (test_bit(FLAGS_CPU, &dd->flags)) {
Tero Kristo8043bb12016-09-19 18:22:17 +03001758 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
1759 goto finish;
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001760 } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
1761 if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
1762 omap_sham_update_dma_stop(dd);
1763 if (dd->err) {
1764 err = dd->err;
1765 goto finish;
1766 }
1767 }
1768 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1769 /* hash or semi-hash ready */
1770 clear_bit(FLAGS_DMA_READY, &dd->flags);
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001771 goto finish;
1772 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001773 }
1774
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001775 return;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001776
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001777finish:
1778 dev_dbg(dd->dev, "update done: err: %d\n", err);
1779 /* finish curent request */
1780 omap_sham_finish_req(dd->req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001781
1782 /* If we are not busy, process next req */
1783 if (!test_bit(FLAGS_BUSY, &dd->flags))
1784 omap_sham_handle_queue(dd, NULL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001785}
1786
Mark A. Greer0d373d62012-12-21 10:04:08 -07001787static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
1788{
1789 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1790 dev_warn(dd->dev, "Interrupt when no active requests.\n");
1791 } else {
1792 set_bit(FLAGS_OUTPUT_READY, &dd->flags);
1793 tasklet_schedule(&dd->done_task);
1794 }
1795
1796 return IRQ_HANDLED;
1797}
1798
1799static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001800{
1801 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001802
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +03001803 if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001804 /* final -> allow device to go to power-saving mode */
1805 omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
1806
1807 omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
1808 SHA_REG_CTRL_OUTPUT_READY);
1809 omap_sham_read(dd, SHA_REG_CTRL);
1810
Mark A. Greer0d373d62012-12-21 10:04:08 -07001811 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001812}
1813
Mark A. Greer0d373d62012-12-21 10:04:08 -07001814static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001815{
Mark A. Greer0d373d62012-12-21 10:04:08 -07001816 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001817
Mark A. Greer0d373d62012-12-21 10:04:08 -07001818 omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001819
Mark A. Greer0d373d62012-12-21 10:04:08 -07001820 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001821}
1822
Mark A. Greerd20fb182012-12-21 10:04:09 -07001823static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
1824 {
1825 .algs_list = algs_sha1_md5,
1826 .size = ARRAY_SIZE(algs_sha1_md5),
1827 },
1828};
1829
Mark A. Greer0d373d62012-12-21 10:04:08 -07001830static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001831 .algs_info = omap_sham_algs_info_omap2,
1832 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001833 .flags = BIT(FLAGS_BE32_SHA1),
1834 .digest_size = SHA1_DIGEST_SIZE,
1835 .copy_hash = omap_sham_copy_hash_omap2,
1836 .write_ctrl = omap_sham_write_ctrl_omap2,
1837 .trigger = omap_sham_trigger_omap2,
1838 .poll_irq = omap_sham_poll_irq_omap2,
1839 .intr_hdlr = omap_sham_irq_omap2,
1840 .idigest_ofs = 0x00,
1841 .din_ofs = 0x1c,
1842 .digcnt_ofs = 0x14,
1843 .rev_ofs = 0x5c,
1844 .mask_ofs = 0x60,
1845 .sysstatus_ofs = 0x64,
1846 .major_mask = 0xf0,
1847 .major_shift = 4,
1848 .minor_mask = 0x0f,
1849 .minor_shift = 0,
1850};
1851
Mark A. Greer03feec92012-12-21 10:04:06 -07001852#ifdef CONFIG_OF
Mark A. Greerd20fb182012-12-21 10:04:09 -07001853static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
1854 {
1855 .algs_list = algs_sha1_md5,
1856 .size = ARRAY_SIZE(algs_sha1_md5),
1857 },
1858 {
1859 .algs_list = algs_sha224_sha256,
1860 .size = ARRAY_SIZE(algs_sha224_sha256),
1861 },
1862};
1863
Mark A. Greer0d373d62012-12-21 10:04:08 -07001864static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001865 .algs_info = omap_sham_algs_info_omap4,
1866 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001867 .flags = BIT(FLAGS_AUTO_XOR),
1868 .digest_size = SHA256_DIGEST_SIZE,
1869 .copy_hash = omap_sham_copy_hash_omap4,
1870 .write_ctrl = omap_sham_write_ctrl_omap4,
1871 .trigger = omap_sham_trigger_omap4,
1872 .poll_irq = omap_sham_poll_irq_omap4,
1873 .intr_hdlr = omap_sham_irq_omap4,
1874 .idigest_ofs = 0x020,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301875 .odigest_ofs = 0x0,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001876 .din_ofs = 0x080,
1877 .digcnt_ofs = 0x040,
1878 .rev_ofs = 0x100,
1879 .mask_ofs = 0x110,
1880 .sysstatus_ofs = 0x114,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301881 .mode_ofs = 0x44,
1882 .length_ofs = 0x48,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001883 .major_mask = 0x0700,
1884 .major_shift = 8,
1885 .minor_mask = 0x003f,
1886 .minor_shift = 0,
1887};
1888
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301889static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
1890 {
1891 .algs_list = algs_sha1_md5,
1892 .size = ARRAY_SIZE(algs_sha1_md5),
1893 },
1894 {
1895 .algs_list = algs_sha224_sha256,
1896 .size = ARRAY_SIZE(algs_sha224_sha256),
1897 },
1898 {
1899 .algs_list = algs_sha384_sha512,
1900 .size = ARRAY_SIZE(algs_sha384_sha512),
1901 },
1902};
1903
1904static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
1905 .algs_info = omap_sham_algs_info_omap5,
1906 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
1907 .flags = BIT(FLAGS_AUTO_XOR),
1908 .digest_size = SHA512_DIGEST_SIZE,
1909 .copy_hash = omap_sham_copy_hash_omap4,
1910 .write_ctrl = omap_sham_write_ctrl_omap4,
1911 .trigger = omap_sham_trigger_omap4,
1912 .poll_irq = omap_sham_poll_irq_omap4,
1913 .intr_hdlr = omap_sham_irq_omap4,
1914 .idigest_ofs = 0x240,
1915 .odigest_ofs = 0x200,
1916 .din_ofs = 0x080,
1917 .digcnt_ofs = 0x280,
1918 .rev_ofs = 0x100,
1919 .mask_ofs = 0x110,
1920 .sysstatus_ofs = 0x114,
1921 .mode_ofs = 0x284,
1922 .length_ofs = 0x288,
1923 .major_mask = 0x0700,
1924 .major_shift = 8,
1925 .minor_mask = 0x003f,
1926 .minor_shift = 0,
1927};
1928
Mark A. Greer03feec92012-12-21 10:04:06 -07001929static const struct of_device_id omap_sham_of_match[] = {
1930 {
1931 .compatible = "ti,omap2-sham",
Mark A. Greer0d373d62012-12-21 10:04:08 -07001932 .data = &omap_sham_pdata_omap2,
1933 },
1934 {
Pali Roháreddca852015-02-26 14:49:53 +01001935 .compatible = "ti,omap3-sham",
1936 .data = &omap_sham_pdata_omap2,
1937 },
1938 {
Mark A. Greer0d373d62012-12-21 10:04:08 -07001939 .compatible = "ti,omap4-sham",
1940 .data = &omap_sham_pdata_omap4,
Mark A. Greer03feec92012-12-21 10:04:06 -07001941 },
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301942 {
1943 .compatible = "ti,omap5-sham",
1944 .data = &omap_sham_pdata_omap5,
1945 },
Mark A. Greer03feec92012-12-21 10:04:06 -07001946 {},
1947};
1948MODULE_DEVICE_TABLE(of, omap_sham_of_match);
1949
1950static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1951 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001952{
Mark A. Greer03feec92012-12-21 10:04:06 -07001953 struct device_node *node = dev->of_node;
Mark A. Greer03feec92012-12-21 10:04:06 -07001954 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001955
Corentin LABBE7d5569312017-09-20 20:42:48 +02001956 dd->pdata = of_device_get_match_data(dev);
1957 if (!dd->pdata) {
Mark A. Greer03feec92012-12-21 10:04:06 -07001958 dev_err(dev, "no compatible OF match\n");
1959 err = -EINVAL;
1960 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001961 }
Samu Onkalo584db6a2010-09-03 19:20:19 +08001962
Mark A. Greer03feec92012-12-21 10:04:06 -07001963 err = of_address_to_resource(node, 0, res);
1964 if (err < 0) {
1965 dev_err(dev, "can't translate OF node address\n");
1966 err = -EINVAL;
1967 goto err;
1968 }
1969
Thierry Redingf7578492013-09-18 15:24:44 +02001970 dd->irq = irq_of_parse_and_map(node, 0);
Mark A. Greer03feec92012-12-21 10:04:06 -07001971 if (!dd->irq) {
1972 dev_err(dev, "can't translate OF irq value\n");
1973 err = -EINVAL;
1974 goto err;
1975 }
1976
Mark A. Greer03feec92012-12-21 10:04:06 -07001977err:
1978 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001979}
Mark A. Greer03feec92012-12-21 10:04:06 -07001980#else
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001981static const struct of_device_id omap_sham_of_match[] = {
1982 {},
1983};
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001984
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001985static int omap_sham_get_res_of(struct omap_sham_dev *dd,
Mark A. Greer03feec92012-12-21 10:04:06 -07001986 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001987{
Mark A. Greer03feec92012-12-21 10:04:06 -07001988 return -EINVAL;
1989}
1990#endif
1991
1992static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
1993 struct platform_device *pdev, struct resource *res)
1994{
1995 struct device *dev = &pdev->dev;
1996 struct resource *r;
1997 int err = 0;
1998
1999 /* Get the base address */
2000 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2001 if (!r) {
2002 dev_err(dev, "no MEM resource info\n");
2003 err = -ENODEV;
2004 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002005 }
Mark A. Greer03feec92012-12-21 10:04:06 -07002006 memcpy(res, r, sizeof(*res));
2007
2008 /* Get the IRQ */
2009 dd->irq = platform_get_irq(pdev, 0);
2010 if (dd->irq < 0) {
2011 dev_err(dev, "no IRQ resource info\n");
2012 err = dd->irq;
2013 goto err;
2014 }
2015
Mark A. Greer0d373d62012-12-21 10:04:08 -07002016 /* Only OMAP2/3 can be non-DT */
2017 dd->pdata = &omap_sham_pdata_omap2;
2018
Mark A. Greer03feec92012-12-21 10:04:06 -07002019err:
2020 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002021}
2022
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08002023static int omap_sham_probe(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002024{
2025 struct omap_sham_dev *dd;
2026 struct device *dev = &pdev->dev;
Mark A. Greer03feec92012-12-21 10:04:06 -07002027 struct resource res;
Mark A. Greerdfd061d2012-12-21 10:04:04 -07002028 dma_cap_mask_t mask;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002029 int err, i, j;
Mark A. Greer0d373d62012-12-21 10:04:08 -07002030 u32 rev;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002031
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302032 dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002033 if (dd == NULL) {
2034 dev_err(dev, "unable to alloc data struct.\n");
2035 err = -ENOMEM;
2036 goto data_err;
2037 }
2038 dd->dev = dev;
2039 platform_set_drvdata(pdev, dd);
2040
2041 INIT_LIST_HEAD(&dd->list);
2042 spin_lock_init(&dd->lock);
2043 tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002044 crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
2045
Mark A. Greer03feec92012-12-21 10:04:06 -07002046 err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
2047 omap_sham_get_res_pdev(dd, pdev, &res);
2048 if (err)
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302049 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002050
Laurent Navet30862282013-05-02 14:00:38 +02002051 dd->io_base = devm_ioremap_resource(dev, &res);
2052 if (IS_ERR(dd->io_base)) {
2053 err = PTR_ERR(dd->io_base);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302054 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002055 }
Mark A. Greer03feec92012-12-21 10:04:06 -07002056 dd->phys_base = res.start;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002057
Lokesh Vutla0de9c382013-07-26 12:29:16 +05302058 err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
2059 IRQF_TRIGGER_NONE, dev_name(dev), dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002060 if (err) {
Lokesh Vutla0de9c382013-07-26 12:29:16 +05302061 dev_err(dev, "unable to request irq %d, err = %d\n",
2062 dd->irq, err);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302063 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002064 }
2065
Mark A. Greerdfd061d2012-12-21 10:04:04 -07002066 dma_cap_zero(mask);
2067 dma_cap_set(DMA_SLAVE, mask);
2068
Peter Ujfalusidbe24622016-04-29 16:03:41 +03002069 dd->dma_lch = dma_request_chan(dev, "rx");
2070 if (IS_ERR(dd->dma_lch)) {
2071 err = PTR_ERR(dd->dma_lch);
2072 if (err == -EPROBE_DEFER)
2073 goto data_err;
2074
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05302075 dd->polling_mode = 1;
2076 dev_dbg(dev, "using polling mode instead of dma\n");
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002077 }
2078
Mark A. Greer0d373d62012-12-21 10:04:08 -07002079 dd->flags |= dd->pdata->flags;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002080
Tero Kristoe93f7672016-06-22 16:23:34 +03002081 pm_runtime_use_autosuspend(dev);
2082 pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
2083
Mark A. Greerb359f032012-12-21 10:04:02 -07002084 pm_runtime_enable(dev);
Vutla, Lokeshb0a3d892015-03-31 09:52:24 +05302085 pm_runtime_irq_safe(dev);
Pali Rohár604c3102015-03-08 11:01:01 +01002086
2087 err = pm_runtime_get_sync(dev);
2088 if (err < 0) {
2089 dev_err(dev, "failed to get sync: %d\n", err);
2090 goto err_pm;
2091 }
2092
Mark A. Greer0d373d62012-12-21 10:04:08 -07002093 rev = omap_sham_read(dd, SHA_REG_REV(dd));
2094 pm_runtime_put_sync(&pdev->dev);
Mark A. Greerb359f032012-12-21 10:04:02 -07002095
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002096 dev_info(dev, "hw accel on OMAP rev %u.%u\n",
Mark A. Greer0d373d62012-12-21 10:04:08 -07002097 (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
2098 (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002099
2100 spin_lock(&sham.lock);
2101 list_add_tail(&dd->list, &sham.dev_list);
2102 spin_unlock(&sham.lock);
2103
Mark A. Greerd20fb182012-12-21 10:04:09 -07002104 for (i = 0; i < dd->pdata->algs_info_size; i++) {
2105 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
Tero Kristo99a7fff2016-09-19 18:22:12 +03002106 struct ahash_alg *alg;
2107
2108 alg = &dd->pdata->algs_info[i].algs_list[j];
2109 alg->export = omap_sham_export;
2110 alg->import = omap_sham_import;
Tero Kristoa84d3512016-09-19 18:22:18 +03002111 alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
2112 BUFLEN;
Tero Kristo99a7fff2016-09-19 18:22:12 +03002113 err = crypto_register_ahash(alg);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002114 if (err)
2115 goto err_algs;
2116
2117 dd->pdata->algs_info[i].registered++;
2118 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002119 }
2120
2121 return 0;
2122
2123err_algs:
Mark A. Greerd20fb182012-12-21 10:04:09 -07002124 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2125 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2126 crypto_unregister_ahash(
2127 &dd->pdata->algs_info[i].algs_list[j]);
Pali Rohár604c3102015-03-08 11:01:01 +01002128err_pm:
Mark A. Greerb359f032012-12-21 10:04:02 -07002129 pm_runtime_disable(dev);
Dan Carpenterd462e322016-05-18 13:39:05 +03002130 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002131 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002132data_err:
2133 dev_err(dev, "initialization failed.\n");
2134
2135 return err;
2136}
2137
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08002138static int omap_sham_remove(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002139{
Gustavo A. R. Silva0588d852017-07-18 18:03:11 -05002140 struct omap_sham_dev *dd;
Mark A. Greerd20fb182012-12-21 10:04:09 -07002141 int i, j;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002142
2143 dd = platform_get_drvdata(pdev);
2144 if (!dd)
2145 return -ENODEV;
2146 spin_lock(&sham.lock);
2147 list_del(&dd->list);
2148 spin_unlock(&sham.lock);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002149 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2150 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2151 crypto_unregister_ahash(
2152 &dd->pdata->algs_info[i].algs_list[j]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002153 tasklet_kill(&dd->done_task);
Mark A. Greerb359f032012-12-21 10:04:02 -07002154 pm_runtime_disable(&pdev->dev);
Mark A. Greerf13ab862013-11-12 13:12:27 -07002155
Peter Ujfalusidbe24622016-04-29 16:03:41 +03002156 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002157 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002158
2159 return 0;
2160}
2161
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002162#ifdef CONFIG_PM_SLEEP
2163static int omap_sham_suspend(struct device *dev)
2164{
2165 pm_runtime_put_sync(dev);
2166 return 0;
2167}
2168
2169static int omap_sham_resume(struct device *dev)
2170{
Pali Rohár604c3102015-03-08 11:01:01 +01002171 int err = pm_runtime_get_sync(dev);
2172 if (err < 0) {
2173 dev_err(dev, "failed to get sync: %d\n", err);
2174 return err;
2175 }
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002176 return 0;
2177}
2178#endif
2179
Jingoo Hanae12fe22014-02-27 20:33:32 +09002180static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002181
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002182static struct platform_driver omap_sham_driver = {
2183 .probe = omap_sham_probe,
2184 .remove = omap_sham_remove,
2185 .driver = {
2186 .name = "omap-sham",
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002187 .pm = &omap_sham_pm_ops,
Mark A. Greer03feec92012-12-21 10:04:06 -07002188 .of_match_table = omap_sham_of_match,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002189 },
2190};
2191
Sachin Kamat02613702013-03-04 15:09:43 +05302192module_platform_driver(omap_sham_driver);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002193
2194MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
2195MODULE_LICENSE("GPL v2");
2196MODULE_AUTHOR("Dmitry Kasatkin");
Joni Lapilainen718249d2013-10-26 23:00:41 +02002197MODULE_ALIAS("platform:omap-sham");