blob: f2a6528ddef0929346ffdc22560aa6b15fe87200 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
20#include "tilcdc_drv.h"
21#include "tilcdc_regs.h"
22#include "tilcdc_tfp410.h"
Rob Clark6e8de0bd2013-01-22 16:02:21 -060023#include "tilcdc_slave.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060024#include "tilcdc_panel.h"
Rob Clark16ea9752013-01-08 15:04:28 -060025
26#include "drm_fb_helper.h"
27
28static LIST_HEAD(module_list);
29
30void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
31 const struct tilcdc_module_ops *funcs)
32{
33 mod->name = name;
34 mod->funcs = funcs;
35 INIT_LIST_HEAD(&mod->list);
36 list_add(&mod->list, &module_list);
37}
38
39void tilcdc_module_cleanup(struct tilcdc_module *mod)
40{
41 list_del(&mod->list);
42}
43
44static struct of_device_id tilcdc_of_match[];
45
46static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
47 struct drm_file *file_priv, struct drm_mode_fb_cmd2 *mode_cmd)
48{
49 return drm_fb_cma_create(dev, file_priv, mode_cmd);
50}
51
52static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
53{
54 struct tilcdc_drm_private *priv = dev->dev_private;
55 if (priv->fbdev)
56 drm_fbdev_cma_hotplug_event(priv->fbdev);
57}
58
59static const struct drm_mode_config_funcs mode_config_funcs = {
60 .fb_create = tilcdc_fb_create,
61 .output_poll_changed = tilcdc_fb_output_poll_changed,
62};
63
64static int modeset_init(struct drm_device *dev)
65{
66 struct tilcdc_drm_private *priv = dev->dev_private;
67 struct tilcdc_module *mod;
68
69 drm_mode_config_init(dev);
70
71 priv->crtc = tilcdc_crtc_create(dev);
72
73 list_for_each_entry(mod, &module_list, list) {
74 DBG("loading module: %s", mod->name);
75 mod->funcs->modeset_init(mod, dev);
76 }
77
Sachin Kamat9e488542013-03-02 15:53:06 +053078 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
Rob Clark16ea9752013-01-08 15:04:28 -060079 /* oh nos! */
80 dev_err(dev->dev, "no encoders/connectors found\n");
81 return -ENXIO;
82 }
83
84 dev->mode_config.min_width = 0;
85 dev->mode_config.min_height = 0;
86 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
87 dev->mode_config.max_height = 2048;
88 dev->mode_config.funcs = &mode_config_funcs;
89
90 return 0;
91}
92
93#ifdef CONFIG_CPU_FREQ
94static int cpufreq_transition(struct notifier_block *nb,
95 unsigned long val, void *data)
96{
97 struct tilcdc_drm_private *priv = container_of(nb,
98 struct tilcdc_drm_private, freq_transition);
99 if (val == CPUFREQ_POSTCHANGE) {
100 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
101 priv->lcd_fck_rate = clk_get_rate(priv->clk);
102 tilcdc_crtc_update_clk(priv->crtc);
103 }
104 }
105
106 return 0;
107}
108#endif
109
110/*
111 * DRM operations:
112 */
113
114static int tilcdc_unload(struct drm_device *dev)
115{
116 struct tilcdc_drm_private *priv = dev->dev_private;
117 struct tilcdc_module *mod, *cur;
118
119 drm_kms_helper_poll_fini(dev);
120 drm_mode_config_cleanup(dev);
121 drm_vblank_cleanup(dev);
122
123 pm_runtime_get_sync(dev->dev);
124 drm_irq_uninstall(dev);
125 pm_runtime_put_sync(dev->dev);
126
127#ifdef CONFIG_CPU_FREQ
128 cpufreq_unregister_notifier(&priv->freq_transition,
129 CPUFREQ_TRANSITION_NOTIFIER);
130#endif
131
132 if (priv->clk)
133 clk_put(priv->clk);
134
135 if (priv->mmio)
136 iounmap(priv->mmio);
137
138 flush_workqueue(priv->wq);
139 destroy_workqueue(priv->wq);
140
141 dev->dev_private = NULL;
142
143 pm_runtime_disable(dev->dev);
144
145 list_for_each_entry_safe(mod, cur, &module_list, list) {
146 DBG("destroying module: %s", mod->name);
147 mod->funcs->destroy(mod);
148 }
149
150 kfree(priv);
151
152 return 0;
153}
154
155static int tilcdc_load(struct drm_device *dev, unsigned long flags)
156{
157 struct platform_device *pdev = dev->platformdev;
158 struct device_node *node = pdev->dev.of_node;
159 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500160 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600161 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500162 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600163 int ret;
164
165 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
166 if (!priv) {
167 dev_err(dev->dev, "failed to allocate private data\n");
168 return -ENOMEM;
169 }
170
171 dev->dev_private = priv;
172
173 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
174
175 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
176 if (!res) {
177 dev_err(dev->dev, "failed to get memory resource\n");
178 ret = -EINVAL;
179 goto fail;
180 }
181
182 priv->mmio = ioremap_nocache(res->start, resource_size(res));
183 if (!priv->mmio) {
184 dev_err(dev->dev, "failed to ioremap\n");
185 ret = -ENOMEM;
186 goto fail;
187 }
188
189 priv->clk = clk_get(dev->dev, "fck");
190 if (IS_ERR(priv->clk)) {
191 dev_err(dev->dev, "failed to get functional clock\n");
192 ret = -ENODEV;
193 goto fail;
194 }
195
196 priv->disp_clk = clk_get(dev->dev, "dpll_disp_ck");
197 if (IS_ERR(priv->clk)) {
198 dev_err(dev->dev, "failed to get display clock\n");
199 ret = -ENODEV;
200 goto fail;
201 }
202
203#ifdef CONFIG_CPU_FREQ
204 priv->lcd_fck_rate = clk_get_rate(priv->clk);
205 priv->freq_transition.notifier_call = cpufreq_transition;
206 ret = cpufreq_register_notifier(&priv->freq_transition,
207 CPUFREQ_TRANSITION_NOTIFIER);
208 if (ret) {
209 dev_err(dev->dev, "failed to register cpufreq notifier\n");
210 goto fail;
211 }
212#endif
213
214 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
215 priv->max_bandwidth = 1280 * 1024 * 60;
216
217 pm_runtime_enable(dev->dev);
218
219 /* Determine LCD IP Version */
220 pm_runtime_get_sync(dev->dev);
221 switch (tilcdc_read(dev, LCDC_PID_REG)) {
222 case 0x4c100102:
223 priv->rev = 1;
224 break;
225 case 0x4f200800:
226 case 0x4f201000:
227 priv->rev = 2;
228 break;
229 default:
230 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
231 "defaulting to LCD revision 1\n",
232 tilcdc_read(dev, LCDC_PID_REG));
233 priv->rev = 1;
234 break;
235 }
236
237 pm_runtime_put_sync(dev->dev);
238
239 ret = modeset_init(dev);
240 if (ret < 0) {
241 dev_err(dev->dev, "failed to initialize mode setting\n");
242 goto fail;
243 }
244
245 ret = drm_vblank_init(dev, 1);
246 if (ret < 0) {
247 dev_err(dev->dev, "failed to initialize vblank\n");
248 goto fail;
249 }
250
251 pm_runtime_get_sync(dev->dev);
252 ret = drm_irq_install(dev);
253 pm_runtime_put_sync(dev->dev);
254 if (ret < 0) {
255 dev_err(dev->dev, "failed to install IRQ handler\n");
256 goto fail;
257 }
258
259 platform_set_drvdata(pdev, dev);
260
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500261
262 list_for_each_entry(mod, &module_list, list) {
263 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
264 bpp = mod->preferred_bpp;
265 if (bpp > 0)
266 break;
267 }
268
269 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600270 dev->mode_config.num_crtc,
271 dev->mode_config.num_connector);
272
273 drm_kms_helper_poll_init(dev);
274
275 return 0;
276
277fail:
278 tilcdc_unload(dev);
279 return ret;
280}
281
282static void tilcdc_preclose(struct drm_device *dev, struct drm_file *file)
283{
284 struct tilcdc_drm_private *priv = dev->dev_private;
285
286 tilcdc_crtc_cancel_page_flip(priv->crtc, file);
287}
288
289static void tilcdc_lastclose(struct drm_device *dev)
290{
291 struct tilcdc_drm_private *priv = dev->dev_private;
292 drm_fbdev_cma_restore_mode(priv->fbdev);
293}
294
295static irqreturn_t tilcdc_irq(DRM_IRQ_ARGS)
296{
297 struct drm_device *dev = arg;
298 struct tilcdc_drm_private *priv = dev->dev_private;
299 return tilcdc_crtc_irq(priv->crtc);
300}
301
302static void tilcdc_irq_preinstall(struct drm_device *dev)
303{
304 tilcdc_clear_irqstatus(dev, 0xffffffff);
305}
306
307static int tilcdc_irq_postinstall(struct drm_device *dev)
308{
309 struct tilcdc_drm_private *priv = dev->dev_private;
310
311 /* enable FIFO underflow irq: */
Sachin Kamata50b24f2013-03-02 15:53:07 +0530312 if (priv->rev == 1)
Rob Clark16ea9752013-01-08 15:04:28 -0600313 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
Sachin Kamata50b24f2013-03-02 15:53:07 +0530314 else
Rob Clark16ea9752013-01-08 15:04:28 -0600315 tilcdc_set(dev, LCDC_INT_ENABLE_SET_REG, LCDC_V2_UNDERFLOW_INT_ENA);
Rob Clark16ea9752013-01-08 15:04:28 -0600316
317 return 0;
318}
319
320static void tilcdc_irq_uninstall(struct drm_device *dev)
321{
322 struct tilcdc_drm_private *priv = dev->dev_private;
323
324 /* disable irqs that we might have enabled: */
325 if (priv->rev == 1) {
326 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
327 LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
328 tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
329 } else {
330 tilcdc_clear(dev, LCDC_INT_ENABLE_SET_REG,
331 LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
332 LCDC_V2_END_OF_FRAME0_INT_ENA | LCDC_V2_END_OF_FRAME1_INT_ENA |
333 LCDC_FRAME_DONE);
334 }
335
336}
337
338static void enable_vblank(struct drm_device *dev, bool enable)
339{
340 struct tilcdc_drm_private *priv = dev->dev_private;
341 u32 reg, mask;
342
343 if (priv->rev == 1) {
344 reg = LCDC_DMA_CTRL_REG;
345 mask = LCDC_V1_END_OF_FRAME_INT_ENA;
346 } else {
347 reg = LCDC_INT_ENABLE_SET_REG;
348 mask = LCDC_V2_END_OF_FRAME0_INT_ENA |
349 LCDC_V2_END_OF_FRAME1_INT_ENA | LCDC_FRAME_DONE;
350 }
351
352 if (enable)
353 tilcdc_set(dev, reg, mask);
354 else
355 tilcdc_clear(dev, reg, mask);
356}
357
358static int tilcdc_enable_vblank(struct drm_device *dev, int crtc)
359{
360 enable_vblank(dev, true);
361 return 0;
362}
363
364static void tilcdc_disable_vblank(struct drm_device *dev, int crtc)
365{
366 enable_vblank(dev, false);
367}
368
369#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
370static const struct {
371 const char *name;
372 uint8_t rev;
373 uint8_t save;
374 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530375} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600376#define REG(rev, save, reg) { #reg, rev, save, reg }
377 /* exists in revision 1: */
378 REG(1, false, LCDC_PID_REG),
379 REG(1, true, LCDC_CTRL_REG),
380 REG(1, false, LCDC_STAT_REG),
381 REG(1, true, LCDC_RASTER_CTRL_REG),
382 REG(1, true, LCDC_RASTER_TIMING_0_REG),
383 REG(1, true, LCDC_RASTER_TIMING_1_REG),
384 REG(1, true, LCDC_RASTER_TIMING_2_REG),
385 REG(1, true, LCDC_DMA_CTRL_REG),
386 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
387 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
388 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
389 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
390 /* new in revision 2: */
391 REG(2, false, LCDC_RAW_STAT_REG),
392 REG(2, false, LCDC_MASKED_STAT_REG),
393 REG(2, false, LCDC_INT_ENABLE_SET_REG),
394 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
395 REG(2, false, LCDC_END_OF_INT_IND_REG),
396 REG(2, true, LCDC_CLK_ENABLE_REG),
397 REG(2, true, LCDC_INT_ENABLE_SET_REG),
398#undef REG
399};
400#endif
401
402#ifdef CONFIG_DEBUG_FS
403static int tilcdc_regs_show(struct seq_file *m, void *arg)
404{
405 struct drm_info_node *node = (struct drm_info_node *) m->private;
406 struct drm_device *dev = node->minor->dev;
407 struct tilcdc_drm_private *priv = dev->dev_private;
408 unsigned i;
409
410 pm_runtime_get_sync(dev->dev);
411
412 seq_printf(m, "revision: %d\n", priv->rev);
413
414 for (i = 0; i < ARRAY_SIZE(registers); i++)
415 if (priv->rev >= registers[i].rev)
416 seq_printf(m, "%s:\t %08x\n", registers[i].name,
417 tilcdc_read(dev, registers[i].reg));
418
419 pm_runtime_put_sync(dev->dev);
420
421 return 0;
422}
423
424static int tilcdc_mm_show(struct seq_file *m, void *arg)
425{
426 struct drm_info_node *node = (struct drm_info_node *) m->private;
427 struct drm_device *dev = node->minor->dev;
428 return drm_mm_dump_table(m, dev->mm_private);
429}
430
431static struct drm_info_list tilcdc_debugfs_list[] = {
432 { "regs", tilcdc_regs_show, 0 },
433 { "mm", tilcdc_mm_show, 0 },
434 { "fb", drm_fb_cma_debugfs_show, 0 },
435};
436
437static int tilcdc_debugfs_init(struct drm_minor *minor)
438{
439 struct drm_device *dev = minor->dev;
440 struct tilcdc_module *mod;
441 int ret;
442
443 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
444 ARRAY_SIZE(tilcdc_debugfs_list),
445 minor->debugfs_root, minor);
446
447 list_for_each_entry(mod, &module_list, list)
448 if (mod->funcs->debugfs_init)
449 mod->funcs->debugfs_init(mod, minor);
450
451 if (ret) {
452 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
453 return ret;
454 }
455
456 return ret;
457}
458
459static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
460{
461 struct tilcdc_module *mod;
462 drm_debugfs_remove_files(tilcdc_debugfs_list,
463 ARRAY_SIZE(tilcdc_debugfs_list), minor);
464
465 list_for_each_entry(mod, &module_list, list)
466 if (mod->funcs->debugfs_cleanup)
467 mod->funcs->debugfs_cleanup(mod, minor);
468}
469#endif
470
471static const struct file_operations fops = {
472 .owner = THIS_MODULE,
473 .open = drm_open,
474 .release = drm_release,
475 .unlocked_ioctl = drm_ioctl,
476#ifdef CONFIG_COMPAT
477 .compat_ioctl = drm_compat_ioctl,
478#endif
479 .poll = drm_poll,
480 .read = drm_read,
481 .fasync = drm_fasync,
482 .llseek = no_llseek,
483 .mmap = drm_gem_cma_mmap,
484};
485
486static struct drm_driver tilcdc_driver = {
487 .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET,
488 .load = tilcdc_load,
489 .unload = tilcdc_unload,
490 .preclose = tilcdc_preclose,
491 .lastclose = tilcdc_lastclose,
492 .irq_handler = tilcdc_irq,
493 .irq_preinstall = tilcdc_irq_preinstall,
494 .irq_postinstall = tilcdc_irq_postinstall,
495 .irq_uninstall = tilcdc_irq_uninstall,
496 .get_vblank_counter = drm_vblank_count,
497 .enable_vblank = tilcdc_enable_vblank,
498 .disable_vblank = tilcdc_disable_vblank,
499 .gem_free_object = drm_gem_cma_free_object,
500 .gem_vm_ops = &drm_gem_cma_vm_ops,
501 .dumb_create = drm_gem_cma_dumb_create,
502 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
503 .dumb_destroy = drm_gem_cma_dumb_destroy,
504#ifdef CONFIG_DEBUG_FS
505 .debugfs_init = tilcdc_debugfs_init,
506 .debugfs_cleanup = tilcdc_debugfs_cleanup,
507#endif
508 .fops = &fops,
509 .name = "tilcdc",
510 .desc = "TI LCD Controller DRM",
511 .date = "20121205",
512 .major = 1,
513 .minor = 0,
514};
515
516/*
517 * Power management:
518 */
519
520#ifdef CONFIG_PM_SLEEP
521static int tilcdc_pm_suspend(struct device *dev)
522{
523 struct drm_device *ddev = dev_get_drvdata(dev);
524 struct tilcdc_drm_private *priv = ddev->dev_private;
525 unsigned i, n = 0;
526
527 drm_kms_helper_poll_disable(ddev);
528
529 /* Save register state: */
530 for (i = 0; i < ARRAY_SIZE(registers); i++)
531 if (registers[i].save && (priv->rev >= registers[i].rev))
532 priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
533
534 return 0;
535}
536
537static int tilcdc_pm_resume(struct device *dev)
538{
539 struct drm_device *ddev = dev_get_drvdata(dev);
540 struct tilcdc_drm_private *priv = ddev->dev_private;
541 unsigned i, n = 0;
542
543 /* Restore register state: */
544 for (i = 0; i < ARRAY_SIZE(registers); i++)
545 if (registers[i].save && (priv->rev >= registers[i].rev))
546 tilcdc_write(ddev, registers[i].reg, priv->saved_register[n++]);
547
548 drm_kms_helper_poll_enable(ddev);
549
550 return 0;
551}
552#endif
553
554static const struct dev_pm_ops tilcdc_pm_ops = {
555 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
556};
557
558/*
559 * Platform driver:
560 */
561
562static int tilcdc_pdev_probe(struct platform_device *pdev)
563{
564 /* bail out early if no DT data: */
565 if (!pdev->dev.of_node) {
566 dev_err(&pdev->dev, "device-tree data is missing\n");
567 return -ENXIO;
568 }
569
570 return drm_platform_init(&tilcdc_driver, pdev);
571}
572
573static int tilcdc_pdev_remove(struct platform_device *pdev)
574{
575 drm_platform_exit(&tilcdc_driver, pdev);
576
577 return 0;
578}
579
580static struct of_device_id tilcdc_of_match[] = {
581 { .compatible = "ti,am33xx-tilcdc", },
582 { },
583};
584MODULE_DEVICE_TABLE(of, tilcdc_of_match);
585
586static struct platform_driver tilcdc_platform_driver = {
587 .probe = tilcdc_pdev_probe,
588 .remove = tilcdc_pdev_remove,
589 .driver = {
590 .owner = THIS_MODULE,
591 .name = "tilcdc",
592 .pm = &tilcdc_pm_ops,
593 .of_match_table = tilcdc_of_match,
594 },
595};
596
597static int __init tilcdc_drm_init(void)
598{
599 DBG("init");
600 tilcdc_tfp410_init();
Rob Clark6e8de0bd2013-01-22 16:02:21 -0600601 tilcdc_slave_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600602 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600603 return platform_driver_register(&tilcdc_platform_driver);
604}
605
606static void __exit tilcdc_drm_fini(void)
607{
608 DBG("fini");
609 tilcdc_tfp410_fini();
Rob Clark6e8de0bd2013-01-22 16:02:21 -0600610 tilcdc_slave_fini();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600611 tilcdc_panel_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600612 platform_driver_unregister(&tilcdc_platform_driver);
613}
614
Rob Clark6e8de0bd2013-01-22 16:02:21 -0600615late_initcall(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600616module_exit(tilcdc_drm_fini);
617
618MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
619MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
620MODULE_LICENSE("GPL");