blob: cf8789fc769b35fd663e60f952ce99be79f1137b [file] [log] [blame]
Jerry Wong685e4212013-02-06 11:06:37 -08001/*
2 * max98090.c -- MAX98090 ALSA SoC Audio driver
3 *
4 * Copyright 2011-2012 Maxim Integrated Products
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/delay.h>
12#include <linux/i2c.h>
13#include <linux/module.h>
Sachin Kamat6e1f29d2014-04-04 11:29:10 +053014#include <linux/of.h>
Jerry Wong685e4212013-02-06 11:06:37 -080015#include <linux/pm.h>
16#include <linux/pm_runtime.h>
17#include <linux/regmap.h>
18#include <linux/slab.h>
Jarkko Nikula70f29d32014-05-16 16:55:25 +030019#include <linux/acpi.h>
Tushar Beherab10ab7b2014-05-26 13:58:21 +053020#include <linux/clk.h>
Jerry Wong685e4212013-02-06 11:06:37 -080021#include <sound/jack.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
25#include <sound/tlv.h>
26#include <sound/max98090.h>
27#include "max98090.h"
28
Jerry Wong685e4212013-02-06 11:06:37 -080029/* Allows for sparsely populated register maps */
Mathias Krause8610d092015-06-13 14:25:13 +020030static const struct reg_default max98090_reg[] = {
Jerry Wong685e4212013-02-06 11:06:37 -080031 { 0x00, 0x00 }, /* 00 Software Reset */
32 { 0x03, 0x04 }, /* 03 Interrupt Masks */
33 { 0x04, 0x00 }, /* 04 System Clock Quick */
34 { 0x05, 0x00 }, /* 05 Sample Rate Quick */
35 { 0x06, 0x00 }, /* 06 DAI Interface Quick */
36 { 0x07, 0x00 }, /* 07 DAC Path Quick */
37 { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
38 { 0x09, 0x00 }, /* 09 Line to ADC Quick */
39 { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
40 { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
41 { 0x0C, 0x00 }, /* 0C Reserved */
42 { 0x0D, 0x00 }, /* 0D Input Config */
43 { 0x0E, 0x1B }, /* 0E Line Input Level */
44 { 0x0F, 0x00 }, /* 0F Line Config */
45
46 { 0x10, 0x14 }, /* 10 Mic1 Input Level */
47 { 0x11, 0x14 }, /* 11 Mic2 Input Level */
48 { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
49 { 0x13, 0x00 }, /* 13 Digital Mic Config */
50 { 0x14, 0x00 }, /* 14 Digital Mic Mode */
51 { 0x15, 0x00 }, /* 15 Left ADC Mixer */
52 { 0x16, 0x00 }, /* 16 Right ADC Mixer */
53 { 0x17, 0x03 }, /* 17 Left ADC Level */
54 { 0x18, 0x03 }, /* 18 Right ADC Level */
55 { 0x19, 0x00 }, /* 19 ADC Biquad Level */
56 { 0x1A, 0x00 }, /* 1A ADC Sidetone */
57 { 0x1B, 0x00 }, /* 1B System Clock */
58 { 0x1C, 0x00 }, /* 1C Clock Mode */
59 { 0x1D, 0x00 }, /* 1D Any Clock 1 */
60 { 0x1E, 0x00 }, /* 1E Any Clock 2 */
61 { 0x1F, 0x00 }, /* 1F Any Clock 3 */
62
63 { 0x20, 0x00 }, /* 20 Any Clock 4 */
64 { 0x21, 0x00 }, /* 21 Master Mode */
65 { 0x22, 0x00 }, /* 22 Interface Format */
66 { 0x23, 0x00 }, /* 23 TDM Format 1*/
67 { 0x24, 0x00 }, /* 24 TDM Format 2*/
68 { 0x25, 0x00 }, /* 25 I/O Configuration */
69 { 0x26, 0x80 }, /* 26 Filter Config */
70 { 0x27, 0x00 }, /* 27 DAI Playback Level */
71 { 0x28, 0x00 }, /* 28 EQ Playback Level */
72 { 0x29, 0x00 }, /* 29 Left HP Mixer */
73 { 0x2A, 0x00 }, /* 2A Right HP Mixer */
74 { 0x2B, 0x00 }, /* 2B HP Control */
75 { 0x2C, 0x1A }, /* 2C Left HP Volume */
76 { 0x2D, 0x1A }, /* 2D Right HP Volume */
77 { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
78 { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
79
80 { 0x30, 0x00 }, /* 30 Spk Control */
81 { 0x31, 0x2C }, /* 31 Left Spk Volume */
82 { 0x32, 0x2C }, /* 32 Right Spk Volume */
83 { 0x33, 0x00 }, /* 33 ALC Timing */
84 { 0x34, 0x00 }, /* 34 ALC Compressor */
85 { 0x35, 0x00 }, /* 35 ALC Expander */
86 { 0x36, 0x00 }, /* 36 ALC Gain */
87 { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
88 { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
89 { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
90 { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
91 { 0x3B, 0x00 }, /* 3B Line OutR Control */
92 { 0x3C, 0x15 }, /* 3C Line OutR Volume */
93 { 0x3D, 0x00 }, /* 3D Jack Detect */
94 { 0x3E, 0x00 }, /* 3E Input Enable */
95 { 0x3F, 0x00 }, /* 3F Output Enable */
96
97 { 0x40, 0x00 }, /* 40 Level Control */
98 { 0x41, 0x00 }, /* 41 DSP Filter Enable */
99 { 0x42, 0x00 }, /* 42 Bias Control */
100 { 0x43, 0x00 }, /* 43 DAC Control */
101 { 0x44, 0x06 }, /* 44 ADC Control */
102 { 0x45, 0x00 }, /* 45 Device Shutdown */
103 { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
104 { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
105 { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
106 { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
107 { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
108 { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
109 { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
110 { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
111 { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
112 { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
113
114 { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
115 { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
116 { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
117 { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
118 { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
119 { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
120 { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
121 { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
122 { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
123 { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
124 { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
125 { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
126 { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
127 { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
128 { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
129 { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
130
131 { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
132 { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
133 { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
134 { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
135 { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
136 { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
137 { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
138 { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
139 { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
140 { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
141 { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
142 { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
143 { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
144 { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
145 { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
146 { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
147
148 { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
149 { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
150 { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
151 { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
152 { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
153 { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
154 { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
155 { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
156 { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
157 { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
158 { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
159 { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
160 { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
161 { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
162 { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
163 { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
164
165 { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
166 { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
167 { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
168 { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
169 { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
170 { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
171 { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
172 { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
173 { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
174 { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
175 { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
176 { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
177 { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
178 { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
179 { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
180 { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
181
182 { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
183 { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
184 { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
185 { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
186 { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
187 { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
188 { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
189 { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
190 { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
191 { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
192 { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
193 { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
194 { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
195 { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
196 { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
197 { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
198
199 { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
200 { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
201 { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
202 { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
203 { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
204 { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
205 { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
206 { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
207 { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
208 { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
209 { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
210 { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
211 { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
212 { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
213 { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
214 { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
215
216 { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
217 { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
218 { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
219 { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
220 { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
221 { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
222 { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
223 { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
224 { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
225 { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
226 { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
227 { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
228 { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
229 { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
230 { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
231 { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
232
233 { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
234 { 0xC1, 0x00 }, /* C1 Record TDM Slot */
235 { 0xC2, 0x00 }, /* C2 Sample Rate */
236 { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
237 { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
238 { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
239 { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
240 { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
241 { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
242 { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
243 { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
244 { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
245 { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
246 { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
247 { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
248 { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
249
250 { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
251 { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
252};
253
254static bool max98090_volatile_register(struct device *dev, unsigned int reg)
255{
256 switch (reg) {
Liam Girdwood25b4ab432014-05-16 16:55:20 +0300257 case M98090_REG_SOFTWARE_RESET:
Jerry Wong685e4212013-02-06 11:06:37 -0800258 case M98090_REG_DEVICE_STATUS:
259 case M98090_REG_JACK_STATUS:
260 case M98090_REG_REVISION_ID:
261 return true;
262 default:
263 return false;
264 }
265}
266
267static bool max98090_readable_register(struct device *dev, unsigned int reg)
268{
269 switch (reg) {
270 case M98090_REG_DEVICE_STATUS:
271 case M98090_REG_JACK_STATUS:
272 case M98090_REG_INTERRUPT_S:
273 case M98090_REG_RESERVED:
274 case M98090_REG_LINE_INPUT_CONFIG:
275 case M98090_REG_LINE_INPUT_LEVEL:
276 case M98090_REG_INPUT_MODE:
277 case M98090_REG_MIC1_INPUT_LEVEL:
278 case M98090_REG_MIC2_INPUT_LEVEL:
279 case M98090_REG_MIC_BIAS_VOLTAGE:
280 case M98090_REG_DIGITAL_MIC_ENABLE:
281 case M98090_REG_DIGITAL_MIC_CONFIG:
282 case M98090_REG_LEFT_ADC_MIXER:
283 case M98090_REG_RIGHT_ADC_MIXER:
284 case M98090_REG_LEFT_ADC_LEVEL:
285 case M98090_REG_RIGHT_ADC_LEVEL:
286 case M98090_REG_ADC_BIQUAD_LEVEL:
287 case M98090_REG_ADC_SIDETONE:
288 case M98090_REG_SYSTEM_CLOCK:
289 case M98090_REG_CLOCK_MODE:
290 case M98090_REG_CLOCK_RATIO_NI_MSB:
291 case M98090_REG_CLOCK_RATIO_NI_LSB:
292 case M98090_REG_CLOCK_RATIO_MI_MSB:
293 case M98090_REG_CLOCK_RATIO_MI_LSB:
294 case M98090_REG_MASTER_MODE:
295 case M98090_REG_INTERFACE_FORMAT:
296 case M98090_REG_TDM_CONTROL:
297 case M98090_REG_TDM_FORMAT:
298 case M98090_REG_IO_CONFIGURATION:
299 case M98090_REG_FILTER_CONFIG:
300 case M98090_REG_DAI_PLAYBACK_LEVEL:
301 case M98090_REG_DAI_PLAYBACK_LEVEL_EQ:
302 case M98090_REG_LEFT_HP_MIXER:
303 case M98090_REG_RIGHT_HP_MIXER:
304 case M98090_REG_HP_CONTROL:
305 case M98090_REG_LEFT_HP_VOLUME:
306 case M98090_REG_RIGHT_HP_VOLUME:
307 case M98090_REG_LEFT_SPK_MIXER:
308 case M98090_REG_RIGHT_SPK_MIXER:
309 case M98090_REG_SPK_CONTROL:
310 case M98090_REG_LEFT_SPK_VOLUME:
311 case M98090_REG_RIGHT_SPK_VOLUME:
312 case M98090_REG_DRC_TIMING:
313 case M98090_REG_DRC_COMPRESSOR:
314 case M98090_REG_DRC_EXPANDER:
315 case M98090_REG_DRC_GAIN:
316 case M98090_REG_RCV_LOUTL_MIXER:
317 case M98090_REG_RCV_LOUTL_CONTROL:
318 case M98090_REG_RCV_LOUTL_VOLUME:
319 case M98090_REG_LOUTR_MIXER:
320 case M98090_REG_LOUTR_CONTROL:
321 case M98090_REG_LOUTR_VOLUME:
322 case M98090_REG_JACK_DETECT:
323 case M98090_REG_INPUT_ENABLE:
324 case M98090_REG_OUTPUT_ENABLE:
325 case M98090_REG_LEVEL_CONTROL:
326 case M98090_REG_DSP_FILTER_ENABLE:
327 case M98090_REG_BIAS_CONTROL:
328 case M98090_REG_DAC_CONTROL:
329 case M98090_REG_ADC_CONTROL:
330 case M98090_REG_DEVICE_SHUTDOWN:
331 case M98090_REG_EQUALIZER_BASE ... M98090_REG_EQUALIZER_BASE + 0x68:
332 case M98090_REG_RECORD_BIQUAD_BASE ... M98090_REG_RECORD_BIQUAD_BASE + 0x0E:
333 case M98090_REG_DMIC3_VOLUME:
334 case M98090_REG_DMIC4_VOLUME:
335 case M98090_REG_DMIC34_BQ_PREATTEN:
336 case M98090_REG_RECORD_TDM_SLOT:
337 case M98090_REG_SAMPLE_RATE:
338 case M98090_REG_DMIC34_BIQUAD_BASE ... M98090_REG_DMIC34_BIQUAD_BASE + 0x0E:
Stephen Warrene126a642014-02-13 16:54:24 -0700339 case M98090_REG_REVISION_ID:
Jerry Wong685e4212013-02-06 11:06:37 -0800340 return true;
341 default:
342 return false;
343 }
344}
345
346static int max98090_reset(struct max98090_priv *max98090)
347{
348 int ret;
349
350 /* Reset the codec by writing to this write-only reset register */
351 ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
352 M98090_SWRESET_MASK);
353 if (ret < 0) {
354 dev_err(max98090->codec->dev,
355 "Failed to reset codec: %d\n", ret);
356 return ret;
357 }
358
359 msleep(20);
360 return ret;
361}
362
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200363static const DECLARE_TLV_DB_RANGE(max98090_micboost_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800364 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200365 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
366);
Jerry Wong685e4212013-02-06 11:06:37 -0800367
368static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
369
370static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
371 -600, 600, 0);
372
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200373static const DECLARE_TLV_DB_RANGE(max98090_line_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800374 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200375 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
376);
Jerry Wong685e4212013-02-06 11:06:37 -0800377
378static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
379static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
380
381static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
382static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
383
384static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
385
386static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
387static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
388static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
389static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
Liam Girdwood729af1c2014-05-16 16:55:19 +0300390static const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
Jerry Wong685e4212013-02-06 11:06:37 -0800391
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200392static const DECLARE_TLV_DB_RANGE(max98090_mixout_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800393 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200394 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0)
395);
Jerry Wong685e4212013-02-06 11:06:37 -0800396
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200397static const DECLARE_TLV_DB_RANGE(max98090_hp_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800398 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
399 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
400 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
401 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200402 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
403);
Jerry Wong685e4212013-02-06 11:06:37 -0800404
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200405static const DECLARE_TLV_DB_RANGE(max98090_spk_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800406 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
407 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
408 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
409 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200410 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0)
411);
Jerry Wong685e4212013-02-06 11:06:37 -0800412
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200413static const DECLARE_TLV_DB_RANGE(max98090_rcv_lout_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800414 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
415 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
416 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
417 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200418 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
419);
Jerry Wong685e4212013-02-06 11:06:37 -0800420
421static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
422 struct snd_ctl_elem_value *ucontrol)
423{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100424 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Jerry Wong685e4212013-02-06 11:06:37 -0800425 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
426 struct soc_mixer_control *mc =
427 (struct soc_mixer_control *)kcontrol->private_value;
428 unsigned int mask = (1 << fls(mc->max)) - 1;
429 unsigned int val = snd_soc_read(codec, mc->reg);
430 unsigned int *select;
431
432 switch (mc->reg) {
433 case M98090_REG_MIC1_INPUT_LEVEL:
434 select = &(max98090->pa1en);
435 break;
436 case M98090_REG_MIC2_INPUT_LEVEL:
437 select = &(max98090->pa2en);
438 break;
439 case M98090_REG_ADC_SIDETONE:
440 select = &(max98090->sidetone);
441 break;
442 default:
443 return -EINVAL;
444 }
445
446 val = (val >> mc->shift) & mask;
447
448 if (val >= 1) {
449 /* If on, return the volume */
450 val = val - 1;
451 *select = val;
452 } else {
453 /* If off, return last stored value */
454 val = *select;
455 }
456
457 ucontrol->value.integer.value[0] = val;
458 return 0;
459}
460
461static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
462 struct snd_ctl_elem_value *ucontrol)
463{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100464 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Jerry Wong685e4212013-02-06 11:06:37 -0800465 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
466 struct soc_mixer_control *mc =
467 (struct soc_mixer_control *)kcontrol->private_value;
468 unsigned int mask = (1 << fls(mc->max)) - 1;
469 unsigned int sel = ucontrol->value.integer.value[0];
470 unsigned int val = snd_soc_read(codec, mc->reg);
471 unsigned int *select;
472
473 switch (mc->reg) {
474 case M98090_REG_MIC1_INPUT_LEVEL:
475 select = &(max98090->pa1en);
476 break;
477 case M98090_REG_MIC2_INPUT_LEVEL:
478 select = &(max98090->pa2en);
479 break;
480 case M98090_REG_ADC_SIDETONE:
481 select = &(max98090->sidetone);
482 break;
483 default:
484 return -EINVAL;
485 }
486
487 val = (val >> mc->shift) & mask;
488
489 *select = sel;
490
491 /* Setting a volume is only valid if it is already On */
492 if (val >= 1) {
493 sel = sel + 1;
494 } else {
495 /* Write what was already there */
496 sel = val;
497 }
498
499 snd_soc_update_bits(codec, mc->reg,
500 mask << mc->shift,
501 sel << mc->shift);
502
503 return 0;
504}
505
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530506static const char *max98090_perf_pwr_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800507 { "High Performance", "Low Power" };
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530508static const char *max98090_pwr_perf_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800509 { "Low Power", "High Performance" };
510
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100511static SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
512 M98090_REG_BIAS_CONTROL,
513 M98090_VCM_MODE_SHIFT,
514 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800515
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530516static const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
Jerry Wong685e4212013-02-06 11:06:37 -0800517
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100518static SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
519 M98090_REG_ADC_CONTROL,
520 M98090_OSR128_SHIFT,
521 max98090_osr128_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800522
523static const char *max98090_mode_text[] = { "Voice", "Music" };
524
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100525static SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
526 M98090_REG_FILTER_CONFIG,
527 M98090_MODE_SHIFT,
528 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800529
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100530static SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
531 M98090_REG_FILTER_CONFIG,
532 M98090_FLT_DMIC34MODE_SHIFT,
533 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800534
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530535static const char *max98090_drcatk_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800536 { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
537
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100538static SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
539 M98090_REG_DRC_TIMING,
540 M98090_DRCATK_SHIFT,
541 max98090_drcatk_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800542
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530543static const char *max98090_drcrls_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800544 { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
545
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100546static SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
547 M98090_REG_DRC_TIMING,
548 M98090_DRCRLS_SHIFT,
549 max98090_drcrls_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800550
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530551static const char *max98090_alccmp_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800552 { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
553
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100554static SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
555 M98090_REG_DRC_COMPRESSOR,
556 M98090_DRCCMP_SHIFT,
557 max98090_alccmp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800558
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530559static const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
Jerry Wong685e4212013-02-06 11:06:37 -0800560
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100561static SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
562 M98090_REG_DRC_EXPANDER,
563 M98090_DRCEXP_SHIFT,
564 max98090_drcexp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800565
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100566static SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
567 M98090_REG_DAC_CONTROL,
568 M98090_PERFMODE_SHIFT,
569 max98090_perf_pwr_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800570
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100571static SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
572 M98090_REG_DAC_CONTROL,
573 M98090_DACHP_SHIFT,
574 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800575
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100576static SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
577 M98090_REG_ADC_CONTROL,
578 M98090_ADCHP_SHIFT,
579 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800580
581static const struct snd_kcontrol_new max98090_snd_controls[] = {
582 SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
583
584 SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
585 M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
586
587 SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
588 M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
589 M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
590 max98090_put_enab_tlv, max98090_micboost_tlv),
591
592 SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
593 M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
594 M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
595 max98090_put_enab_tlv, max98090_micboost_tlv),
596
597 SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
598 M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
599 max98090_mic_tlv),
600
601 SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
602 M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
603 max98090_mic_tlv),
604
605 SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
606 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
607 M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
608
609 SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
610 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
611 M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
612
613 SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
614 M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
615 max98090_line_tlv),
616
617 SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
618 M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
619 max98090_line_tlv),
620
621 SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
622 M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
623 SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
624 M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
625
626 SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
627 M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
628 max98090_avg_tlv),
629 SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
630 M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
631 max98090_avg_tlv),
632
633 SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
634 M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
635 max98090_av_tlv),
636 SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
637 M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
638 max98090_av_tlv),
639
640 SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
641 SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
642 M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
643 SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
644
645 SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
646 M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
647 SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
648 M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
649 SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
650 M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
651 SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
652 M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
653 SOC_ENUM("Filter Mode", max98090_mode_enum),
654 SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
655 M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
656 SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
657 M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
658 SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
659 M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
660 SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
661 M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
662 M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
Liam Girdwood729af1c2014-05-16 16:55:19 +0300663 max98090_put_enab_tlv, max98090_sdg_tlv),
Jerry Wong685e4212013-02-06 11:06:37 -0800664 SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
665 M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
666 max98090_dvg_tlv),
667 SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
668 M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
669 max98090_dv_tlv),
670 SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
671 SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
672 M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
673 SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
674 M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
675 SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
676 M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
677 SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
678 M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
679 1),
680 SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
681 M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
682 max98090_dv_tlv),
683
684 SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
685 M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
686 SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
687 SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
688 SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
689 M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
690 max98090_alcmakeup_tlv),
691 SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
692 SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
693 SOC_SINGLE_TLV("ALC Compression Threshold Volume",
694 M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
695 M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
696 SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
697 M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
698 M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
699
700 SOC_ENUM("DAC HP Playback Performance Mode",
701 max98090_dac_perfmode_enum),
702 SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
703
704 SOC_SINGLE_TLV("Headphone Left Mixer Volume",
705 M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
706 M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
707 SOC_SINGLE_TLV("Headphone Right Mixer Volume",
708 M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
709 M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
710
711 SOC_SINGLE_TLV("Speaker Left Mixer Volume",
712 M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
713 M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
714 SOC_SINGLE_TLV("Speaker Right Mixer Volume",
715 M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
716 M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
717
718 SOC_SINGLE_TLV("Receiver Left Mixer Volume",
719 M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
720 M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
721 SOC_SINGLE_TLV("Receiver Right Mixer Volume",
722 M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
723 M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
724
725 SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
726 M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
727 M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
728
729 SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
730 M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
731 M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
732 0, max98090_spk_tlv),
733
734 SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
735 M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
736 M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
737
738 SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
739 M98090_HPLM_SHIFT, 1, 1),
740 SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
741 M98090_HPRM_SHIFT, 1, 1),
742
743 SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
744 M98090_SPLM_SHIFT, 1, 1),
745 SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
746 M98090_SPRM_SHIFT, 1, 1),
747
748 SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
749 M98090_RCVLM_SHIFT, 1, 1),
750 SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
751 M98090_RCVRM_SHIFT, 1, 1),
752
753 SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
754 M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
755 SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
756 M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
757 SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
758 M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
759
760 SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
761 SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
762 M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
763};
764
765static const struct snd_kcontrol_new max98091_snd_controls[] = {
766
767 SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
768 M98090_DMIC34_ZEROPAD_SHIFT,
769 M98090_DMIC34_ZEROPAD_NUM - 1, 0),
770
771 SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
772 SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
773 M98090_FLT_DMIC34HPF_SHIFT,
774 M98090_FLT_DMIC34HPF_NUM - 1, 0),
775
776 SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
777 M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
778 max98090_avg_tlv),
779 SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
780 M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
781 max98090_avg_tlv),
782
783 SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
784 M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
785 max98090_av_tlv),
786 SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
787 M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
788 max98090_av_tlv),
789
790 SND_SOC_BYTES("DMIC34 Biquad Coefficients",
791 M98090_REG_DMIC34_BIQUAD_BASE, 15),
792 SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
793 M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
794
795 SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
796 M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
797 M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
798};
799
800static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
801 struct snd_kcontrol *kcontrol, int event)
802{
Lars-Peter Clausen24445f82014-11-20 21:21:54 +0100803 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Jerry Wong685e4212013-02-06 11:06:37 -0800804 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
805
806 unsigned int val = snd_soc_read(codec, w->reg);
807
808 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
809 val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
810 else
811 val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
812
Jerry Wong685e4212013-02-06 11:06:37 -0800813 if (val >= 1) {
814 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
815 max98090->pa1en = val - 1; /* Update for volatile */
816 } else {
817 max98090->pa2en = val - 1; /* Update for volatile */
818 }
819 }
820
821 switch (event) {
822 case SND_SOC_DAPM_POST_PMU:
823 /* If turning on, set to most recently selected volume */
824 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
825 val = max98090->pa1en + 1;
826 else
827 val = max98090->pa2en + 1;
828 break;
829 case SND_SOC_DAPM_POST_PMD:
830 /* If turning off, turn off */
831 val = 0;
832 break;
833 default:
834 return -EINVAL;
835 }
836
837 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
838 snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
839 val << M98090_MIC_PA1EN_SHIFT);
840 else
841 snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
842 val << M98090_MIC_PA2EN_SHIFT);
843
844 return 0;
845}
846
847static const char *mic1_mux_text[] = { "IN12", "IN56" };
848
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100849static SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
850 M98090_REG_INPUT_MODE,
851 M98090_EXTMIC1_SHIFT,
852 mic1_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800853
854static const struct snd_kcontrol_new max98090_mic1_mux =
855 SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
856
857static const char *mic2_mux_text[] = { "IN34", "IN56" };
858
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100859static SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
860 M98090_REG_INPUT_MODE,
861 M98090_EXTMIC2_SHIFT,
862 mic2_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800863
864static const struct snd_kcontrol_new max98090_mic2_mux =
865 SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
866
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700867static const char *dmic_mux_text[] = { "ADC", "DMIC" };
868
Lars-Peter Clausenba513112014-02-28 08:31:07 +0100869static SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700870
871static const struct snd_kcontrol_new max98090_dmic_mux =
Lars-Peter Clausenaae11372014-04-14 21:30:59 +0200872 SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700873
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530874static const char *max98090_micpre_text[] = { "Off", "On" };
Jerry Wong685e4212013-02-06 11:06:37 -0800875
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100876static SOC_ENUM_SINGLE_DECL(max98090_pa1en_enum,
877 M98090_REG_MIC1_INPUT_LEVEL,
878 M98090_MIC_PA1EN_SHIFT,
879 max98090_micpre_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800880
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100881static SOC_ENUM_SINGLE_DECL(max98090_pa2en_enum,
882 M98090_REG_MIC2_INPUT_LEVEL,
883 M98090_MIC_PA2EN_SHIFT,
884 max98090_micpre_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800885
886/* LINEA mixer switch */
887static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
888 SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
889 M98090_IN1SEEN_SHIFT, 1, 0),
890 SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
891 M98090_IN3SEEN_SHIFT, 1, 0),
892 SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
893 M98090_IN5SEEN_SHIFT, 1, 0),
894 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
895 M98090_IN34DIFF_SHIFT, 1, 0),
896};
897
898/* LINEB mixer switch */
899static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
900 SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
901 M98090_IN2SEEN_SHIFT, 1, 0),
902 SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
903 M98090_IN4SEEN_SHIFT, 1, 0),
904 SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
905 M98090_IN6SEEN_SHIFT, 1, 0),
906 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
907 M98090_IN56DIFF_SHIFT, 1, 0),
908};
909
910/* Left ADC mixer switch */
911static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
912 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
913 M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
914 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
915 M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
916 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
917 M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
918 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
919 M98090_MIXADL_LINEA_SHIFT, 1, 0),
920 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
921 M98090_MIXADL_LINEB_SHIFT, 1, 0),
922 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
923 M98090_MIXADL_MIC1_SHIFT, 1, 0),
924 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
925 M98090_MIXADL_MIC2_SHIFT, 1, 0),
926};
927
928/* Right ADC mixer switch */
929static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
930 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
931 M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
932 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
933 M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
934 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
935 M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
936 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
937 M98090_MIXADR_LINEA_SHIFT, 1, 0),
938 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
939 M98090_MIXADR_LINEB_SHIFT, 1, 0),
940 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
941 M98090_MIXADR_MIC1_SHIFT, 1, 0),
942 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
943 M98090_MIXADR_MIC2_SHIFT, 1, 0),
944};
945
946static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
947
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100948static SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
949 M98090_REG_IO_CONFIGURATION,
950 M98090_LTEN_SHIFT,
951 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800952
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100953static SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
954 M98090_REG_IO_CONFIGURATION,
955 M98090_LTEN_SHIFT,
956 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800957
958static const struct snd_kcontrol_new max98090_ltenl_mux =
959 SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
960
961static const struct snd_kcontrol_new max98090_ltenr_mux =
962 SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
963
964static const char *lben_mux_text[] = { "Normal", "Loopback" };
965
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100966static SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
967 M98090_REG_IO_CONFIGURATION,
968 M98090_LBEN_SHIFT,
969 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800970
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100971static SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
972 M98090_REG_IO_CONFIGURATION,
973 M98090_LBEN_SHIFT,
974 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800975
976static const struct snd_kcontrol_new max98090_lbenl_mux =
977 SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
978
979static const struct snd_kcontrol_new max98090_lbenr_mux =
980 SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
981
982static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
983
984static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
985
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100986static SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
987 M98090_REG_ADC_SIDETONE,
988 M98090_DSTSL_SHIFT,
989 stenl_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800990
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100991static SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
992 M98090_REG_ADC_SIDETONE,
993 M98090_DSTSR_SHIFT,
994 stenr_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800995
996static const struct snd_kcontrol_new max98090_stenl_mux =
997 SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
998
999static const struct snd_kcontrol_new max98090_stenr_mux =
1000 SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
1001
1002/* Left speaker mixer switch */
1003static const struct
1004 snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
1005 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
1006 M98090_MIXSPL_DACL_SHIFT, 1, 0),
1007 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
1008 M98090_MIXSPL_DACR_SHIFT, 1, 0),
1009 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
1010 M98090_MIXSPL_LINEA_SHIFT, 1, 0),
1011 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
1012 M98090_MIXSPL_LINEB_SHIFT, 1, 0),
1013 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
1014 M98090_MIXSPL_MIC1_SHIFT, 1, 0),
1015 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
1016 M98090_MIXSPL_MIC2_SHIFT, 1, 0),
1017};
1018
1019/* Right speaker mixer switch */
1020static const struct
1021 snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
1022 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
1023 M98090_MIXSPR_DACL_SHIFT, 1, 0),
1024 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
1025 M98090_MIXSPR_DACR_SHIFT, 1, 0),
1026 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
1027 M98090_MIXSPR_LINEA_SHIFT, 1, 0),
1028 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
1029 M98090_MIXSPR_LINEB_SHIFT, 1, 0),
1030 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
1031 M98090_MIXSPR_MIC1_SHIFT, 1, 0),
1032 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
1033 M98090_MIXSPR_MIC2_SHIFT, 1, 0),
1034};
1035
1036/* Left headphone mixer switch */
1037static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
1038 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
1039 M98090_MIXHPL_DACL_SHIFT, 1, 0),
1040 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
1041 M98090_MIXHPL_DACR_SHIFT, 1, 0),
1042 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
1043 M98090_MIXHPL_LINEA_SHIFT, 1, 0),
1044 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
1045 M98090_MIXHPL_LINEB_SHIFT, 1, 0),
1046 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
1047 M98090_MIXHPL_MIC1_SHIFT, 1, 0),
1048 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
1049 M98090_MIXHPL_MIC2_SHIFT, 1, 0),
1050};
1051
1052/* Right headphone mixer switch */
1053static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
1054 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
1055 M98090_MIXHPR_DACL_SHIFT, 1, 0),
1056 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
1057 M98090_MIXHPR_DACR_SHIFT, 1, 0),
1058 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
1059 M98090_MIXHPR_LINEA_SHIFT, 1, 0),
1060 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
1061 M98090_MIXHPR_LINEB_SHIFT, 1, 0),
1062 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
1063 M98090_MIXHPR_MIC1_SHIFT, 1, 0),
1064 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
1065 M98090_MIXHPR_MIC2_SHIFT, 1, 0),
1066};
1067
1068/* Left receiver mixer switch */
1069static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
1070 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1071 M98090_MIXRCVL_DACL_SHIFT, 1, 0),
1072 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1073 M98090_MIXRCVL_DACR_SHIFT, 1, 0),
1074 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
1075 M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
1076 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
1077 M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
1078 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
1079 M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
1080 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
1081 M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
1082};
1083
1084/* Right receiver mixer switch */
1085static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
1086 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
1087 M98090_MIXRCVR_DACL_SHIFT, 1, 0),
1088 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
1089 M98090_MIXRCVR_DACR_SHIFT, 1, 0),
1090 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
1091 M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
1092 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
1093 M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
1094 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
1095 M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
1096 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
1097 M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
1098};
1099
1100static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
1101
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001102static SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
1103 M98090_REG_LOUTR_MIXER,
1104 M98090_LINMOD_SHIFT,
1105 linmod_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001106
1107static const struct snd_kcontrol_new max98090_linmod_mux =
1108 SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
1109
1110static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
1111
1112/*
1113 * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
1114 */
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001115static SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
1116 M98090_REG_HP_CONTROL,
1117 M98090_MIXHPLSEL_SHIFT,
1118 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001119
1120static const struct snd_kcontrol_new max98090_mixhplsel_mux =
1121 SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
1122
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001123static SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
1124 M98090_REG_HP_CONTROL,
1125 M98090_MIXHPRSEL_SHIFT,
1126 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001127
1128static const struct snd_kcontrol_new max98090_mixhprsel_mux =
1129 SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
1130
1131static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001132 SND_SOC_DAPM_INPUT("MIC1"),
1133 SND_SOC_DAPM_INPUT("MIC2"),
1134 SND_SOC_DAPM_INPUT("DMICL"),
1135 SND_SOC_DAPM_INPUT("DMICR"),
1136 SND_SOC_DAPM_INPUT("IN1"),
1137 SND_SOC_DAPM_INPUT("IN2"),
1138 SND_SOC_DAPM_INPUT("IN3"),
1139 SND_SOC_DAPM_INPUT("IN4"),
1140 SND_SOC_DAPM_INPUT("IN5"),
1141 SND_SOC_DAPM_INPUT("IN6"),
1142 SND_SOC_DAPM_INPUT("IN12"),
1143 SND_SOC_DAPM_INPUT("IN34"),
1144 SND_SOC_DAPM_INPUT("IN56"),
1145
1146 SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
1147 M98090_MBEN_SHIFT, 0, NULL, 0),
1148 SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
1149 M98090_SHDNN_SHIFT, 0, NULL, 0),
1150 SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
1151 M98090_SDIEN_SHIFT, 0, NULL, 0),
1152 SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
1153 M98090_SDOEN_SHIFT, 0, NULL, 0),
1154 SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1155 M98090_DIGMICL_SHIFT, 0, NULL, 0),
1156 SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1157 M98090_DIGMICR_SHIFT, 0, NULL, 0),
1158 SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
1159 M98090_AHPF_SHIFT, 0, NULL, 0),
1160
1161/*
1162 * Note: Sysclk and misc power supplies are taken care of by SHDN
1163 */
1164
1165 SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
1166 0, 0, &max98090_mic1_mux),
1167
1168 SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
1169 0, 0, &max98090_mic2_mux),
1170
Lars-Peter Clausenaae11372014-04-14 21:30:59 +02001171 SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001172
Jerry Wong685e4212013-02-06 11:06:37 -08001173 SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
1174 M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1175 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1176
1177 SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
1178 M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1179 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1180
1181 SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
1182 &max98090_linea_mixer_controls[0],
1183 ARRAY_SIZE(max98090_linea_mixer_controls)),
1184
1185 SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
1186 &max98090_lineb_mixer_controls[0],
1187 ARRAY_SIZE(max98090_lineb_mixer_controls)),
1188
1189 SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
1190 M98090_LINEAEN_SHIFT, 0, NULL, 0),
1191 SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
1192 M98090_LINEBEN_SHIFT, 0, NULL, 0),
1193
1194 SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
1195 &max98090_left_adc_mixer_controls[0],
1196 ARRAY_SIZE(max98090_left_adc_mixer_controls)),
1197
1198 SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
1199 &max98090_right_adc_mixer_controls[0],
1200 ARRAY_SIZE(max98090_right_adc_mixer_controls)),
1201
1202 SND_SOC_DAPM_ADC("ADCL", NULL, M98090_REG_INPUT_ENABLE,
1203 M98090_ADLEN_SHIFT, 0),
1204 SND_SOC_DAPM_ADC("ADCR", NULL, M98090_REG_INPUT_ENABLE,
1205 M98090_ADREN_SHIFT, 0),
1206
1207 SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
1208 SND_SOC_NOPM, 0, 0),
1209 SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
1210 SND_SOC_NOPM, 0, 0),
1211
1212 SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
1213 0, 0, &max98090_lbenl_mux),
1214
1215 SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
1216 0, 0, &max98090_lbenr_mux),
1217
1218 SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
1219 0, 0, &max98090_ltenl_mux),
1220
1221 SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
1222 0, 0, &max98090_ltenr_mux),
1223
1224 SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
1225 0, 0, &max98090_stenl_mux),
1226
1227 SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
1228 0, 0, &max98090_stenr_mux),
1229
1230 SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
1231 SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
1232
1233 SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
1234 M98090_DALEN_SHIFT, 0),
1235 SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
1236 M98090_DAREN_SHIFT, 0),
1237
1238 SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
1239 &max98090_left_hp_mixer_controls[0],
1240 ARRAY_SIZE(max98090_left_hp_mixer_controls)),
1241
1242 SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
1243 &max98090_right_hp_mixer_controls[0],
1244 ARRAY_SIZE(max98090_right_hp_mixer_controls)),
1245
1246 SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
1247 &max98090_left_speaker_mixer_controls[0],
1248 ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
1249
1250 SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
1251 &max98090_right_speaker_mixer_controls[0],
1252 ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
1253
1254 SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
1255 &max98090_left_rcv_mixer_controls[0],
1256 ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
1257
1258 SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
1259 &max98090_right_rcv_mixer_controls[0],
1260 ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
1261
1262 SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
1263 M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
1264
1265 SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
1266 M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
1267
1268 SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
1269 M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
1270
1271 SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
1272 M98090_HPLEN_SHIFT, 0, NULL, 0),
1273 SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
1274 M98090_HPREN_SHIFT, 0, NULL, 0),
1275
1276 SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
1277 M98090_SPLEN_SHIFT, 0, NULL, 0),
1278 SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
1279 M98090_SPREN_SHIFT, 0, NULL, 0),
1280
1281 SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
1282 M98090_RCVLEN_SHIFT, 0, NULL, 0),
1283 SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
1284 M98090_RCVREN_SHIFT, 0, NULL, 0),
1285
1286 SND_SOC_DAPM_OUTPUT("HPL"),
1287 SND_SOC_DAPM_OUTPUT("HPR"),
1288 SND_SOC_DAPM_OUTPUT("SPKL"),
1289 SND_SOC_DAPM_OUTPUT("SPKR"),
1290 SND_SOC_DAPM_OUTPUT("RCVL"),
1291 SND_SOC_DAPM_OUTPUT("RCVR"),
1292};
1293
1294static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001295 SND_SOC_DAPM_INPUT("DMIC3"),
1296 SND_SOC_DAPM_INPUT("DMIC4"),
1297
1298 SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1299 M98090_DIGMIC3_SHIFT, 0, NULL, 0),
1300 SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1301 M98090_DIGMIC4_SHIFT, 0, NULL, 0),
1302};
1303
1304static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001305 {"MIC1 Input", NULL, "MIC1"},
1306 {"MIC2 Input", NULL, "MIC2"},
1307
Jarkko Nikula4cf703a2014-11-24 15:32:35 +02001308 {"DMICL", NULL, "DMICL_ENA"},
1309 {"DMICL", NULL, "DMICR_ENA"},
1310 {"DMICR", NULL, "DMICL_ENA"},
1311 {"DMICR", NULL, "DMICR_ENA"},
Jerry Wong685e4212013-02-06 11:06:37 -08001312 {"DMICL", NULL, "AHPF"},
1313 {"DMICR", NULL, "AHPF"},
1314
1315 /* MIC1 input mux */
1316 {"MIC1 Mux", "IN12", "IN12"},
1317 {"MIC1 Mux", "IN56", "IN56"},
1318
1319 /* MIC2 input mux */
1320 {"MIC2 Mux", "IN34", "IN34"},
1321 {"MIC2 Mux", "IN56", "IN56"},
1322
1323 {"MIC1 Input", NULL, "MIC1 Mux"},
1324 {"MIC2 Input", NULL, "MIC2 Mux"},
1325
1326 /* Left ADC input mixer */
1327 {"Left ADC Mixer", "IN12 Switch", "IN12"},
1328 {"Left ADC Mixer", "IN34 Switch", "IN34"},
1329 {"Left ADC Mixer", "IN56 Switch", "IN56"},
1330 {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
1331 {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
1332 {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1333 {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1334
1335 /* Right ADC input mixer */
1336 {"Right ADC Mixer", "IN12 Switch", "IN12"},
1337 {"Right ADC Mixer", "IN34 Switch", "IN34"},
1338 {"Right ADC Mixer", "IN56 Switch", "IN56"},
1339 {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
1340 {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
1341 {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1342 {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1343
1344 /* Line A input mixer */
1345 {"LINEA Mixer", "IN1 Switch", "IN1"},
1346 {"LINEA Mixer", "IN3 Switch", "IN3"},
1347 {"LINEA Mixer", "IN5 Switch", "IN5"},
1348 {"LINEA Mixer", "IN34 Switch", "IN34"},
1349
1350 /* Line B input mixer */
1351 {"LINEB Mixer", "IN2 Switch", "IN2"},
1352 {"LINEB Mixer", "IN4 Switch", "IN4"},
1353 {"LINEB Mixer", "IN6 Switch", "IN6"},
1354 {"LINEB Mixer", "IN56 Switch", "IN56"},
1355
1356 {"LINEA Input", NULL, "LINEA Mixer"},
1357 {"LINEB Input", NULL, "LINEB Mixer"},
1358
1359 /* Inputs */
1360 {"ADCL", NULL, "Left ADC Mixer"},
1361 {"ADCR", NULL, "Right ADC Mixer"},
1362 {"ADCL", NULL, "SHDN"},
1363 {"ADCR", NULL, "SHDN"},
1364
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001365 {"DMIC Mux", "ADC", "ADCL"},
1366 {"DMIC Mux", "ADC", "ADCR"},
1367 {"DMIC Mux", "DMIC", "DMICL"},
1368 {"DMIC Mux", "DMIC", "DMICR"},
1369
1370 {"LBENL Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001371 {"LBENL Mux", "Loopback", "LTENL Mux"},
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001372 {"LBENR Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001373 {"LBENR Mux", "Loopback", "LTENR Mux"},
1374
1375 {"AIFOUTL", NULL, "LBENL Mux"},
1376 {"AIFOUTR", NULL, "LBENR Mux"},
1377 {"AIFOUTL", NULL, "SHDN"},
1378 {"AIFOUTR", NULL, "SHDN"},
1379 {"AIFOUTL", NULL, "SDOEN"},
1380 {"AIFOUTR", NULL, "SDOEN"},
1381
1382 {"LTENL Mux", "Normal", "AIFINL"},
1383 {"LTENL Mux", "Loopthrough", "LBENL Mux"},
1384 {"LTENR Mux", "Normal", "AIFINR"},
1385 {"LTENR Mux", "Loopthrough", "LBENR Mux"},
1386
1387 {"DACL", NULL, "LTENL Mux"},
1388 {"DACR", NULL, "LTENR Mux"},
1389
1390 {"STENL Mux", "Sidetone Left", "ADCL"},
1391 {"STENL Mux", "Sidetone Left", "DMICL"},
1392 {"STENR Mux", "Sidetone Right", "ADCR"},
1393 {"STENR Mux", "Sidetone Right", "DMICR"},
Jarkko Nikula48826ee2014-11-24 15:32:36 +02001394 {"DACL", NULL, "STENL Mux"},
Jarkko Nikula418382f2014-11-24 15:32:37 +02001395 {"DACR", NULL, "STENR Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001396
1397 {"AIFINL", NULL, "SHDN"},
1398 {"AIFINR", NULL, "SHDN"},
1399 {"AIFINL", NULL, "SDIEN"},
1400 {"AIFINR", NULL, "SDIEN"},
1401 {"DACL", NULL, "SHDN"},
1402 {"DACR", NULL, "SHDN"},
1403
1404 /* Left headphone output mixer */
1405 {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
1406 {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
1407 {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1408 {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1409 {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
1410 {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
1411
1412 /* Right headphone output mixer */
1413 {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
1414 {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
1415 {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1416 {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1417 {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
1418 {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
1419
1420 /* Left speaker output mixer */
1421 {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
1422 {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
1423 {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1424 {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1425 {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
1426 {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
1427
1428 /* Right speaker output mixer */
1429 {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
1430 {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
1431 {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1432 {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1433 {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
1434 {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
1435
1436 /* Left Receiver output mixer */
1437 {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
1438 {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
1439 {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1440 {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1441 {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
1442 {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
1443
1444 /* Right Receiver output mixer */
1445 {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
1446 {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
1447 {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1448 {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1449 {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
1450 {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
1451
1452 {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
1453
1454 /*
1455 * Disable this for lowest power if bypassing
1456 * the DAC with an analog signal
1457 */
1458 {"HP Left Out", NULL, "DACL"},
1459 {"HP Left Out", NULL, "MIXHPLSEL Mux"},
1460
1461 {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
1462
1463 /*
1464 * Disable this for lowest power if bypassing
1465 * the DAC with an analog signal
1466 */
1467 {"HP Right Out", NULL, "DACR"},
1468 {"HP Right Out", NULL, "MIXHPRSEL Mux"},
1469
1470 {"SPK Left Out", NULL, "Left Speaker Mixer"},
1471 {"SPK Right Out", NULL, "Right Speaker Mixer"},
1472 {"RCV Left Out", NULL, "Left Receiver Mixer"},
1473
1474 {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
1475 {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
1476 {"RCV Right Out", NULL, "LINMOD Mux"},
1477
1478 {"HPL", NULL, "HP Left Out"},
1479 {"HPR", NULL, "HP Right Out"},
1480 {"SPKL", NULL, "SPK Left Out"},
1481 {"SPKR", NULL, "SPK Right Out"},
1482 {"RCVL", NULL, "RCV Left Out"},
1483 {"RCVR", NULL, "RCV Right Out"},
Jerry Wong685e4212013-02-06 11:06:37 -08001484};
1485
1486static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001487 /* DMIC inputs */
1488 {"DMIC3", NULL, "DMIC3_ENA"},
1489 {"DMIC4", NULL, "DMIC4_ENA"},
1490 {"DMIC3", NULL, "AHPF"},
1491 {"DMIC4", NULL, "AHPF"},
Jerry Wong685e4212013-02-06 11:06:37 -08001492};
1493
1494static int max98090_add_widgets(struct snd_soc_codec *codec)
1495{
1496 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen29ca43b2015-05-14 11:20:01 +02001497 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
Jerry Wong685e4212013-02-06 11:06:37 -08001498
1499 snd_soc_add_codec_controls(codec, max98090_snd_controls,
1500 ARRAY_SIZE(max98090_snd_controls));
1501
1502 if (max98090->devtype == MAX98091) {
1503 snd_soc_add_codec_controls(codec, max98091_snd_controls,
1504 ARRAY_SIZE(max98091_snd_controls));
1505 }
1506
1507 snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
1508 ARRAY_SIZE(max98090_dapm_widgets));
1509
1510 snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
1511 ARRAY_SIZE(max98090_dapm_routes));
1512
1513 if (max98090->devtype == MAX98091) {
1514 snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
1515 ARRAY_SIZE(max98091_dapm_widgets));
1516
1517 snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
1518 ARRAY_SIZE(max98091_dapm_routes));
Jerry Wong685e4212013-02-06 11:06:37 -08001519 }
1520
1521 return 0;
1522}
1523
1524static const int pclk_rates[] = {
1525 12000000, 12000000, 13000000, 13000000,
1526 16000000, 16000000, 19200000, 19200000
1527};
1528
1529static const int lrclk_rates[] = {
1530 8000, 16000, 8000, 16000,
1531 8000, 16000, 8000, 16000
1532};
1533
1534static const int user_pclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001535 13000000, 13000000, 19200000, 19200000,
Jerry Wong685e4212013-02-06 11:06:37 -08001536};
1537
1538static const int user_lrclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001539 44100, 48000, 44100, 48000,
Jerry Wong685e4212013-02-06 11:06:37 -08001540};
1541
1542static const unsigned long long ni_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001543 3528, 768, 441, 8
Jerry Wong685e4212013-02-06 11:06:37 -08001544};
1545
1546static const unsigned long long mi_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001547 8125, 1625, 1500, 25
Jerry Wong685e4212013-02-06 11:06:37 -08001548};
1549
1550static void max98090_configure_bclk(struct snd_soc_codec *codec)
1551{
1552 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1553 unsigned long long ni;
1554 int i;
1555
1556 if (!max98090->sysclk) {
1557 dev_err(codec->dev, "No SYSCLK configured\n");
1558 return;
1559 }
1560
1561 if (!max98090->bclk || !max98090->lrclk) {
1562 dev_err(codec->dev, "No audio clocks configured\n");
1563 return;
1564 }
1565
1566 /* Skip configuration when operating as slave */
1567 if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
1568 M98090_MAS_MASK)) {
1569 return;
1570 }
1571
1572 /* Check for supported PCLK to LRCLK ratios */
1573 for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
1574 if ((pclk_rates[i] == max98090->sysclk) &&
1575 (lrclk_rates[i] == max98090->lrclk)) {
1576 dev_dbg(codec->dev,
1577 "Found supported PCLK to LRCLK rates 0x%x\n",
1578 i + 0x8);
1579
1580 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1581 M98090_FREQ_MASK,
1582 (i + 0x8) << M98090_FREQ_SHIFT);
1583 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1584 M98090_USE_M1_MASK, 0);
1585 return;
1586 }
1587 }
1588
1589 /* Check for user calculated MI and NI ratios */
1590 for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
1591 if ((user_pclk_rates[i] == max98090->sysclk) &&
1592 (user_lrclk_rates[i] == max98090->lrclk)) {
1593 dev_dbg(codec->dev,
1594 "Found user supported PCLK to LRCLK rates\n");
1595 dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
1596 i, ni_value[i], mi_value[i]);
1597
1598 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1599 M98090_FREQ_MASK, 0);
1600 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1601 M98090_USE_M1_MASK,
1602 1 << M98090_USE_M1_SHIFT);
1603
1604 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
1605 (ni_value[i] >> 8) & 0x7F);
1606 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
1607 ni_value[i] & 0xFF);
1608 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
1609 (mi_value[i] >> 8) & 0x7F);
1610 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
1611 mi_value[i] & 0xFF);
1612
1613 return;
1614 }
1615 }
1616
1617 /*
1618 * Calculate based on MI = 65536 (not as good as either method above)
1619 */
1620 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1621 M98090_FREQ_MASK, 0);
1622 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1623 M98090_USE_M1_MASK, 0);
1624
1625 /*
1626 * Configure NI when operating as master
1627 * Note: There is a small, but significant audio quality improvement
1628 * by calculating ni and mi.
1629 */
1630 ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
1631 * (unsigned long long int)max98090->lrclk;
1632 do_div(ni, (unsigned long long int)max98090->sysclk);
1633 dev_info(codec->dev, "No better method found\n");
1634 dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
1635 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
1636 (ni >> 8) & 0x7F);
1637 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
1638}
1639
1640static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
1641 unsigned int fmt)
1642{
1643 struct snd_soc_codec *codec = codec_dai->codec;
1644 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1645 struct max98090_cdata *cdata;
1646 u8 regval;
1647
1648 max98090->dai_fmt = fmt;
1649 cdata = &max98090->dai[0];
1650
1651 if (fmt != cdata->fmt) {
1652 cdata->fmt = fmt;
1653
1654 regval = 0;
1655 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1656 case SND_SOC_DAIFMT_CBS_CFS:
1657 /* Set to slave mode PLL - MAS mode off */
1658 snd_soc_write(codec,
1659 M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
1660 snd_soc_write(codec,
1661 M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
1662 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1663 M98090_USE_M1_MASK, 0);
Liam Girdwood541423d2014-05-16 16:55:23 +03001664 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08001665 break;
1666 case SND_SOC_DAIFMT_CBM_CFM:
1667 /* Set to master mode */
1668 if (max98090->tdm_slots == 4) {
1669 /* TDM */
1670 regval |= M98090_MAS_MASK |
1671 M98090_BSEL_64;
1672 } else if (max98090->tdm_slots == 3) {
1673 /* TDM */
1674 regval |= M98090_MAS_MASK |
1675 M98090_BSEL_48;
1676 } else {
1677 /* Few TDM slots, or No TDM */
1678 regval |= M98090_MAS_MASK |
1679 M98090_BSEL_32;
1680 }
Liam Girdwood541423d2014-05-16 16:55:23 +03001681 max98090->master = true;
Jerry Wong685e4212013-02-06 11:06:37 -08001682 break;
1683 case SND_SOC_DAIFMT_CBS_CFM:
1684 case SND_SOC_DAIFMT_CBM_CFS:
1685 default:
1686 dev_err(codec->dev, "DAI clock mode unsupported");
1687 return -EINVAL;
1688 }
1689 snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
1690
1691 regval = 0;
1692 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1693 case SND_SOC_DAIFMT_I2S:
1694 regval |= M98090_DLY_MASK;
1695 break;
1696 case SND_SOC_DAIFMT_LEFT_J:
1697 break;
1698 case SND_SOC_DAIFMT_RIGHT_J:
1699 regval |= M98090_RJ_MASK;
1700 break;
1701 case SND_SOC_DAIFMT_DSP_A:
1702 /* Not supported mode */
1703 default:
1704 dev_err(codec->dev, "DAI format unsupported");
1705 return -EINVAL;
1706 }
1707
1708 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1709 case SND_SOC_DAIFMT_NB_NF:
1710 break;
1711 case SND_SOC_DAIFMT_NB_IF:
1712 regval |= M98090_WCI_MASK;
1713 break;
1714 case SND_SOC_DAIFMT_IB_NF:
1715 regval |= M98090_BCI_MASK;
1716 break;
1717 case SND_SOC_DAIFMT_IB_IF:
1718 regval |= M98090_BCI_MASK|M98090_WCI_MASK;
1719 break;
1720 default:
1721 dev_err(codec->dev, "DAI invert mode unsupported");
1722 return -EINVAL;
1723 }
1724
1725 /*
1726 * This accommodates an inverted logic in the MAX98090 chip
1727 * for Bit Clock Invert (BCI). The inverted logic is only
1728 * seen for the case of TDM mode. The remaining cases have
1729 * normal logic.
1730 */
Sachin Kamat959b6252013-02-21 12:25:00 +05301731 if (max98090->tdm_slots > 1)
Jerry Wong685e4212013-02-06 11:06:37 -08001732 regval ^= M98090_BCI_MASK;
Jerry Wong685e4212013-02-06 11:06:37 -08001733
1734 snd_soc_write(codec,
1735 M98090_REG_INTERFACE_FORMAT, regval);
1736 }
1737
1738 return 0;
1739}
1740
1741static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
1742 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1743{
1744 struct snd_soc_codec *codec = codec_dai->codec;
1745 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1746 struct max98090_cdata *cdata;
1747 cdata = &max98090->dai[0];
1748
1749 if (slots < 0 || slots > 4)
1750 return -EINVAL;
1751
1752 max98090->tdm_slots = slots;
1753 max98090->tdm_width = slot_width;
1754
1755 if (max98090->tdm_slots > 1) {
1756 /* SLOTL SLOTR SLOTDLY */
1757 snd_soc_write(codec, M98090_REG_TDM_FORMAT,
1758 0 << M98090_TDM_SLOTL_SHIFT |
1759 1 << M98090_TDM_SLOTR_SHIFT |
1760 0 << M98090_TDM_SLOTDLY_SHIFT);
1761
1762 /* FSW TDM */
1763 snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
1764 M98090_TDM_MASK,
1765 M98090_TDM_MASK);
1766 }
1767
1768 /*
1769 * Normally advisable to set TDM first, but this permits either order
1770 */
1771 cdata->fmt = 0;
1772 max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
1773
1774 return 0;
1775}
1776
1777static int max98090_set_bias_level(struct snd_soc_codec *codec,
1778 enum snd_soc_bias_level level)
1779{
1780 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1781 int ret;
1782
1783 switch (level) {
1784 case SND_SOC_BIAS_ON:
Jerry Wong685e4212013-02-06 11:06:37 -08001785 break;
1786
1787 case SND_SOC_BIAS_PREPARE:
Tushar Beherab10ab7b2014-05-26 13:58:21 +05301788 /*
1789 * SND_SOC_BIAS_PREPARE is called while preparing for a
1790 * transition to ON or away from ON. If current bias_level
1791 * is SND_SOC_BIAS_ON, then it is preparing for a transition
1792 * away from ON. Disable the clock in that case, otherwise
1793 * enable it.
1794 */
Lars-Peter Clausen29ca43b2015-05-14 11:20:01 +02001795 if (IS_ERR(max98090->mclk))
1796 break;
1797
1798 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_ON)
1799 clk_disable_unprepare(max98090->mclk);
1800 else
1801 clk_prepare_enable(max98090->mclk);
Jerry Wong685e4212013-02-06 11:06:37 -08001802 break;
1803
1804 case SND_SOC_BIAS_STANDBY:
Lars-Peter Clausen29ca43b2015-05-14 11:20:01 +02001805 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
Dylan Reidc42c8922014-02-12 10:24:54 -08001806 ret = regcache_sync(max98090->regmap);
1807 if (ret != 0) {
1808 dev_err(codec->dev,
1809 "Failed to sync cache: %d\n", ret);
1810 return ret;
1811 }
1812 }
1813 break;
1814
Jerry Wong685e4212013-02-06 11:06:37 -08001815 case SND_SOC_BIAS_OFF:
1816 /* Set internal pull-up to lowest power mode */
1817 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
1818 M98090_JDWK_MASK, M98090_JDWK_MASK);
1819 regcache_mark_dirty(max98090->regmap);
1820 break;
1821 }
Jerry Wong685e4212013-02-06 11:06:37 -08001822 return 0;
1823}
1824
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001825static const int dmic_divisors[] = { 2, 3, 4, 5, 6, 8 };
Jerry Wong685e4212013-02-06 11:06:37 -08001826
1827static const int comp_lrclk_rates[] = {
1828 8000, 16000, 32000, 44100, 48000, 96000
1829};
1830
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001831struct dmic_table {
1832 int pclk;
1833 struct {
1834 int freq;
1835 int comp[6]; /* One each for 8, 16, 32, 44.1, 48, and 96 kHz */
1836 } settings[6]; /* One for each dmic divisor. */
Jerry Wong685e4212013-02-06 11:06:37 -08001837};
1838
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001839static const struct dmic_table dmic_table[] = { /* One for each pclk freq. */
1840 {
1841 .pclk = 11289600,
1842 .settings = {
1843 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1844 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1845 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1846 { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
1847 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1848 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1849 },
1850 },
1851 {
1852 .pclk = 12000000,
1853 .settings = {
1854 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1855 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1856 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1857 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1858 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1859 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1860 }
1861 },
1862 {
1863 .pclk = 12288000,
1864 .settings = {
1865 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1866 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1867 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1868 { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
1869 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1870 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1871 }
1872 },
1873 {
1874 .pclk = 13000000,
1875 .settings = {
1876 { .freq = 2, .comp = { 7, 8, 1, 1, 1, 1 } },
1877 { .freq = 1, .comp = { 7, 8, 0, 0, 0, 0 } },
1878 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1879 { .freq = 0, .comp = { 7, 8, 4, 4, 5, 5 } },
1880 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1881 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1882 }
1883 },
1884 {
1885 .pclk = 19200000,
1886 .settings = {
1887 { .freq = 2, .comp = { 0, 0, 0, 0, 0, 0 } },
1888 { .freq = 1, .comp = { 7, 8, 1, 1, 1, 1 } },
1889 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1890 { .freq = 0, .comp = { 7, 8, 2, 2, 3, 3 } },
1891 { .freq = 0, .comp = { 7, 8, 1, 1, 2, 2 } },
1892 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1893 }
1894 },
1895};
1896
1897static int max98090_find_divisor(int target_freq, int pclk)
1898{
1899 int current_diff = INT_MAX;
1900 int test_diff = INT_MAX;
1901 int divisor_index = 0;
1902 int i;
1903
1904 for (i = 0; i < ARRAY_SIZE(dmic_divisors); i++) {
1905 test_diff = abs(target_freq - (pclk / dmic_divisors[i]));
1906 if (test_diff < current_diff) {
1907 current_diff = test_diff;
1908 divisor_index = i;
1909 }
1910 }
1911
1912 return divisor_index;
1913}
1914
1915static int max98090_find_closest_pclk(int pclk)
1916{
1917 int m1;
1918 int m2;
1919 int i;
1920
1921 for (i = 0; i < ARRAY_SIZE(dmic_table); i++) {
1922 if (pclk == dmic_table[i].pclk)
1923 return i;
1924 if (pclk < dmic_table[i].pclk) {
1925 if (i == 0)
1926 return i;
1927 m1 = pclk - dmic_table[i-1].pclk;
1928 m2 = dmic_table[i].pclk - pclk;
1929 if (m1 < m2)
1930 return i - 1;
1931 else
1932 return i;
1933 }
1934 }
1935
1936 return -EINVAL;
1937}
1938
1939static int max98090_configure_dmic(struct max98090_priv *max98090,
1940 int target_dmic_clk, int pclk, int fs)
1941{
1942 int micclk_index;
1943 int pclk_index;
1944 int dmic_freq;
1945 int dmic_comp;
1946 int i;
1947
1948 pclk_index = max98090_find_closest_pclk(pclk);
1949 if (pclk_index < 0)
1950 return pclk_index;
1951
1952 micclk_index = max98090_find_divisor(target_dmic_clk, pclk);
1953
1954 for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
1955 if (fs <= (comp_lrclk_rates[i] + comp_lrclk_rates[i+1]) / 2)
1956 break;
1957 }
1958
1959 dmic_freq = dmic_table[pclk_index].settings[micclk_index].freq;
1960 dmic_comp = dmic_table[pclk_index].settings[micclk_index].comp[i];
1961
1962 regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_ENABLE,
1963 M98090_MICCLK_MASK,
1964 micclk_index << M98090_MICCLK_SHIFT);
1965
1966 regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_CONFIG,
1967 M98090_DMIC_COMP_MASK | M98090_DMIC_FREQ_MASK,
1968 dmic_comp << M98090_DMIC_COMP_SHIFT |
1969 dmic_freq << M98090_DMIC_FREQ_SHIFT);
1970
1971 return 0;
1972}
1973
Jerry Wong685e4212013-02-06 11:06:37 -08001974static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
1975 struct snd_pcm_hw_params *params,
1976 struct snd_soc_dai *dai)
1977{
1978 struct snd_soc_codec *codec = dai->codec;
1979 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1980 struct max98090_cdata *cdata;
Jerry Wong685e4212013-02-06 11:06:37 -08001981
1982 cdata = &max98090->dai[0];
1983 max98090->bclk = snd_soc_params_to_bclk(params);
1984 if (params_channels(params) == 1)
1985 max98090->bclk *= 2;
1986
1987 max98090->lrclk = params_rate(params);
1988
Mark Brown7821afc2014-01-08 20:39:30 +00001989 switch (params_width(params)) {
1990 case 16:
Jerry Wong685e4212013-02-06 11:06:37 -08001991 snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
1992 M98090_WS_MASK, 0);
1993 break;
1994 default:
1995 return -EINVAL;
1996 }
1997
Liam Girdwood541423d2014-05-16 16:55:23 +03001998 if (max98090->master)
1999 max98090_configure_bclk(codec);
Jerry Wong685e4212013-02-06 11:06:37 -08002000
2001 cdata->rate = max98090->lrclk;
2002
2003 /* Update filter mode */
2004 if (max98090->lrclk < 24000)
2005 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
2006 M98090_MODE_MASK, 0);
2007 else
2008 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
2009 M98090_MODE_MASK, M98090_MODE_MASK);
2010
2011 /* Update sample rate mode */
2012 if (max98090->lrclk < 50000)
2013 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
2014 M98090_DHF_MASK, 0);
2015 else
2016 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
2017 M98090_DHF_MASK, M98090_DHF_MASK);
2018
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002019 max98090_configure_dmic(max98090, max98090->dmic_freq, max98090->pclk,
2020 max98090->lrclk);
Jerry Wong685e4212013-02-06 11:06:37 -08002021
2022 return 0;
2023}
2024
2025/*
2026 * PLL / Sysclk
2027 */
2028static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
2029 int clk_id, unsigned int freq, int dir)
2030{
2031 struct snd_soc_codec *codec = dai->codec;
2032 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2033
2034 /* Requested clock frequency is already setup */
2035 if (freq == max98090->sysclk)
2036 return 0;
2037
Tushar Beherab10ab7b2014-05-26 13:58:21 +05302038 if (!IS_ERR(max98090->mclk)) {
2039 freq = clk_round_rate(max98090->mclk, freq);
2040 clk_set_rate(max98090->mclk, freq);
2041 }
2042
Jerry Wong685e4212013-02-06 11:06:37 -08002043 /* Setup clocks for slave mode, and using the PLL
2044 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
2045 * 0x02 (when master clk is 20MHz to 40MHz)..
2046 * 0x03 (when master clk is 40MHz to 60MHz)..
2047 */
Dylan Reidece509c2014-11-03 10:28:56 -08002048 if ((freq >= 10000000) && (freq <= 20000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08002049 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
2050 M98090_PSCLK_DIV1);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002051 max98090->pclk = freq;
Dylan Reidece509c2014-11-03 10:28:56 -08002052 } else if ((freq > 20000000) && (freq <= 40000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08002053 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
2054 M98090_PSCLK_DIV2);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002055 max98090->pclk = freq >> 1;
Dylan Reidece509c2014-11-03 10:28:56 -08002056 } else if ((freq > 40000000) && (freq <= 60000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08002057 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
2058 M98090_PSCLK_DIV4);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002059 max98090->pclk = freq >> 2;
Jerry Wong685e4212013-02-06 11:06:37 -08002060 } else {
2061 dev_err(codec->dev, "Invalid master clock frequency\n");
2062 return -EINVAL;
2063 }
2064
2065 max98090->sysclk = freq;
2066
Jerry Wong685e4212013-02-06 11:06:37 -08002067 return 0;
2068}
2069
2070static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
2071{
2072 struct snd_soc_codec *codec = codec_dai->codec;
2073 int regval;
2074
2075 regval = mute ? M98090_DVM_MASK : 0;
2076 snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
2077 M98090_DVM_MASK, regval);
2078
2079 return 0;
2080}
2081
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002082static int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
2083 struct snd_soc_dai *dai)
2084{
2085 struct snd_soc_codec *codec = dai->codec;
2086 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2087
2088 switch (cmd) {
2089 case SNDRV_PCM_TRIGGER_START:
2090 case SNDRV_PCM_TRIGGER_RESUME:
2091 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2092 if (!max98090->master && dai->active == 1)
2093 queue_delayed_work(system_power_efficient_wq,
2094 &max98090->pll_det_enable_work,
2095 msecs_to_jiffies(10));
2096 break;
2097 case SNDRV_PCM_TRIGGER_STOP:
2098 case SNDRV_PCM_TRIGGER_SUSPEND:
2099 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2100 if (!max98090->master && dai->active == 1)
2101 schedule_work(&max98090->pll_det_disable_work);
2102 break;
2103 default:
2104 break;
2105 }
2106
2107 return 0;
2108}
2109
2110static void max98090_pll_det_enable_work(struct work_struct *work)
2111{
2112 struct max98090_priv *max98090 =
2113 container_of(work, struct max98090_priv,
2114 pll_det_enable_work.work);
2115 struct snd_soc_codec *codec = max98090->codec;
2116 unsigned int status, mask;
2117
2118 /*
2119 * Clear status register in order to clear possibly already occurred
2120 * PLL unlock. If PLL hasn't still locked, the status will be set
2121 * again and PLL unlock interrupt will occur.
2122 * Note this will clear all status bits
2123 */
2124 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2125
2126 /*
2127 * Queue jack work in case jack state has just changed but handler
2128 * hasn't run yet
2129 */
2130 regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2131 status &= mask;
2132 if (status & M98090_JDET_MASK)
2133 queue_delayed_work(system_power_efficient_wq,
2134 &max98090->jack_work,
2135 msecs_to_jiffies(100));
2136
2137 /* Enable PLL unlock interrupt */
2138 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2139 M98090_IULK_MASK,
2140 1 << M98090_IULK_SHIFT);
2141}
2142
2143static void max98090_pll_det_disable_work(struct work_struct *work)
2144{
2145 struct max98090_priv *max98090 =
2146 container_of(work, struct max98090_priv, pll_det_disable_work);
2147 struct snd_soc_codec *codec = max98090->codec;
2148
2149 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2150
2151 /* Disable PLL unlock interrupt */
2152 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2153 M98090_IULK_MASK, 0);
2154}
2155
2156static void max98090_pll_work(struct work_struct *work)
2157{
2158 struct max98090_priv *max98090 =
2159 container_of(work, struct max98090_priv, pll_work);
2160 struct snd_soc_codec *codec = max98090->codec;
2161
2162 if (!snd_soc_codec_is_active(codec))
2163 return;
2164
2165 dev_info(codec->dev, "PLL unlocked\n");
2166
2167 /* Toggle shutdown OFF then ON */
2168 snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
2169 M98090_SHDNN_MASK, 0);
2170 msleep(10);
2171 snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
2172 M98090_SHDNN_MASK, M98090_SHDNN_MASK);
2173
2174 /* Give PLL time to lock */
2175 msleep(10);
2176}
2177
Jerry Wong685e4212013-02-06 11:06:37 -08002178static void max98090_jack_work(struct work_struct *work)
2179{
2180 struct max98090_priv *max98090 = container_of(work,
2181 struct max98090_priv,
2182 jack_work.work);
2183 struct snd_soc_codec *codec = max98090->codec;
Jerry Wong685e4212013-02-06 11:06:37 -08002184 int status = 0;
2185 int reg;
2186
2187 /* Read a second time */
2188 if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
2189
2190 /* Strong pull up allows mic detection */
2191 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
2192 M98090_JDWK_MASK, 0);
2193
2194 msleep(50);
2195
2196 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2197
2198 /* Weak pull up allows only insertion detection */
2199 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
2200 M98090_JDWK_MASK, M98090_JDWK_MASK);
2201 } else {
2202 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2203 }
2204
2205 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2206
2207 switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
2208 case M98090_LSNS_MASK | M98090_JKSNS_MASK:
2209 dev_dbg(codec->dev, "No Headset Detected\n");
2210
2211 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2212
2213 status |= 0;
2214
2215 break;
2216
2217 case 0:
2218 if (max98090->jack_state ==
2219 M98090_JACK_STATE_HEADSET) {
2220
2221 dev_dbg(codec->dev,
2222 "Headset Button Down Detected\n");
2223
2224 /*
2225 * max98090_headset_button_event(codec)
2226 * could be defined, then called here.
2227 */
2228
2229 status |= SND_JACK_HEADSET;
2230 status |= SND_JACK_BTN_0;
2231
2232 break;
2233 }
2234
2235 /* Line is reported as Headphone */
2236 /* Nokia Headset is reported as Headphone */
2237 /* Mono Headphone is reported as Headphone */
2238 dev_dbg(codec->dev, "Headphone Detected\n");
2239
2240 max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
2241
2242 status |= SND_JACK_HEADPHONE;
2243
2244 break;
2245
2246 case M98090_JKSNS_MASK:
2247 dev_dbg(codec->dev, "Headset Detected\n");
2248
2249 max98090->jack_state = M98090_JACK_STATE_HEADSET;
2250
2251 status |= SND_JACK_HEADSET;
2252
2253 break;
2254
2255 default:
2256 dev_dbg(codec->dev, "Unrecognized Jack Status\n");
2257 break;
2258 }
2259
2260 snd_soc_jack_report(max98090->jack, status,
2261 SND_JACK_HEADSET | SND_JACK_BTN_0);
Jerry Wong685e4212013-02-06 11:06:37 -08002262}
2263
2264static irqreturn_t max98090_interrupt(int irq, void *data)
2265{
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002266 struct max98090_priv *max98090 = data;
2267 struct snd_soc_codec *codec = max98090->codec;
Jerry Wong685e4212013-02-06 11:06:37 -08002268 int ret;
2269 unsigned int mask;
2270 unsigned int active;
2271
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002272 /* Treat interrupt before codec is initialized as spurious */
2273 if (codec == NULL)
2274 return IRQ_NONE;
2275
Jerry Wong685e4212013-02-06 11:06:37 -08002276 dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
2277
2278 ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2279
2280 if (ret != 0) {
2281 dev_err(codec->dev,
2282 "failed to read M98090_REG_INTERRUPT_S: %d\n",
2283 ret);
2284 return IRQ_NONE;
2285 }
2286
2287 ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
2288
2289 if (ret != 0) {
2290 dev_err(codec->dev,
2291 "failed to read M98090_REG_DEVICE_STATUS: %d\n",
2292 ret);
2293 return IRQ_NONE;
2294 }
2295
2296 dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
2297 active, mask, active & mask);
2298
2299 active &= mask;
2300
2301 if (!active)
2302 return IRQ_NONE;
2303
Sachin Kamat959b6252013-02-21 12:25:00 +05302304 if (active & M98090_CLD_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002305 dev_err(codec->dev, "M98090_CLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002306
Sachin Kamat959b6252013-02-21 12:25:00 +05302307 if (active & M98090_SLD_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002308 dev_dbg(codec->dev, "M98090_SLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002309
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002310 if (active & M98090_ULK_MASK) {
2311 dev_dbg(codec->dev, "M98090_ULK_MASK\n");
2312 schedule_work(&max98090->pll_work);
2313 }
Jerry Wong685e4212013-02-06 11:06:37 -08002314
2315 if (active & M98090_JDET_MASK) {
2316 dev_dbg(codec->dev, "M98090_JDET_MASK\n");
2317
2318 pm_wakeup_event(codec->dev, 100);
2319
Mark Brown2df7c6a2013-07-18 22:43:00 +01002320 queue_delayed_work(system_power_efficient_wq,
2321 &max98090->jack_work,
2322 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002323 }
2324
Sachin Kamat959b6252013-02-21 12:25:00 +05302325 if (active & M98090_DRCACT_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002326 dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002327
Sachin Kamat959b6252013-02-21 12:25:00 +05302328 if (active & M98090_DRCCLP_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002329 dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002330
2331 return IRQ_HANDLED;
2332}
2333
2334/**
2335 * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
2336 *
2337 * @codec: MAX98090 codec
2338 * @jack: jack to report detection events on
2339 *
2340 * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
2341 * being used to bring out signals to the processor then only platform
2342 * data configuration is needed for MAX98090 and processor GPIOs should
2343 * be configured using snd_soc_jack_add_gpios() instead.
2344 *
2345 * If no jack is supplied detection will be disabled.
2346 */
2347int max98090_mic_detect(struct snd_soc_codec *codec,
2348 struct snd_soc_jack *jack)
2349{
2350 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2351
2352 dev_dbg(codec->dev, "max98090_mic_detect\n");
2353
2354 max98090->jack = jack;
2355 if (jack) {
2356 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2357 M98090_IJDET_MASK,
2358 1 << M98090_IJDET_SHIFT);
2359 } else {
2360 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2361 M98090_IJDET_MASK,
2362 0);
2363 }
2364
2365 /* Send an initial empty report */
2366 snd_soc_jack_report(max98090->jack, 0,
2367 SND_JACK_HEADSET | SND_JACK_BTN_0);
2368
Mark Brown2df7c6a2013-07-18 22:43:00 +01002369 queue_delayed_work(system_power_efficient_wq,
2370 &max98090->jack_work,
2371 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002372
2373 return 0;
2374}
2375EXPORT_SYMBOL_GPL(max98090_mic_detect);
2376
2377#define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
2378#define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
2379
2380static struct snd_soc_dai_ops max98090_dai_ops = {
2381 .set_sysclk = max98090_dai_set_sysclk,
2382 .set_fmt = max98090_dai_set_fmt,
2383 .set_tdm_slot = max98090_set_tdm_slot,
2384 .hw_params = max98090_dai_hw_params,
2385 .digital_mute = max98090_dai_digital_mute,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002386 .trigger = max98090_dai_trigger,
Jerry Wong685e4212013-02-06 11:06:37 -08002387};
2388
2389static struct snd_soc_dai_driver max98090_dai[] = {
2390{
2391 .name = "HiFi",
2392 .playback = {
2393 .stream_name = "HiFi Playback",
2394 .channels_min = 2,
2395 .channels_max = 2,
2396 .rates = MAX98090_RATES,
2397 .formats = MAX98090_FORMATS,
2398 },
2399 .capture = {
2400 .stream_name = "HiFi Capture",
2401 .channels_min = 1,
2402 .channels_max = 2,
2403 .rates = MAX98090_RATES,
2404 .formats = MAX98090_FORMATS,
2405 },
2406 .ops = &max98090_dai_ops,
2407}
2408};
2409
Jerry Wong685e4212013-02-06 11:06:37 -08002410static int max98090_probe(struct snd_soc_codec *codec)
2411{
2412 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2413 struct max98090_cdata *cdata;
Tushar Behera978b6412014-07-04 14:42:16 +05302414 enum max98090_type devtype;
Jerry Wong685e4212013-02-06 11:06:37 -08002415 int ret = 0;
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002416 int err;
2417 unsigned int micbias;
Jerry Wong685e4212013-02-06 11:06:37 -08002418
2419 dev_dbg(codec->dev, "max98090_probe\n");
2420
Tushar Beherab10ab7b2014-05-26 13:58:21 +05302421 max98090->mclk = devm_clk_get(codec->dev, "mclk");
2422 if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
2423 return -EPROBE_DEFER;
2424
Jerry Wong685e4212013-02-06 11:06:37 -08002425 max98090->codec = codec;
2426
Jerry Wong685e4212013-02-06 11:06:37 -08002427 /* Reset the codec, the DSP core, and disable all interrupts */
2428 max98090_reset(max98090);
2429
2430 /* Initialize private data */
2431
2432 max98090->sysclk = (unsigned)-1;
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002433 max98090->pclk = (unsigned)-1;
Liam Girdwood541423d2014-05-16 16:55:23 +03002434 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08002435
2436 cdata = &max98090->dai[0];
2437 cdata->rate = (unsigned)-1;
2438 cdata->fmt = (unsigned)-1;
2439
2440 max98090->lin_state = 0;
2441 max98090->pa1en = 0;
2442 max98090->pa2en = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002443
2444 ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
2445 if (ret < 0) {
2446 dev_err(codec->dev, "Failed to read device revision: %d\n",
2447 ret);
2448 goto err_access;
2449 }
2450
2451 if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302452 devtype = MAX98090;
Jerry Wong685e4212013-02-06 11:06:37 -08002453 dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
2454 } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302455 devtype = MAX98091;
Jerry Wong685e4212013-02-06 11:06:37 -08002456 dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
2457 } else {
Tushar Behera978b6412014-07-04 14:42:16 +05302458 devtype = MAX98090;
Jerry Wong685e4212013-02-06 11:06:37 -08002459 dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
2460 }
2461
Tushar Behera978b6412014-07-04 14:42:16 +05302462 if (max98090->devtype != devtype) {
2463 dev_warn(codec->dev, "Mismatch in DT specified CODEC type.\n");
2464 max98090->devtype = devtype;
2465 }
2466
Jerry Wong685e4212013-02-06 11:06:37 -08002467 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2468
2469 INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002470 INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
2471 max98090_pll_det_enable_work);
2472 INIT_WORK(&max98090->pll_det_disable_work,
2473 max98090_pll_det_disable_work);
2474 INIT_WORK(&max98090->pll_work, max98090_pll_work);
Jerry Wong685e4212013-02-06 11:06:37 -08002475
2476 /* Enable jack detection */
2477 snd_soc_write(codec, M98090_REG_JACK_DETECT,
2478 M98090_JDETEN_MASK | M98090_JDEB_25MS);
2479
Jerry Wong685e4212013-02-06 11:06:37 -08002480 /*
2481 * Clear any old interrupts.
2482 * An old interrupt ocurring prior to installing the ISR
2483 * can keep a new interrupt from generating a trigger.
2484 */
2485 snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
2486
2487 /* High Performance is default */
2488 snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
2489 M98090_DACHP_MASK,
2490 1 << M98090_DACHP_SHIFT);
2491 snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
2492 M98090_PERFMODE_MASK,
2493 0 << M98090_PERFMODE_SHIFT);
2494 snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
2495 M98090_ADCHP_MASK,
2496 1 << M98090_ADCHP_SHIFT);
2497
2498 /* Turn on VCM bandgap reference */
2499 snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
2500 M98090_VCM_MODE_MASK);
2501
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002502 err = device_property_read_u32(codec->dev, "maxim,micbias", &micbias);
2503 if (err) {
2504 micbias = M98090_MBVSEL_2V8;
2505 dev_info(codec->dev, "use default 2.8v micbias\n");
2506 } else if (micbias < M98090_MBVSEL_2V2 || micbias > M98090_MBVSEL_2V8) {
2507 dev_err(codec->dev, "micbias out of range 0x%x\n", micbias);
2508 micbias = M98090_MBVSEL_2V8;
2509 }
2510
Jarkko Nikulaa735d992014-05-16 16:55:24 +03002511 snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002512 M98090_MBVSEL_MASK, micbias);
Jarkko Nikulaa735d992014-05-16 16:55:24 +03002513
Jerry Wong685e4212013-02-06 11:06:37 -08002514 max98090_add_widgets(codec);
2515
2516err_access:
2517 return ret;
2518}
2519
2520static int max98090_remove(struct snd_soc_codec *codec)
2521{
2522 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2523
2524 cancel_delayed_work_sync(&max98090->jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002525 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2526 cancel_work_sync(&max98090->pll_det_disable_work);
2527 cancel_work_sync(&max98090->pll_work);
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002528 max98090->codec = NULL;
Jerry Wong685e4212013-02-06 11:06:37 -08002529
2530 return 0;
2531}
2532
2533static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
2534 .probe = max98090_probe,
2535 .remove = max98090_remove,
2536 .set_bias_level = max98090_set_bias_level,
2537};
2538
2539static const struct regmap_config max98090_regmap = {
2540 .reg_bits = 8,
2541 .val_bits = 8,
2542
2543 .max_register = MAX98090_MAX_REGISTER,
2544 .reg_defaults = max98090_reg,
2545 .num_reg_defaults = ARRAY_SIZE(max98090_reg),
2546 .volatile_reg = max98090_volatile_register,
2547 .readable_reg = max98090_readable_register,
2548 .cache_type = REGCACHE_RBTREE,
2549};
2550
2551static int max98090_i2c_probe(struct i2c_client *i2c,
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002552 const struct i2c_device_id *i2c_id)
Jerry Wong685e4212013-02-06 11:06:37 -08002553{
2554 struct max98090_priv *max98090;
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002555 const struct acpi_device_id *acpi_id;
2556 kernel_ulong_t driver_data = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002557 int ret;
2558
2559 pr_debug("max98090_i2c_probe\n");
2560
2561 max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
2562 GFP_KERNEL);
2563 if (max98090 == NULL)
2564 return -ENOMEM;
2565
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002566 if (ACPI_HANDLE(&i2c->dev)) {
2567 acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
2568 &i2c->dev);
2569 if (!acpi_id) {
2570 dev_err(&i2c->dev, "No driver data\n");
2571 return -EINVAL;
2572 }
2573 driver_data = acpi_id->driver_data;
2574 } else if (i2c_id) {
2575 driver_data = i2c_id->driver_data;
2576 }
2577
2578 max98090->devtype = driver_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002579 i2c_set_clientdata(i2c, max98090);
Jerry Wong685e4212013-02-06 11:06:37 -08002580 max98090->pdata = i2c->dev.platform_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002581
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002582 ret = of_property_read_u32(i2c->dev.of_node, "maxim,dmic-freq",
2583 &max98090->dmic_freq);
2584 if (ret < 0)
2585 max98090->dmic_freq = MAX98090_DEFAULT_DMIC_FREQ;
2586
Sachin Kamata3a6cc82013-02-18 17:02:11 +05302587 max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
Jerry Wong685e4212013-02-06 11:06:37 -08002588 if (IS_ERR(max98090->regmap)) {
2589 ret = PTR_ERR(max98090->regmap);
2590 dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
2591 goto err_enable;
2592 }
2593
Jarkko Nikulaced19332014-09-19 14:48:18 +03002594 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002595 max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2596 "max98090_interrupt", max98090);
2597 if (ret < 0) {
2598 dev_err(&i2c->dev, "request_irq failed: %d\n",
2599 ret);
2600 return ret;
2601 }
2602
Jerry Wong685e4212013-02-06 11:06:37 -08002603 ret = snd_soc_register_codec(&i2c->dev,
2604 &soc_codec_dev_max98090, max98090_dai,
2605 ARRAY_SIZE(max98090_dai));
Jerry Wong685e4212013-02-06 11:06:37 -08002606err_enable:
2607 return ret;
2608}
2609
Caesar Wangc6b424f2015-04-08 19:05:56 +08002610static void max98090_i2c_shutdown(struct i2c_client *i2c)
2611{
2612 struct max98090_priv *max98090 = dev_get_drvdata(&i2c->dev);
2613
2614 /*
2615 * Enable volume smoothing, disable zero cross. This will cause
2616 * a quick 40ms ramp to mute on shutdown.
2617 */
2618 regmap_write(max98090->regmap,
2619 M98090_REG_LEVEL_CONTROL, M98090_VSENN_MASK);
2620 regmap_write(max98090->regmap,
2621 M98090_REG_DEVICE_SHUTDOWN, 0x00);
2622 msleep(40);
2623}
2624
Jerry Wong685e4212013-02-06 11:06:37 -08002625static int max98090_i2c_remove(struct i2c_client *client)
2626{
Caesar Wangc6b424f2015-04-08 19:05:56 +08002627 max98090_i2c_shutdown(client);
Jerry Wong685e4212013-02-06 11:06:37 -08002628 snd_soc_unregister_codec(&client->dev);
Jerry Wong685e4212013-02-06 11:06:37 -08002629 return 0;
2630}
2631
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01002632#ifdef CONFIG_PM
Jerry Wong685e4212013-02-06 11:06:37 -08002633static int max98090_runtime_resume(struct device *dev)
2634{
2635 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2636
2637 regcache_cache_only(max98090->regmap, false);
2638
Liam Girdwood25b4ab432014-05-16 16:55:20 +03002639 max98090_reset(max98090);
2640
Jerry Wong685e4212013-02-06 11:06:37 -08002641 regcache_sync(max98090->regmap);
2642
2643 return 0;
2644}
2645
2646static int max98090_runtime_suspend(struct device *dev)
2647{
2648 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2649
2650 regcache_cache_only(max98090->regmap, true);
2651
2652 return 0;
2653}
Mark Brown3722dc82013-06-05 19:33:03 +01002654#endif
Jerry Wong685e4212013-02-06 11:06:37 -08002655
Thierry Reding121eb442014-07-07 15:18:19 +02002656#ifdef CONFIG_PM_SLEEP
Liam Girdwood46b0e972014-05-16 16:55:21 +03002657static int max98090_resume(struct device *dev)
2658{
2659 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2660 unsigned int status;
2661
Liam Girdwoodf1c0bc92014-05-16 16:55:22 +03002662 regcache_mark_dirty(max98090->regmap);
2663
Liam Girdwood46b0e972014-05-16 16:55:21 +03002664 max98090_reset(max98090);
2665
2666 /* clear IRQ status */
2667 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2668
2669 regcache_sync(max98090->regmap);
2670
2671 return 0;
2672}
2673
2674static int max98090_suspend(struct device *dev)
2675{
2676 return 0;
2677}
2678#endif
2679
Sachin Kamat3e12af72013-02-18 17:02:12 +05302680static const struct dev_pm_ops max98090_pm = {
Jerry Wong685e4212013-02-06 11:06:37 -08002681 SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
2682 max98090_runtime_resume, NULL)
Liam Girdwood46b0e972014-05-16 16:55:21 +03002683 SET_SYSTEM_SLEEP_PM_OPS(max98090_suspend, max98090_resume)
Jerry Wong685e4212013-02-06 11:06:37 -08002684};
2685
2686static const struct i2c_device_id max98090_i2c_id[] = {
2687 { "max98090", MAX98090 },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302688 { "max98091", MAX98091 },
Jerry Wong685e4212013-02-06 11:06:37 -08002689 { }
2690};
2691MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
2692
Stephen Warren2951f932014-03-31 12:38:18 -06002693static const struct of_device_id max98090_of_match[] = {
2694 { .compatible = "maxim,max98090", },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302695 { .compatible = "maxim,max98091", },
Stephen Warren2951f932014-03-31 12:38:18 -06002696 { }
2697};
2698MODULE_DEVICE_TABLE(of, max98090_of_match);
2699
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002700#ifdef CONFIG_ACPI
Mathias Krause8610d092015-06-13 14:25:13 +02002701static const struct acpi_device_id max98090_acpi_match[] = {
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002702 { "193C9890", MAX98090 },
2703 { }
2704};
2705MODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
2706#endif
2707
Jerry Wong685e4212013-02-06 11:06:37 -08002708static struct i2c_driver max98090_i2c_driver = {
2709 .driver = {
2710 .name = "max98090",
2711 .owner = THIS_MODULE,
2712 .pm = &max98090_pm,
Stephen Warren2951f932014-03-31 12:38:18 -06002713 .of_match_table = of_match_ptr(max98090_of_match),
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002714 .acpi_match_table = ACPI_PTR(max98090_acpi_match),
Jerry Wong685e4212013-02-06 11:06:37 -08002715 },
2716 .probe = max98090_i2c_probe,
Caesar Wangc6b424f2015-04-08 19:05:56 +08002717 .shutdown = max98090_i2c_shutdown,
Jerry Wong685e4212013-02-06 11:06:37 -08002718 .remove = max98090_i2c_remove,
2719 .id_table = max98090_i2c_id,
2720};
2721
2722module_i2c_driver(max98090_i2c_driver);
2723
2724MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
2725MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
2726MODULE_LICENSE("GPL");