blob: 0f705bfd76b4a3ded42389cf3fe757abe7672578 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
Mark Brown2159ad932012-10-11 11:54:02 +090035#include "wm_adsp.h"
36
37#define adsp_crit(_dsp, fmt, ...) \
38 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
39#define adsp_err(_dsp, fmt, ...) \
40 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_warn(_dsp, fmt, ...) \
42 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_info(_dsp, fmt, ...) \
44 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_dbg(_dsp, fmt, ...) \
46 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47
48#define ADSP1_CONTROL_1 0x00
49#define ADSP1_CONTROL_2 0x02
50#define ADSP1_CONTROL_3 0x03
51#define ADSP1_CONTROL_4 0x04
52#define ADSP1_CONTROL_5 0x06
53#define ADSP1_CONTROL_6 0x07
54#define ADSP1_CONTROL_7 0x08
55#define ADSP1_CONTROL_8 0x09
56#define ADSP1_CONTROL_9 0x0A
57#define ADSP1_CONTROL_10 0x0B
58#define ADSP1_CONTROL_11 0x0C
59#define ADSP1_CONTROL_12 0x0D
60#define ADSP1_CONTROL_13 0x0F
61#define ADSP1_CONTROL_14 0x10
62#define ADSP1_CONTROL_15 0x11
63#define ADSP1_CONTROL_16 0x12
64#define ADSP1_CONTROL_17 0x13
65#define ADSP1_CONTROL_18 0x14
66#define ADSP1_CONTROL_19 0x16
67#define ADSP1_CONTROL_20 0x17
68#define ADSP1_CONTROL_21 0x18
69#define ADSP1_CONTROL_22 0x1A
70#define ADSP1_CONTROL_23 0x1B
71#define ADSP1_CONTROL_24 0x1C
72#define ADSP1_CONTROL_25 0x1E
73#define ADSP1_CONTROL_26 0x20
74#define ADSP1_CONTROL_27 0x21
75#define ADSP1_CONTROL_28 0x22
76#define ADSP1_CONTROL_29 0x23
77#define ADSP1_CONTROL_30 0x24
78#define ADSP1_CONTROL_31 0x26
79
80/*
81 * ADSP1 Control 19
82 */
83#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
84#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86
87
88/*
89 * ADSP1 Control 30
90 */
91#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
92#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
96#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
99#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
100#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
103#define ADSP1_START 0x0001 /* DSP1_START */
104#define ADSP1_START_MASK 0x0001 /* DSP1_START */
105#define ADSP1_START_SHIFT 0 /* DSP1_START */
106#define ADSP1_START_WIDTH 1 /* DSP1_START */
107
Chris Rattray94e205b2013-01-18 08:43:09 +0000108/*
109 * ADSP1 Control 31
110 */
111#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
112#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
114
Mark Brown2d30b572013-01-28 20:18:17 +0800115#define ADSP2_CONTROL 0x0
116#define ADSP2_CLOCKING 0x1
117#define ADSP2_STATUS1 0x4
118#define ADSP2_WDMA_CONFIG_1 0x30
119#define ADSP2_WDMA_CONFIG_2 0x31
120#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900121
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100122#define ADSP2_SCRATCH0 0x40
123#define ADSP2_SCRATCH1 0x41
124#define ADSP2_SCRATCH2 0x42
125#define ADSP2_SCRATCH3 0x43
126
Mark Brown2159ad932012-10-11 11:54:02 +0900127/*
128 * ADSP2 Control
129 */
130
131#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
132#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
133#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
134#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
135#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
136#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
137#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
138#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
139#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
140#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
141#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
142#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
143#define ADSP2_START 0x0001 /* DSP1_START */
144#define ADSP2_START_MASK 0x0001 /* DSP1_START */
145#define ADSP2_START_SHIFT 0 /* DSP1_START */
146#define ADSP2_START_WIDTH 1 /* DSP1_START */
147
148/*
Mark Brown973838a2012-11-28 17:20:32 +0000149 * ADSP2 clocking
150 */
151#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
152#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
153#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
154
155/*
Mark Brown2159ad932012-10-11 11:54:02 +0900156 * ADSP2 Status 1
157 */
158#define ADSP2_RAM_RDY 0x0001
159#define ADSP2_RAM_RDY_MASK 0x0001
160#define ADSP2_RAM_RDY_SHIFT 0
161#define ADSP2_RAM_RDY_WIDTH 1
162
Charles Keepax9ee78752016-05-02 13:57:36 +0100163#define ADSP_MAX_STD_CTRL_SIZE 512
164
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000165#define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
166#define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000167#define WM_ADSP_ACKED_CTL_MIN_VALUE 0
168#define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000169
170/*
171 * Event control messages
172 */
173#define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
174
Mark Browncf17c832013-01-30 14:37:23 +0800175struct wm_adsp_buf {
176 struct list_head list;
177 void *buf;
178};
179
180static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
181 struct list_head *list)
182{
183 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
184
185 if (buf == NULL)
186 return NULL;
187
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000188 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800189 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000190 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800191 return NULL;
192 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000193 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800194
195 if (list)
196 list_add_tail(&buf->list, list);
197
198 return buf;
199}
200
201static void wm_adsp_buf_free(struct list_head *list)
202{
203 while (!list_empty(list)) {
204 struct wm_adsp_buf *buf = list_first_entry(list,
205 struct wm_adsp_buf,
206 list);
207 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000208 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800209 kfree(buf);
210 }
211}
212
Charles Keepax04d13002015-11-26 14:01:52 +0000213#define WM_ADSP_FW_MBC_VSS 0
214#define WM_ADSP_FW_HIFI 1
215#define WM_ADSP_FW_TX 2
216#define WM_ADSP_FW_TX_SPK 3
217#define WM_ADSP_FW_RX 4
218#define WM_ADSP_FW_RX_ANC 5
219#define WM_ADSP_FW_CTRL 6
220#define WM_ADSP_FW_ASR 7
221#define WM_ADSP_FW_TRACE 8
222#define WM_ADSP_FW_SPK_PROT 9
223#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000224
Charles Keepax04d13002015-11-26 14:01:52 +0000225#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800226
Mark Brown1023dbd2013-01-11 22:58:28 +0000227static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000228 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
229 [WM_ADSP_FW_HIFI] = "MasterHiFi",
230 [WM_ADSP_FW_TX] = "Tx",
231 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
232 [WM_ADSP_FW_RX] = "Rx",
233 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
234 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
235 [WM_ADSP_FW_ASR] = "ASR Assist",
236 [WM_ADSP_FW_TRACE] = "Dbg Trace",
237 [WM_ADSP_FW_SPK_PROT] = "Protection",
238 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000239};
240
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000241struct wm_adsp_system_config_xm_hdr {
242 __be32 sys_enable;
243 __be32 fw_id;
244 __be32 fw_rev;
245 __be32 boot_status;
246 __be32 watchdog;
247 __be32 dma_buffer_size;
248 __be32 rdma[6];
249 __be32 wdma[8];
250 __be32 build_job_name[3];
251 __be32 build_job_number;
252};
253
254struct wm_adsp_alg_xm_struct {
255 __be32 magic;
256 __be32 smoothing;
257 __be32 threshold;
258 __be32 host_buf_ptr;
259 __be32 start_seq;
260 __be32 high_water_mark;
261 __be32 low_water_mark;
262 __be64 smoothed_power;
263};
264
265struct wm_adsp_buffer {
266 __be32 X_buf_base; /* XM base addr of first X area */
267 __be32 X_buf_size; /* Size of 1st X area in words */
268 __be32 X_buf_base2; /* XM base addr of 2nd X area */
269 __be32 X_buf_brk; /* Total X size in words */
270 __be32 Y_buf_base; /* YM base addr of Y area */
271 __be32 wrap; /* Total size X and Y in words */
272 __be32 high_water_mark; /* Point at which IRQ is asserted */
273 __be32 irq_count; /* bits 1-31 count IRQ assertions */
274 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
275 __be32 next_write_index; /* word index of next write */
276 __be32 next_read_index; /* word index of next read */
277 __be32 error; /* error if any */
278 __be32 oldest_block_index; /* word index of oldest surviving */
279 __be32 requested_rewind; /* how many blocks rewind was done */
280 __be32 reserved_space; /* internal */
281 __be32 min_free; /* min free space since stream start */
282 __be32 blocks_written[2]; /* total blocks written (64 bit) */
283 __be32 words_written[2]; /* total words written (64 bit) */
284};
285
Charles Keepax721be3b2016-05-04 17:11:56 +0100286struct wm_adsp_compr;
287
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000288struct wm_adsp_compr_buf {
289 struct wm_adsp *dsp;
Charles Keepax721be3b2016-05-04 17:11:56 +0100290 struct wm_adsp_compr *compr;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000291
292 struct wm_adsp_buffer_region *regions;
293 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000294
295 u32 error;
296 u32 irq_count;
297 int read_index;
298 int avail;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000299};
300
Charles Keepax406abc92015-12-15 11:29:45 +0000301struct wm_adsp_compr {
302 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000303 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000304
305 struct snd_compr_stream *stream;
306 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000307
Charles Keepax83a40ce2016-01-06 12:33:19 +0000308 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000309 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000310
311 unsigned int sample_rate;
Charles Keepax406abc92015-12-15 11:29:45 +0000312};
313
314#define WM_ADSP_DATA_WORD_SIZE 3
315
316#define WM_ADSP_MIN_FRAGMENTS 1
317#define WM_ADSP_MAX_FRAGMENTS 256
318#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
319#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
320
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000321#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
322
323#define HOST_BUFFER_FIELD(field) \
324 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
325
326#define ALG_XM_FIELD(field) \
327 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
328
329static int wm_adsp_buffer_init(struct wm_adsp *dsp);
330static int wm_adsp_buffer_free(struct wm_adsp *dsp);
331
332struct wm_adsp_buffer_region {
333 unsigned int offset;
334 unsigned int cumulative_size;
335 unsigned int mem_type;
336 unsigned int base_addr;
337};
338
339struct wm_adsp_buffer_region_def {
340 unsigned int mem_type;
341 unsigned int base_offset;
342 unsigned int size_offset;
343};
344
Charles Keepax3a9686c2016-02-01 15:22:34 +0000345static const struct wm_adsp_buffer_region_def default_regions[] = {
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000346 {
347 .mem_type = WMFW_ADSP2_XM,
348 .base_offset = HOST_BUFFER_FIELD(X_buf_base),
349 .size_offset = HOST_BUFFER_FIELD(X_buf_size),
350 },
351 {
352 .mem_type = WMFW_ADSP2_XM,
353 .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
354 .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
355 },
356 {
357 .mem_type = WMFW_ADSP2_YM,
358 .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
359 .size_offset = HOST_BUFFER_FIELD(wrap),
360 },
361};
362
Charles Keepax406abc92015-12-15 11:29:45 +0000363struct wm_adsp_fw_caps {
364 u32 id;
365 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000366 int num_regions;
Charles Keepax3a9686c2016-02-01 15:22:34 +0000367 const struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000368};
369
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000370static const struct wm_adsp_fw_caps ctrl_caps[] = {
Charles Keepax406abc92015-12-15 11:29:45 +0000371 {
372 .id = SND_AUDIOCODEC_BESPOKE,
373 .desc = {
374 .max_ch = 1,
375 .sample_rates = { 16000 },
376 .num_sample_rates = 1,
377 .formats = SNDRV_PCM_FMTBIT_S16_LE,
378 },
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000379 .num_regions = ARRAY_SIZE(default_regions),
380 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000381 },
382};
383
Charles Keepax7ce42832016-01-21 17:52:59 +0000384static const struct wm_adsp_fw_caps trace_caps[] = {
385 {
386 .id = SND_AUDIOCODEC_BESPOKE,
387 .desc = {
388 .max_ch = 8,
389 .sample_rates = {
390 4000, 8000, 11025, 12000, 16000, 22050,
391 24000, 32000, 44100, 48000, 64000, 88200,
392 96000, 176400, 192000
393 },
394 .num_sample_rates = 15,
395 .formats = SNDRV_PCM_FMTBIT_S16_LE,
396 },
397 .num_regions = ARRAY_SIZE(default_regions),
398 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000399 },
400};
401
402static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000403 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000404 int compr_direction;
405 int num_caps;
406 const struct wm_adsp_fw_caps *caps;
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100407 bool voice_trigger;
Mark Brown1023dbd2013-01-11 22:58:28 +0000408} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000409 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
410 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
411 [WM_ADSP_FW_TX] = { .file = "tx" },
412 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
413 [WM_ADSP_FW_RX] = { .file = "rx" },
414 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000415 [WM_ADSP_FW_CTRL] = {
416 .file = "ctrl",
417 .compr_direction = SND_COMPRESS_CAPTURE,
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000418 .num_caps = ARRAY_SIZE(ctrl_caps),
419 .caps = ctrl_caps,
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100420 .voice_trigger = true,
Charles Keepax406abc92015-12-15 11:29:45 +0000421 },
Charles Keepax04d13002015-11-26 14:01:52 +0000422 [WM_ADSP_FW_ASR] = { .file = "asr" },
Charles Keepax7ce42832016-01-21 17:52:59 +0000423 [WM_ADSP_FW_TRACE] = {
424 .file = "trace",
425 .compr_direction = SND_COMPRESS_CAPTURE,
426 .num_caps = ARRAY_SIZE(trace_caps),
427 .caps = trace_caps,
428 },
Charles Keepax04d13002015-11-26 14:01:52 +0000429 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
430 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000431};
432
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100433struct wm_coeff_ctl_ops {
434 int (*xget)(struct snd_kcontrol *kcontrol,
435 struct snd_ctl_elem_value *ucontrol);
436 int (*xput)(struct snd_kcontrol *kcontrol,
437 struct snd_ctl_elem_value *ucontrol);
438 int (*xinfo)(struct snd_kcontrol *kcontrol,
439 struct snd_ctl_elem_info *uinfo);
440};
441
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100442struct wm_coeff_ctl {
443 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100444 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100445 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100446 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100447 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100448 unsigned int enabled:1;
449 struct list_head list;
450 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100451 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100452 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100453 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100454 struct snd_kcontrol *kcontrol;
Charles Keepax9ee78752016-05-02 13:57:36 +0100455 struct soc_bytes_ext bytes_ext;
Charles Keepax26c22a12015-04-20 13:52:45 +0100456 unsigned int flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +0000457 unsigned int type;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100458};
459
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000460static const char *wm_adsp_mem_region_name(unsigned int type)
461{
462 switch (type) {
463 case WMFW_ADSP1_PM:
464 return "PM";
465 case WMFW_ADSP1_DM:
466 return "DM";
467 case WMFW_ADSP2_XM:
468 return "XM";
469 case WMFW_ADSP2_YM:
470 return "YM";
471 case WMFW_ADSP1_ZM:
472 return "ZM";
473 default:
474 return NULL;
475 }
476}
477
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100478#ifdef CONFIG_DEBUG_FS
479static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
480{
481 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
482
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100483 kfree(dsp->wmfw_file_name);
484 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100485}
486
487static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
488{
489 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
490
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100491 kfree(dsp->bin_file_name);
492 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100493}
494
495static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
496{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100497 kfree(dsp->wmfw_file_name);
498 kfree(dsp->bin_file_name);
499 dsp->wmfw_file_name = NULL;
500 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100501}
502
503static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
504 char __user *user_buf,
505 size_t count, loff_t *ppos)
506{
507 struct wm_adsp *dsp = file->private_data;
508 ssize_t ret;
509
Charles Keepax078e7182015-12-08 16:08:26 +0000510 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100511
Charles Keepax28823eb2016-09-20 13:52:32 +0100512 if (!dsp->wmfw_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100513 ret = 0;
514 else
515 ret = simple_read_from_buffer(user_buf, count, ppos,
516 dsp->wmfw_file_name,
517 strlen(dsp->wmfw_file_name));
518
Charles Keepax078e7182015-12-08 16:08:26 +0000519 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100520 return ret;
521}
522
523static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
524 char __user *user_buf,
525 size_t count, loff_t *ppos)
526{
527 struct wm_adsp *dsp = file->private_data;
528 ssize_t ret;
529
Charles Keepax078e7182015-12-08 16:08:26 +0000530 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100531
Charles Keepax28823eb2016-09-20 13:52:32 +0100532 if (!dsp->bin_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100533 ret = 0;
534 else
535 ret = simple_read_from_buffer(user_buf, count, ppos,
536 dsp->bin_file_name,
537 strlen(dsp->bin_file_name));
538
Charles Keepax078e7182015-12-08 16:08:26 +0000539 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100540 return ret;
541}
542
543static const struct {
544 const char *name;
545 const struct file_operations fops;
546} wm_adsp_debugfs_fops[] = {
547 {
548 .name = "wmfw_file_name",
549 .fops = {
550 .open = simple_open,
551 .read = wm_adsp_debugfs_wmfw_read,
552 },
553 },
554 {
555 .name = "bin_file_name",
556 .fops = {
557 .open = simple_open,
558 .read = wm_adsp_debugfs_bin_read,
559 },
560 },
561};
562
563static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
564 struct snd_soc_codec *codec)
565{
566 struct dentry *root = NULL;
567 char *root_name;
568 int i;
569
570 if (!codec->component.debugfs_root) {
571 adsp_err(dsp, "No codec debugfs root\n");
572 goto err;
573 }
574
575 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
576 if (!root_name)
577 goto err;
578
579 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
580 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
581 kfree(root_name);
582
583 if (!root)
584 goto err;
585
Charles Keepax28823eb2016-09-20 13:52:32 +0100586 if (!debugfs_create_bool("booted", S_IRUGO, root, &dsp->booted))
587 goto err;
588
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100589 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
590 goto err;
591
592 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
593 goto err;
594
595 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
596 &dsp->fw_id_version))
597 goto err;
598
599 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
600 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
601 S_IRUGO, root, dsp,
602 &wm_adsp_debugfs_fops[i].fops))
603 goto err;
604 }
605
606 dsp->debugfs_root = root;
607 return;
608
609err:
610 debugfs_remove_recursive(root);
611 adsp_err(dsp, "Failed to create debugfs\n");
612}
613
614static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
615{
616 wm_adsp_debugfs_clear(dsp);
617 debugfs_remove_recursive(dsp->debugfs_root);
618}
619#else
620static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
621 struct snd_soc_codec *codec)
622{
623}
624
625static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
626{
627}
628
629static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
630 const char *s)
631{
632}
633
634static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
635 const char *s)
636{
637}
638
639static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
640{
641}
642#endif
643
Mark Brown1023dbd2013-01-11 22:58:28 +0000644static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100647 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000648 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100649 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000650
Takashi Iwai15c66572016-02-29 18:01:18 +0100651 ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000652
653 return 0;
654}
655
656static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
657 struct snd_ctl_elem_value *ucontrol)
658{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100659 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000660 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100661 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000662 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000663
Takashi Iwai15c66572016-02-29 18:01:18 +0100664 if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000665 return 0;
666
Takashi Iwai15c66572016-02-29 18:01:18 +0100667 if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
Mark Brown1023dbd2013-01-11 22:58:28 +0000668 return -EINVAL;
669
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000670 mutex_lock(&dsp[e->shift_l].pwr_lock);
671
Charles Keepax28823eb2016-09-20 13:52:32 +0100672 if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000673 ret = -EBUSY;
674 else
Takashi Iwai15c66572016-02-29 18:01:18 +0100675 dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000676
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000677 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000678
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000679 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000680}
681
682static const struct soc_enum wm_adsp_fw_enum[] = {
683 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
684 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
685 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
686 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
687};
688
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100689const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000690 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
691 wm_adsp_fw_get, wm_adsp_fw_put),
692 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
693 wm_adsp_fw_get, wm_adsp_fw_put),
694 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
695 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100696 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
697 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000698};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100699EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad932012-10-11 11:54:02 +0900700
701static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
702 int type)
703{
704 int i;
705
706 for (i = 0; i < dsp->num_mems; i++)
707 if (dsp->mem[i].type == type)
708 return &dsp->mem[i];
709
710 return NULL;
711}
712
Charles Keepax3809f002015-04-13 13:27:54 +0100713static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000714 unsigned int offset)
715{
Charles Keepax3809f002015-04-13 13:27:54 +0100716 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100717 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100718 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000719 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100720 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000721 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100722 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000723 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100724 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000725 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100726 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000727 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100728 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000729 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100730 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000731 return offset;
732 }
733}
734
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100735static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
736{
737 u16 scratch[4];
738 int ret;
739
740 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
741 scratch, sizeof(scratch));
742 if (ret) {
743 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
744 return;
745 }
746
747 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
748 be16_to_cpu(scratch[0]),
749 be16_to_cpu(scratch[1]),
750 be16_to_cpu(scratch[2]),
751 be16_to_cpu(scratch[3]));
752}
753
Charles Keepax9ee78752016-05-02 13:57:36 +0100754static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
755{
756 return container_of(ext, struct wm_coeff_ctl, bytes_ext);
757}
758
Charles Keepax7585a5b2015-12-08 16:08:25 +0000759static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100760 struct snd_ctl_elem_info *uinfo)
761{
Charles Keepax9ee78752016-05-02 13:57:36 +0100762 struct soc_bytes_ext *bytes_ext =
763 (struct soc_bytes_ext *)kctl->private_value;
764 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100765
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000766 switch (ctl->type) {
767 case WMFW_CTL_TYPE_ACKED:
768 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
769 uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
770 uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
771 uinfo->value.integer.step = 1;
772 uinfo->count = 1;
773 break;
774 default:
775 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
776 uinfo->count = ctl->len;
777 break;
778 }
779
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100780 return 0;
781}
782
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000783static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
784 unsigned int event_id)
785{
786 struct wm_adsp *dsp = ctl->dsp;
787 u32 val = cpu_to_be32(event_id);
788 unsigned int reg;
789 int i, ret;
790
791 ret = wm_coeff_base_reg(ctl, &reg);
792 if (ret)
793 return ret;
794
795 adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
796 event_id, ctl->alg_region.alg,
797 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
798
799 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
800 if (ret) {
801 adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
802 return ret;
803 }
804
805 /*
806 * Poll for ack, we initially poll at ~1ms intervals for firmwares
807 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
808 * to ack instantly so we do the first 1ms delay before reading the
809 * control to avoid a pointless bus transaction
810 */
811 for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
812 switch (i) {
813 case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
814 usleep_range(1000, 2000);
815 i++;
816 break;
817 default:
818 usleep_range(10000, 20000);
819 i += 10;
820 break;
821 }
822
823 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
824 if (ret) {
825 adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
826 return ret;
827 }
828
829 if (val == 0) {
830 adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
831 return 0;
832 }
833 }
834
835 adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
836 reg, ctl->alg_region.alg,
837 wm_adsp_mem_region_name(ctl->alg_region.type),
838 ctl->offset);
839
840 return -ETIMEDOUT;
841}
842
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100843static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100844 const void *buf, size_t len)
845{
Charles Keepax3809f002015-04-13 13:27:54 +0100846 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100847 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100848 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100849 void *scratch;
850 int ret;
851 unsigned int reg;
852
Charles Keepax3809f002015-04-13 13:27:54 +0100853 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100854 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100855 adsp_err(dsp, "No base for region %x\n",
856 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100857 return -EINVAL;
858 }
859
Charles Keepax23237362015-04-13 13:28:02 +0100860 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100861 reg = wm_adsp_region_to_reg(mem, reg);
862
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000863 scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100864 if (!scratch)
865 return -ENOMEM;
866
Charles Keepax3809f002015-04-13 13:27:54 +0100867 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000868 len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100869 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100870 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000871 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100872 kfree(scratch);
873 return ret;
874 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000875 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100876
877 kfree(scratch);
878
879 return 0;
880}
881
Charles Keepax7585a5b2015-12-08 16:08:25 +0000882static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100883 struct snd_ctl_elem_value *ucontrol)
884{
Charles Keepax9ee78752016-05-02 13:57:36 +0100885 struct soc_bytes_ext *bytes_ext =
886 (struct soc_bytes_ext *)kctl->private_value;
887 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100888 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000889 int ret = 0;
890
891 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100892
893 memcpy(ctl->cache, p, ctl->len);
894
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000895 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100896 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +0000897 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100898
Charles Keepax168d10e2015-12-08 16:08:27 +0000899 mutex_unlock(&ctl->dsp->pwr_lock);
900
901 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100902}
903
Charles Keepax9ee78752016-05-02 13:57:36 +0100904static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
905 const unsigned int __user *bytes, unsigned int size)
906{
907 struct soc_bytes_ext *bytes_ext =
908 (struct soc_bytes_ext *)kctl->private_value;
909 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
910 int ret = 0;
911
912 mutex_lock(&ctl->dsp->pwr_lock);
913
914 if (copy_from_user(ctl->cache, bytes, size)) {
915 ret = -EFAULT;
916 } else {
917 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100918 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +0100919 ret = wm_coeff_write_control(ctl, ctl->cache, size);
920 }
921
922 mutex_unlock(&ctl->dsp->pwr_lock);
923
924 return ret;
925}
926
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000927static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
928 struct snd_ctl_elem_value *ucontrol)
929{
930 struct soc_bytes_ext *bytes_ext =
931 (struct soc_bytes_ext *)kctl->private_value;
932 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
933 unsigned int val = ucontrol->value.integer.value[0];
934 int ret;
935
936 if (val == 0)
937 return 0; /* 0 means no event */
938
939 mutex_lock(&ctl->dsp->pwr_lock);
940
941 if (ctl->enabled)
942 ret = wm_coeff_write_acked_control(ctl, val);
943 else
944 ret = -EPERM;
945
946 mutex_unlock(&ctl->dsp->pwr_lock);
947
948 return ret;
949}
950
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100951static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100952 void *buf, size_t len)
953{
Charles Keepax3809f002015-04-13 13:27:54 +0100954 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100955 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100956 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100957 void *scratch;
958 int ret;
959 unsigned int reg;
960
Charles Keepax3809f002015-04-13 13:27:54 +0100961 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100962 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100963 adsp_err(dsp, "No base for region %x\n",
964 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100965 return -EINVAL;
966 }
967
Charles Keepax23237362015-04-13 13:28:02 +0100968 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100969 reg = wm_adsp_region_to_reg(mem, reg);
970
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000971 scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100972 if (!scratch)
973 return -ENOMEM;
974
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000975 ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100976 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100977 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Charles Keepax5602a642016-03-10 10:46:07 +0000978 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100979 kfree(scratch);
980 return ret;
981 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000982 adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100983
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000984 memcpy(buf, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100985 kfree(scratch);
986
987 return 0;
988}
989
Charles Keepax7585a5b2015-12-08 16:08:25 +0000990static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100991 struct snd_ctl_elem_value *ucontrol)
992{
Charles Keepax9ee78752016-05-02 13:57:36 +0100993 struct soc_bytes_ext *bytes_ext =
994 (struct soc_bytes_ext *)kctl->private_value;
995 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100996 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000997 int ret = 0;
998
999 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001000
Charles Keepax26c22a12015-04-20 13:52:45 +01001001 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001002 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001003 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001004 else
Charles Keepax168d10e2015-12-08 16:08:27 +00001005 ret = -EPERM;
1006 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001007 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepaxbc1765d2015-12-17 10:05:59 +00001008 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1009
Charles Keepax168d10e2015-12-08 16:08:27 +00001010 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001011 }
1012
Charles Keepax168d10e2015-12-08 16:08:27 +00001013 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +01001014
Charles Keepax168d10e2015-12-08 16:08:27 +00001015 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001016}
1017
Charles Keepax9ee78752016-05-02 13:57:36 +01001018static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1019 unsigned int __user *bytes, unsigned int size)
1020{
1021 struct soc_bytes_ext *bytes_ext =
1022 (struct soc_bytes_ext *)kctl->private_value;
1023 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1024 int ret = 0;
1025
1026 mutex_lock(&ctl->dsp->pwr_lock);
1027
1028 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001029 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001030 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1031 else
1032 ret = -EPERM;
1033 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001034 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001035 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1036 }
1037
1038 if (!ret && copy_to_user(bytes, ctl->cache, size))
1039 ret = -EFAULT;
1040
1041 mutex_unlock(&ctl->dsp->pwr_lock);
1042
1043 return ret;
1044}
1045
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001046static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1047 struct snd_ctl_elem_value *ucontrol)
1048{
1049 /*
1050 * Although it's not useful to read an acked control, we must satisfy
1051 * user-side assumptions that all controls are readable and that a
1052 * write of the same value should be filtered out (it's valid to send
1053 * the same event number again to the firmware). We therefore return 0,
1054 * meaning "no event" so valid event numbers will always be a change
1055 */
1056 ucontrol->value.integer.value[0] = 0;
1057
1058 return 0;
1059}
1060
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001061struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +01001062 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001063 struct wm_coeff_ctl *ctl;
1064 struct work_struct work;
1065};
1066
Charles Keepax9ee78752016-05-02 13:57:36 +01001067static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1068{
1069 unsigned int out, rd, wr, vol;
1070
1071 if (len > ADSP_MAX_STD_CTRL_SIZE) {
1072 rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1073 wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1074 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1075
1076 out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1077 } else {
1078 rd = SNDRV_CTL_ELEM_ACCESS_READ;
1079 wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1080 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1081
1082 out = 0;
1083 }
1084
1085 if (in) {
1086 if (in & WMFW_CTL_FLAG_READABLE)
1087 out |= rd;
1088 if (in & WMFW_CTL_FLAG_WRITEABLE)
1089 out |= wr;
1090 if (in & WMFW_CTL_FLAG_VOLATILE)
1091 out |= vol;
1092 } else {
1093 out |= rd | wr | vol;
1094 }
1095
1096 return out;
1097}
1098
Charles Keepax3809f002015-04-13 13:27:54 +01001099static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001100{
1101 struct snd_kcontrol_new *kcontrol;
1102 int ret;
1103
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001104 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001105 return -EINVAL;
1106
1107 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1108 if (!kcontrol)
1109 return -ENOMEM;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001110
1111 kcontrol->name = ctl->name;
1112 kcontrol->info = wm_coeff_info;
Charles Keepax9ee78752016-05-02 13:57:36 +01001113 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1114 kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1115 kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
Charles Keepax9ee78752016-05-02 13:57:36 +01001116 kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001117
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001118 switch (ctl->type) {
1119 case WMFW_CTL_TYPE_ACKED:
1120 kcontrol->get = wm_coeff_get_acked;
1121 kcontrol->put = wm_coeff_put_acked;
1122 break;
1123 default:
1124 kcontrol->get = wm_coeff_get;
1125 kcontrol->put = wm_coeff_put;
1126
1127 ctl->bytes_ext.max = ctl->len;
1128 ctl->bytes_ext.get = wm_coeff_tlv_get;
1129 ctl->bytes_ext.put = wm_coeff_tlv_put;
1130 break;
1131 }
1132
Charles Keepax7d00cd92016-02-19 14:44:43 +00001133 ret = snd_soc_add_card_controls(dsp->card, kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001134 if (ret < 0)
1135 goto err_kcontrol;
1136
1137 kfree(kcontrol);
1138
Charles Keepax7d00cd92016-02-19 14:44:43 +00001139 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card, ctl->name);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001140
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001141 return 0;
1142
1143err_kcontrol:
1144 kfree(kcontrol);
1145 return ret;
1146}
1147
Charles Keepaxb21acc12015-04-13 13:28:01 +01001148static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1149{
1150 struct wm_coeff_ctl *ctl;
1151 int ret;
1152
1153 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1154 if (!ctl->enabled || ctl->set)
1155 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001156 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1157 continue;
1158
Charles Keepax7d00cd92016-02-19 14:44:43 +00001159 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001160 if (ret < 0)
1161 return ret;
1162 }
1163
1164 return 0;
1165}
1166
1167static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1168{
1169 struct wm_coeff_ctl *ctl;
1170 int ret;
1171
1172 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1173 if (!ctl->enabled)
1174 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001175 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001176 ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001177 if (ret < 0)
1178 return ret;
1179 }
1180 }
1181
1182 return 0;
1183}
1184
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001185static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1186 unsigned int event)
1187{
1188 struct wm_coeff_ctl *ctl;
1189 int ret;
1190
1191 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1192 if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1193 continue;
1194
1195 ret = wm_coeff_write_acked_control(ctl, event);
1196 if (ret)
1197 adsp_warn(dsp,
1198 "Failed to send 0x%x event to alg 0x%x (%d)\n",
1199 event, ctl->alg_region.alg, ret);
1200 }
1201}
1202
Charles Keepaxb21acc12015-04-13 13:28:01 +01001203static void wm_adsp_ctl_work(struct work_struct *work)
1204{
1205 struct wmfw_ctl_work *ctl_work = container_of(work,
1206 struct wmfw_ctl_work,
1207 work);
1208
1209 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1210 kfree(ctl_work);
1211}
1212
Richard Fitzgerald66225e92016-04-27 14:58:27 +01001213static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1214{
1215 kfree(ctl->cache);
1216 kfree(ctl->name);
1217 kfree(ctl);
1218}
1219
Charles Keepaxb21acc12015-04-13 13:28:01 +01001220static int wm_adsp_create_control(struct wm_adsp *dsp,
1221 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +01001222 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +01001223 const char *subname, unsigned int subname_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001224 unsigned int flags, unsigned int type)
Charles Keepaxb21acc12015-04-13 13:28:01 +01001225{
1226 struct wm_coeff_ctl *ctl;
1227 struct wmfw_ctl_work *ctl_work;
1228 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001229 const char *region_name;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001230 int ret;
1231
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001232 region_name = wm_adsp_mem_region_name(alg_region->type);
1233 if (!region_name) {
Charles Keepax23237362015-04-13 13:28:02 +01001234 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001235 return -EINVAL;
1236 }
1237
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001238 switch (dsp->fw_ver) {
1239 case 0:
1240 case 1:
1241 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
1242 dsp->num, region_name, alg_region->alg);
1243 break;
1244 default:
1245 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1246 "DSP%d%c %.12s %x", dsp->num, *region_name,
1247 wm_adsp_fw_text[dsp->fw], alg_region->alg);
1248
1249 /* Truncate the subname from the start if it is too long */
1250 if (subname) {
1251 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1252 int skip = 0;
1253
1254 if (subname_len > avail)
1255 skip = subname_len - avail;
1256
1257 snprintf(name + ret,
1258 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
1259 subname_len - skip, subname + skip);
1260 }
1261 break;
1262 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001263
Charles Keepax7585a5b2015-12-08 16:08:25 +00001264 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +01001265 if (!strcmp(ctl->name, name)) {
1266 if (!ctl->enabled)
1267 ctl->enabled = 1;
1268 return 0;
1269 }
1270 }
1271
1272 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1273 if (!ctl)
1274 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001275 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001276 ctl->alg_region = *alg_region;
1277 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1278 if (!ctl->name) {
1279 ret = -ENOMEM;
1280 goto err_ctl;
1281 }
1282 ctl->enabled = 1;
1283 ctl->set = 0;
1284 ctl->ops.xget = wm_coeff_get;
1285 ctl->ops.xput = wm_coeff_put;
1286 ctl->dsp = dsp;
1287
Charles Keepax26c22a12015-04-20 13:52:45 +01001288 ctl->flags = flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001289 ctl->type = type;
Charles Keepax23237362015-04-13 13:28:02 +01001290 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001291 ctl->len = len;
1292 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1293 if (!ctl->cache) {
1294 ret = -ENOMEM;
1295 goto err_ctl_name;
1296 }
1297
Charles Keepax23237362015-04-13 13:28:02 +01001298 list_add(&ctl->list, &dsp->ctl_list);
1299
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001300 if (flags & WMFW_CTL_FLAG_SYS)
1301 return 0;
1302
Charles Keepaxb21acc12015-04-13 13:28:01 +01001303 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1304 if (!ctl_work) {
1305 ret = -ENOMEM;
1306 goto err_ctl_cache;
1307 }
1308
1309 ctl_work->dsp = dsp;
1310 ctl_work->ctl = ctl;
1311 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1312 schedule_work(&ctl_work->work);
1313
1314 return 0;
1315
1316err_ctl_cache:
1317 kfree(ctl->cache);
1318err_ctl_name:
1319 kfree(ctl->name);
1320err_ctl:
1321 kfree(ctl);
1322
1323 return ret;
1324}
1325
Charles Keepax23237362015-04-13 13:28:02 +01001326struct wm_coeff_parsed_alg {
1327 int id;
1328 const u8 *name;
1329 int name_len;
1330 int ncoeff;
1331};
1332
1333struct wm_coeff_parsed_coeff {
1334 int offset;
1335 int mem_type;
1336 const u8 *name;
1337 int name_len;
1338 int ctl_type;
1339 int flags;
1340 int len;
1341};
1342
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001343static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1344{
1345 int length;
1346
1347 switch (bytes) {
1348 case 1:
1349 length = **pos;
1350 break;
1351 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001352 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001353 break;
1354 default:
1355 return 0;
1356 }
1357
1358 if (str)
1359 *str = *pos + bytes;
1360
1361 *pos += ((length + bytes) + 3) & ~0x03;
1362
1363 return length;
1364}
1365
1366static int wm_coeff_parse_int(int bytes, const u8 **pos)
1367{
1368 int val = 0;
1369
1370 switch (bytes) {
1371 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001372 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001373 break;
1374 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001375 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001376 break;
1377 default:
1378 break;
1379 }
1380
1381 *pos += bytes;
1382
1383 return val;
1384}
1385
Charles Keepax23237362015-04-13 13:28:02 +01001386static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1387 struct wm_coeff_parsed_alg *blk)
1388{
1389 const struct wmfw_adsp_alg_data *raw;
1390
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001391 switch (dsp->fw_ver) {
1392 case 0:
1393 case 1:
1394 raw = (const struct wmfw_adsp_alg_data *)*data;
1395 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001396
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001397 blk->id = le32_to_cpu(raw->id);
1398 blk->name = raw->name;
1399 blk->name_len = strlen(raw->name);
1400 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1401 break;
1402 default:
1403 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1404 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1405 &blk->name);
1406 wm_coeff_parse_string(sizeof(u16), data, NULL);
1407 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1408 break;
1409 }
Charles Keepax23237362015-04-13 13:28:02 +01001410
1411 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1412 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1413 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1414}
1415
1416static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1417 struct wm_coeff_parsed_coeff *blk)
1418{
1419 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001420 const u8 *tmp;
1421 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001422
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001423 switch (dsp->fw_ver) {
1424 case 0:
1425 case 1:
1426 raw = (const struct wmfw_adsp_coeff_data *)*data;
1427 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001428
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001429 blk->offset = le16_to_cpu(raw->hdr.offset);
1430 blk->mem_type = le16_to_cpu(raw->hdr.type);
1431 blk->name = raw->name;
1432 blk->name_len = strlen(raw->name);
1433 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1434 blk->flags = le16_to_cpu(raw->flags);
1435 blk->len = le32_to_cpu(raw->len);
1436 break;
1437 default:
1438 tmp = *data;
1439 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1440 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1441 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1442 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1443 &blk->name);
1444 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1445 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1446 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1447 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1448 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1449
1450 *data = *data + sizeof(raw->hdr) + length;
1451 break;
1452 }
Charles Keepax23237362015-04-13 13:28:02 +01001453
1454 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1455 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1456 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1457 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1458 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1459 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1460}
1461
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001462static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1463 const struct wm_coeff_parsed_coeff *coeff_blk,
1464 unsigned int f_required,
1465 unsigned int f_illegal)
1466{
1467 if ((coeff_blk->flags & f_illegal) ||
1468 ((coeff_blk->flags & f_required) != f_required)) {
1469 adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1470 coeff_blk->flags, coeff_blk->ctl_type);
1471 return -EINVAL;
1472 }
1473
1474 return 0;
1475}
1476
Charles Keepax23237362015-04-13 13:28:02 +01001477static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1478 const struct wmfw_region *region)
1479{
1480 struct wm_adsp_alg_region alg_region = {};
1481 struct wm_coeff_parsed_alg alg_blk;
1482 struct wm_coeff_parsed_coeff coeff_blk;
1483 const u8 *data = region->data;
1484 int i, ret;
1485
1486 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1487 for (i = 0; i < alg_blk.ncoeff; i++) {
1488 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1489
1490 switch (coeff_blk.ctl_type) {
1491 case SNDRV_CTL_ELEM_TYPE_BYTES:
1492 break;
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001493 case WMFW_CTL_TYPE_ACKED:
1494 if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1495 continue; /* ignore */
1496
1497 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1498 WMFW_CTL_FLAG_VOLATILE |
1499 WMFW_CTL_FLAG_WRITEABLE |
1500 WMFW_CTL_FLAG_READABLE,
1501 0);
1502 if (ret)
1503 return -EINVAL;
1504 break;
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001505 case WMFW_CTL_TYPE_HOSTEVENT:
1506 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1507 WMFW_CTL_FLAG_SYS |
1508 WMFW_CTL_FLAG_VOLATILE |
1509 WMFW_CTL_FLAG_WRITEABLE |
1510 WMFW_CTL_FLAG_READABLE,
1511 0);
1512 if (ret)
1513 return -EINVAL;
1514 break;
Charles Keepax23237362015-04-13 13:28:02 +01001515 default:
1516 adsp_err(dsp, "Unknown control type: %d\n",
1517 coeff_blk.ctl_type);
1518 return -EINVAL;
1519 }
1520
1521 alg_region.type = coeff_blk.mem_type;
1522 alg_region.alg = alg_blk.id;
1523
1524 ret = wm_adsp_create_control(dsp, &alg_region,
1525 coeff_blk.offset,
1526 coeff_blk.len,
1527 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001528 coeff_blk.name_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001529 coeff_blk.flags,
1530 coeff_blk.ctl_type);
Charles Keepax23237362015-04-13 13:28:02 +01001531 if (ret < 0)
1532 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1533 coeff_blk.name_len, coeff_blk.name, ret);
1534 }
1535
1536 return 0;
1537}
1538
Mark Brown2159ad932012-10-11 11:54:02 +09001539static int wm_adsp_load(struct wm_adsp *dsp)
1540{
Mark Browncf17c832013-01-30 14:37:23 +08001541 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001542 const struct firmware *firmware;
1543 struct regmap *regmap = dsp->regmap;
1544 unsigned int pos = 0;
1545 const struct wmfw_header *header;
1546 const struct wmfw_adsp1_sizes *adsp1_sizes;
1547 const struct wmfw_adsp2_sizes *adsp2_sizes;
1548 const struct wmfw_footer *footer;
1549 const struct wmfw_region *region;
1550 const struct wm_adsp_region *mem;
1551 const char *region_name;
1552 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001553 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001554 unsigned int reg;
1555 int regions = 0;
1556 int ret, offset, type, sizes;
1557
1558 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1559 if (file == NULL)
1560 return -ENOMEM;
1561
Mark Brown1023dbd2013-01-11 22:58:28 +00001562 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1563 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001564 file[PAGE_SIZE - 1] = '\0';
1565
1566 ret = request_firmware(&firmware, file, dsp->dev);
1567 if (ret != 0) {
1568 adsp_err(dsp, "Failed to request '%s'\n", file);
1569 goto out;
1570 }
1571 ret = -EINVAL;
1572
1573 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1574 if (pos >= firmware->size) {
1575 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1576 file, firmware->size);
1577 goto out_fw;
1578 }
1579
Charles Keepax7585a5b2015-12-08 16:08:25 +00001580 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001581
1582 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1583 adsp_err(dsp, "%s: invalid magic\n", file);
1584 goto out_fw;
1585 }
1586
Charles Keepax23237362015-04-13 13:28:02 +01001587 switch (header->ver) {
1588 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001589 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1590 file, header->ver);
1591 break;
Charles Keepax23237362015-04-13 13:28:02 +01001592 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001593 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001594 break;
1595 default:
Mark Brown2159ad932012-10-11 11:54:02 +09001596 adsp_err(dsp, "%s: unknown file format %d\n",
1597 file, header->ver);
1598 goto out_fw;
1599 }
Charles Keepax23237362015-04-13 13:28:02 +01001600
Dimitris Papastamos36269922013-11-01 15:56:57 +00001601 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001602 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001603
1604 if (header->core != dsp->type) {
1605 adsp_err(dsp, "%s: invalid core %d != %d\n",
1606 file, header->core, dsp->type);
1607 goto out_fw;
1608 }
1609
1610 switch (dsp->type) {
1611 case WMFW_ADSP1:
1612 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1613 adsp1_sizes = (void *)&(header[1]);
1614 footer = (void *)&(adsp1_sizes[1]);
1615 sizes = sizeof(*adsp1_sizes);
1616
1617 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1618 file, le32_to_cpu(adsp1_sizes->dm),
1619 le32_to_cpu(adsp1_sizes->pm),
1620 le32_to_cpu(adsp1_sizes->zm));
1621 break;
1622
1623 case WMFW_ADSP2:
1624 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1625 adsp2_sizes = (void *)&(header[1]);
1626 footer = (void *)&(adsp2_sizes[1]);
1627 sizes = sizeof(*adsp2_sizes);
1628
1629 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1630 file, le32_to_cpu(adsp2_sizes->xm),
1631 le32_to_cpu(adsp2_sizes->ym),
1632 le32_to_cpu(adsp2_sizes->pm),
1633 le32_to_cpu(adsp2_sizes->zm));
1634 break;
1635
1636 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001637 WARN(1, "Unknown DSP type");
Mark Brown2159ad932012-10-11 11:54:02 +09001638 goto out_fw;
1639 }
1640
1641 if (le32_to_cpu(header->len) != sizeof(*header) +
1642 sizes + sizeof(*footer)) {
1643 adsp_err(dsp, "%s: unexpected header length %d\n",
1644 file, le32_to_cpu(header->len));
1645 goto out_fw;
1646 }
1647
1648 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1649 le64_to_cpu(footer->timestamp));
1650
1651 while (pos < firmware->size &&
1652 pos - firmware->size > sizeof(*region)) {
1653 region = (void *)&(firmware->data[pos]);
1654 region_name = "Unknown";
1655 reg = 0;
1656 text = NULL;
1657 offset = le32_to_cpu(region->offset) & 0xffffff;
1658 type = be32_to_cpu(region->type) & 0xff;
1659 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001660
Mark Brown2159ad932012-10-11 11:54:02 +09001661 switch (type) {
1662 case WMFW_NAME_TEXT:
1663 region_name = "Firmware name";
1664 text = kzalloc(le32_to_cpu(region->len) + 1,
1665 GFP_KERNEL);
1666 break;
Charles Keepax23237362015-04-13 13:28:02 +01001667 case WMFW_ALGORITHM_DATA:
1668 region_name = "Algorithm";
1669 ret = wm_adsp_parse_coeff(dsp, region);
1670 if (ret != 0)
1671 goto out_fw;
1672 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001673 case WMFW_INFO_TEXT:
1674 region_name = "Information";
1675 text = kzalloc(le32_to_cpu(region->len) + 1,
1676 GFP_KERNEL);
1677 break;
1678 case WMFW_ABSOLUTE:
1679 region_name = "Absolute";
1680 reg = offset;
1681 break;
1682 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001683 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001684 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001685 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001686 case WMFW_ADSP1_ZM:
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001687 region_name = wm_adsp_mem_region_name(type);
Mark Brown45b9ee72013-01-08 16:02:06 +00001688 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001689 break;
1690 default:
1691 adsp_warn(dsp,
1692 "%s.%d: Unknown region type %x at %d(%x)\n",
1693 file, regions, type, pos, pos);
1694 break;
1695 }
1696
1697 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1698 regions, le32_to_cpu(region->len), offset,
1699 region_name);
1700
1701 if (text) {
1702 memcpy(text, region->data, le32_to_cpu(region->len));
1703 adsp_info(dsp, "%s: %s\n", file, text);
1704 kfree(text);
1705 }
1706
1707 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001708 buf = wm_adsp_buf_alloc(region->data,
1709 le32_to_cpu(region->len),
1710 &buf_list);
1711 if (!buf) {
1712 adsp_err(dsp, "Out of memory\n");
1713 ret = -ENOMEM;
1714 goto out_fw;
1715 }
Mark Browna76fefa2013-01-07 19:03:17 +00001716
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001717 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1718 le32_to_cpu(region->len));
1719 if (ret != 0) {
1720 adsp_err(dsp,
1721 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1722 file, regions,
1723 le32_to_cpu(region->len), offset,
1724 region_name, ret);
1725 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001726 }
1727 }
1728
1729 pos += le32_to_cpu(region->len) + sizeof(*region);
1730 regions++;
1731 }
Mark Browncf17c832013-01-30 14:37:23 +08001732
1733 ret = regmap_async_complete(regmap);
1734 if (ret != 0) {
1735 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1736 goto out_fw;
1737 }
1738
Mark Brown2159ad932012-10-11 11:54:02 +09001739 if (pos > firmware->size)
1740 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1741 file, regions, pos - firmware->size);
1742
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001743 wm_adsp_debugfs_save_wmfwname(dsp, file);
1744
Mark Brown2159ad932012-10-11 11:54:02 +09001745out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001746 regmap_async_complete(regmap);
1747 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001748 release_firmware(firmware);
1749out:
1750 kfree(file);
1751
1752 return ret;
1753}
1754
Charles Keepax23237362015-04-13 13:28:02 +01001755static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1756 const struct wm_adsp_alg_region *alg_region)
1757{
1758 struct wm_coeff_ctl *ctl;
1759
1760 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1761 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1762 alg_region->alg == ctl->alg_region.alg &&
1763 alg_region->type == ctl->alg_region.type) {
1764 ctl->alg_region.base = alg_region->base;
1765 }
1766 }
1767}
1768
Charles Keepax3809f002015-04-13 13:27:54 +01001769static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001770 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001771{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001772 void *alg;
1773 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001774 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001775
Charles Keepax3809f002015-04-13 13:27:54 +01001776 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001777 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001778 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001779 }
1780
Charles Keepax3809f002015-04-13 13:27:54 +01001781 if (n_algs > 1024) {
1782 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001783 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001784 }
1785
Mark Browndb405172012-10-26 19:30:40 +01001786 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001787 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001788 if (ret != 0) {
1789 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1790 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001791 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001792 }
1793
1794 if (be32_to_cpu(val) != 0xbedead)
1795 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001796 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001797
Charles Keepaxb618a1852015-04-13 13:27:53 +01001798 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001799 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001800 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001801
Charles Keepaxb618a1852015-04-13 13:27:53 +01001802 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001803 if (ret != 0) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001804 adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001805 kfree(alg);
1806 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001807 }
1808
Charles Keepaxb618a1852015-04-13 13:27:53 +01001809 return alg;
1810}
1811
Charles Keepax14197092015-12-15 11:29:43 +00001812static struct wm_adsp_alg_region *
1813 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1814{
1815 struct wm_adsp_alg_region *alg_region;
1816
1817 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1818 if (id == alg_region->alg && type == alg_region->type)
1819 return alg_region;
1820 }
1821
1822 return NULL;
1823}
1824
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001825static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1826 int type, __be32 id,
1827 __be32 base)
1828{
1829 struct wm_adsp_alg_region *alg_region;
1830
1831 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1832 if (!alg_region)
1833 return ERR_PTR(-ENOMEM);
1834
1835 alg_region->type = type;
1836 alg_region->alg = be32_to_cpu(id);
1837 alg_region->base = be32_to_cpu(base);
1838
1839 list_add_tail(&alg_region->list, &dsp->alg_regions);
1840
Charles Keepax23237362015-04-13 13:28:02 +01001841 if (dsp->fw_ver > 0)
1842 wm_adsp_ctl_fixup_base(dsp, alg_region);
1843
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001844 return alg_region;
1845}
1846
Richard Fitzgerald56574d52016-04-27 14:58:29 +01001847static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
1848{
1849 struct wm_adsp_alg_region *alg_region;
1850
1851 while (!list_empty(&dsp->alg_regions)) {
1852 alg_region = list_first_entry(&dsp->alg_regions,
1853 struct wm_adsp_alg_region,
1854 list);
1855 list_del(&alg_region->list);
1856 kfree(alg_region);
1857 }
1858}
1859
Charles Keepaxb618a1852015-04-13 13:27:53 +01001860static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1861{
1862 struct wmfw_adsp1_id_hdr adsp1_id;
1863 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001864 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001865 const struct wm_adsp_region *mem;
1866 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001867 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001868 int i, ret;
1869
1870 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1871 if (WARN_ON(!mem))
1872 return -EINVAL;
1873
1874 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1875 sizeof(adsp1_id));
1876 if (ret != 0) {
1877 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1878 ret);
1879 return ret;
1880 }
1881
Charles Keepax3809f002015-04-13 13:27:54 +01001882 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001883 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1884 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1885 dsp->fw_id,
1886 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1887 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1888 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001889 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001890
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001891 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1892 adsp1_id.fw.id, adsp1_id.zm);
1893 if (IS_ERR(alg_region))
1894 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001895
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001896 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1897 adsp1_id.fw.id, adsp1_id.dm);
1898 if (IS_ERR(alg_region))
1899 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001900
1901 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001902 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001903
Charles Keepax3809f002015-04-13 13:27:54 +01001904 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001905 if (IS_ERR(adsp1_alg))
1906 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001907
Charles Keepax3809f002015-04-13 13:27:54 +01001908 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001909 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1910 i, be32_to_cpu(adsp1_alg[i].alg.id),
1911 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1912 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1913 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1914 be32_to_cpu(adsp1_alg[i].dm),
1915 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001916
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001917 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1918 adsp1_alg[i].alg.id,
1919 adsp1_alg[i].dm);
1920 if (IS_ERR(alg_region)) {
1921 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001922 goto out;
1923 }
Charles Keepax23237362015-04-13 13:28:02 +01001924 if (dsp->fw_ver == 0) {
1925 if (i + 1 < n_algs) {
1926 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1927 len -= be32_to_cpu(adsp1_alg[i].dm);
1928 len *= 4;
1929 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001930 len, NULL, 0, 0,
1931 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01001932 } else {
1933 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1934 be32_to_cpu(adsp1_alg[i].alg.id));
1935 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001936 }
Mark Brown471f4882013-01-08 16:09:31 +00001937
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001938 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1939 adsp1_alg[i].alg.id,
1940 adsp1_alg[i].zm);
1941 if (IS_ERR(alg_region)) {
1942 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001943 goto out;
1944 }
Charles Keepax23237362015-04-13 13:28:02 +01001945 if (dsp->fw_ver == 0) {
1946 if (i + 1 < n_algs) {
1947 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1948 len -= be32_to_cpu(adsp1_alg[i].zm);
1949 len *= 4;
1950 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001951 len, NULL, 0, 0,
1952 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01001953 } else {
1954 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1955 be32_to_cpu(adsp1_alg[i].alg.id));
1956 }
Mark Browndb405172012-10-26 19:30:40 +01001957 }
1958 }
1959
1960out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001961 kfree(adsp1_alg);
1962 return ret;
1963}
1964
1965static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1966{
1967 struct wmfw_adsp2_id_hdr adsp2_id;
1968 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001969 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001970 const struct wm_adsp_region *mem;
1971 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001972 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001973 int i, ret;
1974
1975 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1976 if (WARN_ON(!mem))
1977 return -EINVAL;
1978
1979 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1980 sizeof(adsp2_id));
1981 if (ret != 0) {
1982 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1983 ret);
1984 return ret;
1985 }
1986
Charles Keepax3809f002015-04-13 13:27:54 +01001987 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001988 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001989 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001990 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1991 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001992 (dsp->fw_id_version & 0xff0000) >> 16,
1993 (dsp->fw_id_version & 0xff00) >> 8,
1994 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001995 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001996
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001997 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1998 adsp2_id.fw.id, adsp2_id.xm);
1999 if (IS_ERR(alg_region))
2000 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002001
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002002 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2003 adsp2_id.fw.id, adsp2_id.ym);
2004 if (IS_ERR(alg_region))
2005 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002006
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002007 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2008 adsp2_id.fw.id, adsp2_id.zm);
2009 if (IS_ERR(alg_region))
2010 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002011
2012 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01002013 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002014
Charles Keepax3809f002015-04-13 13:27:54 +01002015 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002016 if (IS_ERR(adsp2_alg))
2017 return PTR_ERR(adsp2_alg);
2018
Charles Keepax3809f002015-04-13 13:27:54 +01002019 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002020 adsp_info(dsp,
2021 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2022 i, be32_to_cpu(adsp2_alg[i].alg.id),
2023 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2024 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2025 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2026 be32_to_cpu(adsp2_alg[i].xm),
2027 be32_to_cpu(adsp2_alg[i].ym),
2028 be32_to_cpu(adsp2_alg[i].zm));
2029
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002030 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2031 adsp2_alg[i].alg.id,
2032 adsp2_alg[i].xm);
2033 if (IS_ERR(alg_region)) {
2034 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002035 goto out;
2036 }
Charles Keepax23237362015-04-13 13:28:02 +01002037 if (dsp->fw_ver == 0) {
2038 if (i + 1 < n_algs) {
2039 len = be32_to_cpu(adsp2_alg[i + 1].xm);
2040 len -= be32_to_cpu(adsp2_alg[i].xm);
2041 len *= 4;
2042 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002043 len, NULL, 0, 0,
2044 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002045 } else {
2046 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2047 be32_to_cpu(adsp2_alg[i].alg.id));
2048 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002049 }
2050
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002051 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2052 adsp2_alg[i].alg.id,
2053 adsp2_alg[i].ym);
2054 if (IS_ERR(alg_region)) {
2055 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002056 goto out;
2057 }
Charles Keepax23237362015-04-13 13:28:02 +01002058 if (dsp->fw_ver == 0) {
2059 if (i + 1 < n_algs) {
2060 len = be32_to_cpu(adsp2_alg[i + 1].ym);
2061 len -= be32_to_cpu(adsp2_alg[i].ym);
2062 len *= 4;
2063 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002064 len, NULL, 0, 0,
2065 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002066 } else {
2067 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2068 be32_to_cpu(adsp2_alg[i].alg.id));
2069 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002070 }
2071
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002072 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2073 adsp2_alg[i].alg.id,
2074 adsp2_alg[i].zm);
2075 if (IS_ERR(alg_region)) {
2076 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002077 goto out;
2078 }
Charles Keepax23237362015-04-13 13:28:02 +01002079 if (dsp->fw_ver == 0) {
2080 if (i + 1 < n_algs) {
2081 len = be32_to_cpu(adsp2_alg[i + 1].zm);
2082 len -= be32_to_cpu(adsp2_alg[i].zm);
2083 len *= 4;
2084 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002085 len, NULL, 0, 0,
2086 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002087 } else {
2088 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2089 be32_to_cpu(adsp2_alg[i].alg.id));
2090 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002091 }
2092 }
2093
2094out:
2095 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01002096 return ret;
2097}
2098
Mark Brown2159ad932012-10-11 11:54:02 +09002099static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2100{
Mark Browncf17c832013-01-30 14:37:23 +08002101 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002102 struct regmap *regmap = dsp->regmap;
2103 struct wmfw_coeff_hdr *hdr;
2104 struct wmfw_coeff_item *blk;
2105 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00002106 const struct wm_adsp_region *mem;
2107 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09002108 const char *region_name;
2109 int ret, pos, blocks, type, offset, reg;
2110 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08002111 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09002112
2113 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2114 if (file == NULL)
2115 return -ENOMEM;
2116
Mark Brown1023dbd2013-01-11 22:58:28 +00002117 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
2118 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09002119 file[PAGE_SIZE - 1] = '\0';
2120
2121 ret = request_firmware(&firmware, file, dsp->dev);
2122 if (ret != 0) {
2123 adsp_warn(dsp, "Failed to request '%s'\n", file);
2124 ret = 0;
2125 goto out;
2126 }
2127 ret = -EINVAL;
2128
2129 if (sizeof(*hdr) >= firmware->size) {
2130 adsp_err(dsp, "%s: file too short, %zu bytes\n",
2131 file, firmware->size);
2132 goto out_fw;
2133 }
2134
Charles Keepax7585a5b2015-12-08 16:08:25 +00002135 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09002136 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2137 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00002138 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09002139 }
2140
Mark Brownc7123262013-01-16 16:59:04 +09002141 switch (be32_to_cpu(hdr->rev) & 0xff) {
2142 case 1:
2143 break;
2144 default:
2145 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2146 file, be32_to_cpu(hdr->rev) & 0xff);
2147 ret = -EINVAL;
2148 goto out_fw;
2149 }
2150
Mark Brown2159ad932012-10-11 11:54:02 +09002151 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2152 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
2153 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
2154 le32_to_cpu(hdr->ver) & 0xff);
2155
2156 pos = le32_to_cpu(hdr->len);
2157
2158 blocks = 0;
2159 while (pos < firmware->size &&
2160 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00002161 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09002162
Mark Brownc7123262013-01-16 16:59:04 +09002163 type = le16_to_cpu(blk->type);
2164 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09002165
2166 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2167 file, blocks, le32_to_cpu(blk->id),
2168 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2169 (le32_to_cpu(blk->ver) >> 8) & 0xff,
2170 le32_to_cpu(blk->ver) & 0xff);
2171 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2172 file, blocks, le32_to_cpu(blk->len), offset, type);
2173
2174 reg = 0;
2175 region_name = "Unknown";
2176 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09002177 case (WMFW_NAME_TEXT << 8):
2178 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09002179 break;
Mark Brownc7123262013-01-16 16:59:04 +09002180 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08002181 /*
2182 * Old files may use this for global
2183 * coefficients.
2184 */
2185 if (le32_to_cpu(blk->id) == dsp->fw_id &&
2186 offset == 0) {
2187 region_name = "global coefficients";
2188 mem = wm_adsp_find_region(dsp, type);
2189 if (!mem) {
2190 adsp_err(dsp, "No ZM\n");
2191 break;
2192 }
2193 reg = wm_adsp_region_to_reg(mem, 0);
2194
2195 } else {
2196 region_name = "register";
2197 reg = offset;
2198 }
Mark Brown2159ad932012-10-11 11:54:02 +09002199 break;
Mark Brown471f4882013-01-08 16:09:31 +00002200
2201 case WMFW_ADSP1_DM:
2202 case WMFW_ADSP1_ZM:
2203 case WMFW_ADSP2_XM:
2204 case WMFW_ADSP2_YM:
2205 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2206 file, blocks, le32_to_cpu(blk->len),
2207 type, le32_to_cpu(blk->id));
2208
2209 mem = wm_adsp_find_region(dsp, type);
2210 if (!mem) {
2211 adsp_err(dsp, "No base for region %x\n", type);
2212 break;
2213 }
2214
Charles Keepax14197092015-12-15 11:29:43 +00002215 alg_region = wm_adsp_find_alg_region(dsp, type,
2216 le32_to_cpu(blk->id));
2217 if (alg_region) {
2218 reg = alg_region->base;
2219 reg = wm_adsp_region_to_reg(mem, reg);
2220 reg += offset;
2221 } else {
Mark Brown471f4882013-01-08 16:09:31 +00002222 adsp_err(dsp, "No %x for algorithm %x\n",
2223 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00002224 }
Mark Brown471f4882013-01-08 16:09:31 +00002225 break;
2226
Mark Brown2159ad932012-10-11 11:54:02 +09002227 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09002228 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2229 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09002230 break;
2231 }
2232
2233 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08002234 buf = wm_adsp_buf_alloc(blk->data,
2235 le32_to_cpu(blk->len),
2236 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00002237 if (!buf) {
2238 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08002239 ret = -ENOMEM;
2240 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00002241 }
2242
Mark Brown20da6d52013-01-12 19:58:17 +00002243 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2244 file, blocks, le32_to_cpu(blk->len),
2245 reg);
Mark Browncf17c832013-01-30 14:37:23 +08002246 ret = regmap_raw_write_async(regmap, reg, buf->buf,
2247 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09002248 if (ret != 0) {
2249 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00002250 "%s.%d: Failed to write to %x in %s: %d\n",
2251 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09002252 }
2253 }
2254
Charles Keepaxbe951012015-02-16 15:25:49 +00002255 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09002256 blocks++;
2257 }
2258
Mark Browncf17c832013-01-30 14:37:23 +08002259 ret = regmap_async_complete(regmap);
2260 if (ret != 0)
2261 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2262
Mark Brown2159ad932012-10-11 11:54:02 +09002263 if (pos > firmware->size)
2264 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2265 file, blocks, pos - firmware->size);
2266
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002267 wm_adsp_debugfs_save_binname(dsp, file);
2268
Mark Brown2159ad932012-10-11 11:54:02 +09002269out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00002270 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09002271 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08002272 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002273out:
2274 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08002275 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09002276}
2277
Charles Keepax3809f002015-04-13 13:27:54 +01002278int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09002279{
Charles Keepax3809f002015-04-13 13:27:54 +01002280 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09002281
Charles Keepax078e7182015-12-08 16:08:26 +00002282 mutex_init(&dsp->pwr_lock);
2283
Mark Brown5e7a7a22013-01-16 10:03:56 +09002284 return 0;
2285}
2286EXPORT_SYMBOL_GPL(wm_adsp1_init);
2287
Mark Brown2159ad932012-10-11 11:54:02 +09002288int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2289 struct snd_kcontrol *kcontrol,
2290 int event)
2291{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002292 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002293 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2294 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002295 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002296 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00002297 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09002298
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002299 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01002300
Charles Keepax078e7182015-12-08 16:08:26 +00002301 mutex_lock(&dsp->pwr_lock);
2302
Mark Brown2159ad932012-10-11 11:54:02 +09002303 switch (event) {
2304 case SND_SOC_DAPM_POST_PMU:
2305 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2306 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2307
Chris Rattray94e205b2013-01-18 08:43:09 +00002308 /*
2309 * For simplicity set the DSP clock rate to be the
2310 * SYSCLK rate rather than making it configurable.
2311 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002312 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002313 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2314 if (ret != 0) {
2315 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2316 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002317 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002318 }
2319
Charles Keepax7d00cd92016-02-19 14:44:43 +00002320 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
Chris Rattray94e205b2013-01-18 08:43:09 +00002321
2322 ret = regmap_update_bits(dsp->regmap,
2323 dsp->base + ADSP1_CONTROL_31,
2324 ADSP1_CLK_SEL_MASK, val);
2325 if (ret != 0) {
2326 adsp_err(dsp, "Failed to set clock rate: %d\n",
2327 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002328 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002329 }
2330 }
2331
Mark Brown2159ad932012-10-11 11:54:02 +09002332 ret = wm_adsp_load(dsp);
2333 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002334 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002335
Charles Keepaxb618a1852015-04-13 13:27:53 +01002336 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002337 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002338 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002339
Mark Brown2159ad932012-10-11 11:54:02 +09002340 ret = wm_adsp_load_coeff(dsp);
2341 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002342 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002343
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002344 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002345 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002346 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002347 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002348
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002349 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002350 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002351 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002352 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002353
Charles Keepax28823eb2016-09-20 13:52:32 +01002354 dsp->booted = true;
2355
Mark Brown2159ad932012-10-11 11:54:02 +09002356 /* Start the core running */
2357 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2358 ADSP1_CORE_ENA | ADSP1_START,
2359 ADSP1_CORE_ENA | ADSP1_START);
Charles Keepax28823eb2016-09-20 13:52:32 +01002360
2361 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09002362 break;
2363
2364 case SND_SOC_DAPM_PRE_PMD:
Charles Keepax28823eb2016-09-20 13:52:32 +01002365 dsp->running = false;
2366 dsp->booted = false;
2367
Mark Brown2159ad932012-10-11 11:54:02 +09002368 /* Halt the core */
2369 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2370 ADSP1_CORE_ENA | ADSP1_START, 0);
2371
2372 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2373 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2374
2375 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2376 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002377
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002378 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002379 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002380
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002381
2382 wm_adsp_free_alg_regions(dsp);
Mark Brown2159ad932012-10-11 11:54:02 +09002383 break;
2384
2385 default:
2386 break;
2387 }
2388
Charles Keepax078e7182015-12-08 16:08:26 +00002389 mutex_unlock(&dsp->pwr_lock);
2390
Mark Brown2159ad932012-10-11 11:54:02 +09002391 return 0;
2392
Charles Keepax078e7182015-12-08 16:08:26 +00002393err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002394 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2395 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002396err_mutex:
2397 mutex_unlock(&dsp->pwr_lock);
2398
Mark Brown2159ad932012-10-11 11:54:02 +09002399 return ret;
2400}
2401EXPORT_SYMBOL_GPL(wm_adsp1_event);
2402
2403static int wm_adsp2_ena(struct wm_adsp *dsp)
2404{
2405 unsigned int val;
2406 int ret, count;
2407
Mark Brown1552c322013-11-28 18:11:38 +00002408 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2409 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad932012-10-11 11:54:02 +09002410 if (ret != 0)
2411 return ret;
2412
2413 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002414 for (count = 0; count < 10; ++count) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002415 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
Mark Brown2159ad932012-10-11 11:54:02 +09002416 if (ret != 0)
2417 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002418
2419 if (val & ADSP2_RAM_RDY)
2420 break;
2421
Charles Keepax1fa96f32016-09-26 10:15:22 +01002422 usleep_range(250, 500);
Charles Keepax939fd1e2013-12-18 09:25:49 +00002423 }
Mark Brown2159ad932012-10-11 11:54:02 +09002424
2425 if (!(val & ADSP2_RAM_RDY)) {
2426 adsp_err(dsp, "Failed to start DSP RAM\n");
2427 return -EBUSY;
2428 }
2429
2430 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002431
2432 return 0;
2433}
2434
Charles Keepax18b1a902014-01-09 09:06:54 +00002435static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002436{
2437 struct wm_adsp *dsp = container_of(work,
2438 struct wm_adsp,
2439 boot_work);
2440 int ret;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002441
Charles Keepax078e7182015-12-08 16:08:26 +00002442 mutex_lock(&dsp->pwr_lock);
2443
Charles Keepax90d19ba2016-09-26 10:15:23 +01002444 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2445 ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2446 if (ret != 0)
2447 goto err_mutex;
2448
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002449 ret = wm_adsp2_ena(dsp);
2450 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002451 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002452
2453 ret = wm_adsp_load(dsp);
2454 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002455 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002456
Charles Keepaxb618a1852015-04-13 13:27:53 +01002457 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002458 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002459 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002460
2461 ret = wm_adsp_load_coeff(dsp);
2462 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002463 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002464
2465 /* Initialize caches for enabled and unset controls */
2466 ret = wm_coeff_init_control_caches(dsp);
2467 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002468 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002469
Charles Keepax28823eb2016-09-20 13:52:32 +01002470 dsp->booted = true;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002471
Charles Keepax90d19ba2016-09-26 10:15:23 +01002472 /* Turn DSP back off until we are ready to run */
2473 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2474 ADSP2_SYS_ENA, 0);
2475 if (ret != 0)
2476 goto err_ena;
2477
Charles Keepax078e7182015-12-08 16:08:26 +00002478 mutex_unlock(&dsp->pwr_lock);
2479
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002480 return;
2481
Charles Keepax078e7182015-12-08 16:08:26 +00002482err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002483 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2484 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002485err_mutex:
2486 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002487}
2488
Charles Keepaxd82d7672016-01-21 17:53:02 +00002489static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
2490{
2491 int ret;
2492
2493 ret = regmap_update_bits_async(dsp->regmap,
2494 dsp->base + ADSP2_CLOCKING,
2495 ADSP2_CLK_SEL_MASK,
2496 freq << ADSP2_CLK_SEL_SHIFT);
2497 if (ret != 0)
2498 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
2499}
2500
Charles Keepax12db5ed2014-01-08 17:42:19 +00002501int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
Charles Keepaxd82d7672016-01-21 17:53:02 +00002502 struct snd_kcontrol *kcontrol, int event,
2503 unsigned int freq)
Charles Keepax12db5ed2014-01-08 17:42:19 +00002504{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002505 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002506 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2507 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepax57a60cc2016-09-26 10:15:24 +01002508 struct wm_coeff_ctl *ctl;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002509
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002510 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002511
2512 switch (event) {
2513 case SND_SOC_DAPM_PRE_PMU:
Charles Keepaxd82d7672016-01-21 17:53:02 +00002514 wm_adsp2_set_dspclk(dsp, freq);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002515 queue_work(system_unbound_wq, &dsp->boot_work);
2516 break;
Charles Keepax57a60cc2016-09-26 10:15:24 +01002517 case SND_SOC_DAPM_PRE_PMD:
2518 wm_adsp_debugfs_clear(dsp);
2519
2520 dsp->fw_id = 0;
2521 dsp->fw_id_version = 0;
2522
2523 dsp->booted = false;
2524
2525 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2526 ADSP2_MEM_ENA, 0);
2527
2528 list_for_each_entry(ctl, &dsp->ctl_list, list)
2529 ctl->enabled = 0;
2530
2531 wm_adsp_free_alg_regions(dsp);
2532
2533 adsp_dbg(dsp, "Shutdown complete\n");
2534 break;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002535 default:
2536 break;
Charles Keepaxcab272582014-04-17 13:42:54 +01002537 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002538
2539 return 0;
2540}
2541EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2542
Mark Brown2159ad932012-10-11 11:54:02 +09002543int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2544 struct snd_kcontrol *kcontrol, int event)
2545{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002546 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002547 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2548 struct wm_adsp *dsp = &dsps[w->shift];
2549 int ret;
2550
2551 switch (event) {
2552 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002553 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002554
Charles Keepax28823eb2016-09-20 13:52:32 +01002555 if (!dsp->booted)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002556 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002557
Charles Keepax90d19ba2016-09-26 10:15:23 +01002558 ret = wm_adsp2_ena(dsp);
2559 if (ret != 0)
2560 goto err;
2561
Charles Keepaxcef45772016-09-20 13:52:33 +01002562 /* Sync set controls */
2563 ret = wm_coeff_sync_controls(dsp);
2564 if (ret != 0)
2565 goto err;
2566
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002567 ret = regmap_update_bits(dsp->regmap,
2568 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002569 ADSP2_CORE_ENA | ADSP2_START,
2570 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09002571 if (ret != 0)
2572 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002573
Charles Keepax28823eb2016-09-20 13:52:32 +01002574 dsp->running = true;
2575
Charles Keepax612047f2016-03-28 14:29:22 +01002576 mutex_lock(&dsp->pwr_lock);
2577
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002578 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2579 ret = wm_adsp_buffer_init(dsp);
2580
Charles Keepax612047f2016-03-28 14:29:22 +01002581 mutex_unlock(&dsp->pwr_lock);
2582
Mark Brown2159ad932012-10-11 11:54:02 +09002583 break;
2584
2585 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00002586 /* Tell the firmware to cleanup */
2587 wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
2588
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002589 /* Log firmware state, it can be useful for analysis */
2590 wm_adsp2_show_fw_status(dsp);
2591
Charles Keepax078e7182015-12-08 16:08:26 +00002592 mutex_lock(&dsp->pwr_lock);
2593
Mark Brown1023dbd2013-01-11 22:58:28 +00002594 dsp->running = false;
2595
Mark Brown2159ad932012-10-11 11:54:02 +09002596 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Charles Keepax57a60cc2016-09-26 10:15:24 +01002597 ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002598
Mark Brown2d30b572013-01-28 20:18:17 +08002599 /* Make sure DMAs are quiesced */
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002600 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
Mark Brown2d30b572013-01-28 20:18:17 +08002601 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2602 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002603
2604 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2605 ADSP2_SYS_ENA, 0);
Mark Brown2d30b572013-01-28 20:18:17 +08002606
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002607 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2608 wm_adsp_buffer_free(dsp);
2609
Charles Keepax078e7182015-12-08 16:08:26 +00002610 mutex_unlock(&dsp->pwr_lock);
2611
Charles Keepax57a60cc2016-09-26 10:15:24 +01002612 adsp_dbg(dsp, "Execution stopped\n");
Mark Brown2159ad932012-10-11 11:54:02 +09002613 break;
2614
2615 default:
2616 break;
2617 }
2618
2619 return 0;
2620err:
2621 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002622 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad932012-10-11 11:54:02 +09002623 return ret;
2624}
2625EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002626
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002627int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2628{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002629 wm_adsp2_init_debugfs(dsp, codec);
2630
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002631 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002632 &wm_adsp_fw_controls[dsp->num - 1],
2633 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002634}
2635EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2636
2637int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2638{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002639 wm_adsp2_cleanup_debugfs(dsp);
2640
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002641 return 0;
2642}
2643EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2644
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002645int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002646{
2647 int ret;
2648
Mark Brown10a2b662012-12-02 21:37:00 +09002649 /*
2650 * Disable the DSP memory by default when in reset for a small
2651 * power saving.
2652 */
Charles Keepax3809f002015-04-13 13:27:54 +01002653 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002654 ADSP2_MEM_ENA, 0);
2655 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002656 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002657 return ret;
2658 }
2659
Charles Keepax3809f002015-04-13 13:27:54 +01002660 INIT_LIST_HEAD(&dsp->alg_regions);
2661 INIT_LIST_HEAD(&dsp->ctl_list);
2662 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002663
Charles Keepax078e7182015-12-08 16:08:26 +00002664 mutex_init(&dsp->pwr_lock);
2665
Mark Brown973838a2012-11-28 17:20:32 +00002666 return 0;
2667}
2668EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05302669
Richard Fitzgerald66225e92016-04-27 14:58:27 +01002670void wm_adsp2_remove(struct wm_adsp *dsp)
2671{
2672 struct wm_coeff_ctl *ctl;
2673
2674 while (!list_empty(&dsp->ctl_list)) {
2675 ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
2676 list);
2677 list_del(&ctl->list);
2678 wm_adsp_free_ctl_blk(ctl);
2679 }
2680}
2681EXPORT_SYMBOL_GPL(wm_adsp2_remove);
2682
Charles Keepaxedd71352016-05-04 17:11:55 +01002683static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
2684{
2685 return compr->buf != NULL;
2686}
2687
2688static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
2689{
2690 /*
2691 * Note this will be more complex once each DSP can support multiple
2692 * streams
2693 */
2694 if (!compr->dsp->buffer)
2695 return -EINVAL;
2696
2697 compr->buf = compr->dsp->buffer;
Charles Keepax721be3b2016-05-04 17:11:56 +01002698 compr->buf->compr = compr;
Charles Keepaxedd71352016-05-04 17:11:55 +01002699
2700 return 0;
2701}
2702
Charles Keepax721be3b2016-05-04 17:11:56 +01002703static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
2704{
2705 if (!compr)
2706 return;
2707
2708 /* Wake the poll so it can see buffer is no longer attached */
2709 if (compr->stream)
2710 snd_compr_fragment_elapsed(compr->stream);
2711
2712 if (wm_adsp_compr_attached(compr)) {
2713 compr->buf->compr = NULL;
2714 compr->buf = NULL;
2715 }
2716}
2717
Charles Keepax406abc92015-12-15 11:29:45 +00002718int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2719{
2720 struct wm_adsp_compr *compr;
2721 int ret = 0;
2722
2723 mutex_lock(&dsp->pwr_lock);
2724
2725 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
2726 adsp_err(dsp, "Firmware does not support compressed API\n");
2727 ret = -ENXIO;
2728 goto out;
2729 }
2730
2731 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
2732 adsp_err(dsp, "Firmware does not support stream direction\n");
2733 ret = -EINVAL;
2734 goto out;
2735 }
2736
Charles Keepax95fe9592015-12-15 11:29:47 +00002737 if (dsp->compr) {
2738 /* It is expect this limitation will be removed in future */
2739 adsp_err(dsp, "Only a single stream supported per DSP\n");
2740 ret = -EBUSY;
2741 goto out;
2742 }
2743
Charles Keepax406abc92015-12-15 11:29:45 +00002744 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
2745 if (!compr) {
2746 ret = -ENOMEM;
2747 goto out;
2748 }
2749
2750 compr->dsp = dsp;
2751 compr->stream = stream;
2752
2753 dsp->compr = compr;
2754
2755 stream->runtime->private_data = compr;
2756
2757out:
2758 mutex_unlock(&dsp->pwr_lock);
2759
2760 return ret;
2761}
2762EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
2763
2764int wm_adsp_compr_free(struct snd_compr_stream *stream)
2765{
2766 struct wm_adsp_compr *compr = stream->runtime->private_data;
2767 struct wm_adsp *dsp = compr->dsp;
2768
2769 mutex_lock(&dsp->pwr_lock);
2770
Charles Keepax721be3b2016-05-04 17:11:56 +01002771 wm_adsp_compr_detach(compr);
Charles Keepax406abc92015-12-15 11:29:45 +00002772 dsp->compr = NULL;
2773
Charles Keepax83a40ce2016-01-06 12:33:19 +00002774 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00002775 kfree(compr);
2776
2777 mutex_unlock(&dsp->pwr_lock);
2778
2779 return 0;
2780}
2781EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
2782
2783static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
2784 struct snd_compr_params *params)
2785{
2786 struct wm_adsp_compr *compr = stream->runtime->private_data;
2787 struct wm_adsp *dsp = compr->dsp;
2788 const struct wm_adsp_fw_caps *caps;
2789 const struct snd_codec_desc *desc;
2790 int i, j;
2791
2792 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
2793 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
2794 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
2795 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
2796 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
2797 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
2798 params->buffer.fragment_size,
2799 params->buffer.fragments);
2800
2801 return -EINVAL;
2802 }
2803
2804 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
2805 caps = &wm_adsp_fw[dsp->fw].caps[i];
2806 desc = &caps->desc;
2807
2808 if (caps->id != params->codec.id)
2809 continue;
2810
2811 if (stream->direction == SND_COMPRESS_PLAYBACK) {
2812 if (desc->max_ch < params->codec.ch_out)
2813 continue;
2814 } else {
2815 if (desc->max_ch < params->codec.ch_in)
2816 continue;
2817 }
2818
2819 if (!(desc->formats & (1 << params->codec.format)))
2820 continue;
2821
2822 for (j = 0; j < desc->num_sample_rates; ++j)
2823 if (desc->sample_rates[j] == params->codec.sample_rate)
2824 return 0;
2825 }
2826
2827 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
2828 params->codec.id, params->codec.ch_in, params->codec.ch_out,
2829 params->codec.sample_rate, params->codec.format);
2830 return -EINVAL;
2831}
2832
Charles Keepax565ace42016-01-06 12:33:18 +00002833static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
2834{
2835 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
2836}
2837
Charles Keepax406abc92015-12-15 11:29:45 +00002838int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
2839 struct snd_compr_params *params)
2840{
2841 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00002842 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00002843 int ret;
2844
2845 ret = wm_adsp_compr_check_params(stream, params);
2846 if (ret)
2847 return ret;
2848
2849 compr->size = params->buffer;
2850
2851 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
2852 compr->size.fragment_size, compr->size.fragments);
2853
Charles Keepax83a40ce2016-01-06 12:33:19 +00002854 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
2855 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
2856 if (!compr->raw_buf)
2857 return -ENOMEM;
2858
Charles Keepaxda2b3352016-02-02 16:41:36 +00002859 compr->sample_rate = params->codec.sample_rate;
2860
Charles Keepax406abc92015-12-15 11:29:45 +00002861 return 0;
2862}
2863EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
2864
2865int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
2866 struct snd_compr_caps *caps)
2867{
2868 struct wm_adsp_compr *compr = stream->runtime->private_data;
2869 int fw = compr->dsp->fw;
2870 int i;
2871
2872 if (wm_adsp_fw[fw].caps) {
2873 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
2874 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
2875
2876 caps->num_codecs = i;
2877 caps->direction = wm_adsp_fw[fw].compr_direction;
2878
2879 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
2880 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
2881 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
2882 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
2883 }
2884
2885 return 0;
2886}
2887EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
2888
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002889static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
2890 unsigned int mem_addr,
2891 unsigned int num_words, u32 *data)
2892{
2893 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2894 unsigned int i, reg;
2895 int ret;
2896
2897 if (!mem)
2898 return -EINVAL;
2899
2900 reg = wm_adsp_region_to_reg(mem, mem_addr);
2901
2902 ret = regmap_raw_read(dsp->regmap, reg, data,
2903 sizeof(*data) * num_words);
2904 if (ret < 0)
2905 return ret;
2906
2907 for (i = 0; i < num_words; ++i)
2908 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
2909
2910 return 0;
2911}
2912
2913static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
2914 unsigned int mem_addr, u32 *data)
2915{
2916 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
2917}
2918
2919static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
2920 unsigned int mem_addr, u32 data)
2921{
2922 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2923 unsigned int reg;
2924
2925 if (!mem)
2926 return -EINVAL;
2927
2928 reg = wm_adsp_region_to_reg(mem, mem_addr);
2929
2930 data = cpu_to_be32(data & 0x00ffffffu);
2931
2932 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
2933}
2934
2935static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
2936 unsigned int field_offset, u32 *data)
2937{
2938 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
2939 buf->host_buf_ptr + field_offset, data);
2940}
2941
2942static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
2943 unsigned int field_offset, u32 data)
2944{
2945 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
2946 buf->host_buf_ptr + field_offset, data);
2947}
2948
2949static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
2950{
2951 struct wm_adsp_alg_region *alg_region;
2952 struct wm_adsp *dsp = buf->dsp;
2953 u32 xmalg, addr, magic;
2954 int i, ret;
2955
2956 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
2957 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
2958
2959 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
2960 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
2961 if (ret < 0)
2962 return ret;
2963
2964 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
2965 return -EINVAL;
2966
2967 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
2968 for (i = 0; i < 5; ++i) {
2969 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
2970 &buf->host_buf_ptr);
2971 if (ret < 0)
2972 return ret;
2973
2974 if (buf->host_buf_ptr)
2975 break;
2976
2977 usleep_range(1000, 2000);
2978 }
2979
2980 if (!buf->host_buf_ptr)
2981 return -EIO;
2982
2983 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
2984
2985 return 0;
2986}
2987
2988static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
2989{
2990 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
2991 struct wm_adsp_buffer_region *region;
2992 u32 offset = 0;
2993 int i, ret;
2994
2995 for (i = 0; i < caps->num_regions; ++i) {
2996 region = &buf->regions[i];
2997
2998 region->offset = offset;
2999 region->mem_type = caps->region_defs[i].mem_type;
3000
3001 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3002 &region->base_addr);
3003 if (ret < 0)
3004 return ret;
3005
3006 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3007 &offset);
3008 if (ret < 0)
3009 return ret;
3010
3011 region->cumulative_size = offset;
3012
3013 adsp_dbg(buf->dsp,
3014 "region=%d type=%d base=%04x off=%04x size=%04x\n",
3015 i, region->mem_type, region->base_addr,
3016 region->offset, region->cumulative_size);
3017 }
3018
3019 return 0;
3020}
3021
3022static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3023{
3024 struct wm_adsp_compr_buf *buf;
3025 int ret;
3026
3027 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3028 if (!buf)
3029 return -ENOMEM;
3030
3031 buf->dsp = dsp;
Charles Keepax565ace42016-01-06 12:33:18 +00003032 buf->read_index = -1;
3033 buf->irq_count = 0xFFFFFFFF;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003034
3035 ret = wm_adsp_buffer_locate(buf);
3036 if (ret < 0) {
3037 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
3038 goto err_buffer;
3039 }
3040
3041 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
3042 sizeof(*buf->regions), GFP_KERNEL);
3043 if (!buf->regions) {
3044 ret = -ENOMEM;
3045 goto err_buffer;
3046 }
3047
3048 ret = wm_adsp_buffer_populate(buf);
3049 if (ret < 0) {
3050 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
3051 goto err_regions;
3052 }
3053
3054 dsp->buffer = buf;
3055
3056 return 0;
3057
3058err_regions:
3059 kfree(buf->regions);
3060err_buffer:
3061 kfree(buf);
3062 return ret;
3063}
3064
3065static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3066{
3067 if (dsp->buffer) {
Charles Keepax721be3b2016-05-04 17:11:56 +01003068 wm_adsp_compr_detach(dsp->buffer->compr);
3069
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003070 kfree(dsp->buffer->regions);
3071 kfree(dsp->buffer);
3072
3073 dsp->buffer = NULL;
3074 }
3075
3076 return 0;
3077}
3078
Charles Keepax95fe9592015-12-15 11:29:47 +00003079int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
3080{
3081 struct wm_adsp_compr *compr = stream->runtime->private_data;
3082 struct wm_adsp *dsp = compr->dsp;
3083 int ret = 0;
3084
3085 adsp_dbg(dsp, "Trigger: %d\n", cmd);
3086
3087 mutex_lock(&dsp->pwr_lock);
3088
3089 switch (cmd) {
3090 case SNDRV_PCM_TRIGGER_START:
3091 if (wm_adsp_compr_attached(compr))
3092 break;
3093
3094 ret = wm_adsp_compr_attach(compr);
3095 if (ret < 0) {
3096 adsp_err(dsp, "Failed to link buffer and stream: %d\n",
3097 ret);
3098 break;
3099 }
Charles Keepax565ace42016-01-06 12:33:18 +00003100
3101 /* Trigger the IRQ at one fragment of data */
3102 ret = wm_adsp_buffer_write(compr->buf,
3103 HOST_BUFFER_FIELD(high_water_mark),
3104 wm_adsp_compr_frag_words(compr));
3105 if (ret < 0) {
3106 adsp_err(dsp, "Failed to set high water mark: %d\n",
3107 ret);
3108 break;
3109 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003110 break;
3111 case SNDRV_PCM_TRIGGER_STOP:
3112 break;
3113 default:
3114 ret = -EINVAL;
3115 break;
3116 }
3117
3118 mutex_unlock(&dsp->pwr_lock);
3119
3120 return ret;
3121}
3122EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
3123
Charles Keepax565ace42016-01-06 12:33:18 +00003124static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
3125{
3126 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
3127
3128 return buf->regions[last_region].cumulative_size;
3129}
3130
3131static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
3132{
3133 u32 next_read_index, next_write_index;
3134 int write_index, read_index, avail;
3135 int ret;
3136
3137 /* Only sync read index if we haven't already read a valid index */
3138 if (buf->read_index < 0) {
3139 ret = wm_adsp_buffer_read(buf,
3140 HOST_BUFFER_FIELD(next_read_index),
3141 &next_read_index);
3142 if (ret < 0)
3143 return ret;
3144
3145 read_index = sign_extend32(next_read_index, 23);
3146
3147 if (read_index < 0) {
3148 adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
3149 return 0;
3150 }
3151
3152 buf->read_index = read_index;
3153 }
3154
3155 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
3156 &next_write_index);
3157 if (ret < 0)
3158 return ret;
3159
3160 write_index = sign_extend32(next_write_index, 23);
3161
3162 avail = write_index - buf->read_index;
3163 if (avail < 0)
3164 avail += wm_adsp_buffer_size(buf);
3165
3166 adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
Charles Keepax33d740e2016-03-28 14:29:21 +01003167 buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
Charles Keepax565ace42016-01-06 12:33:18 +00003168
3169 buf->avail = avail;
3170
3171 return 0;
3172}
3173
Charles Keepax9771b182016-04-06 11:21:53 +01003174static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3175{
3176 int ret;
3177
3178 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
3179 if (ret < 0) {
3180 adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
3181 return ret;
3182 }
3183 if (buf->error != 0) {
3184 adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
3185 return -EIO;
3186 }
3187
3188 return 0;
3189}
3190
Charles Keepax565ace42016-01-06 12:33:18 +00003191int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
3192{
Charles Keepax612047f2016-03-28 14:29:22 +01003193 struct wm_adsp_compr_buf *buf;
3194 struct wm_adsp_compr *compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003195 int ret = 0;
3196
3197 mutex_lock(&dsp->pwr_lock);
3198
Charles Keepax612047f2016-03-28 14:29:22 +01003199 buf = dsp->buffer;
3200 compr = dsp->compr;
3201
Charles Keepax565ace42016-01-06 12:33:18 +00003202 if (!buf) {
Charles Keepax565ace42016-01-06 12:33:18 +00003203 ret = -ENODEV;
3204 goto out;
3205 }
3206
3207 adsp_dbg(dsp, "Handling buffer IRQ\n");
3208
Charles Keepax9771b182016-04-06 11:21:53 +01003209 ret = wm_adsp_buffer_get_error(buf);
3210 if (ret < 0)
Charles Keepax58476092016-04-06 11:21:54 +01003211 goto out_notify; /* Wake poll to report error */
Charles Keepax565ace42016-01-06 12:33:18 +00003212
3213 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
3214 &buf->irq_count);
3215 if (ret < 0) {
3216 adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
3217 goto out;
3218 }
3219
3220 ret = wm_adsp_buffer_update_avail(buf);
3221 if (ret < 0) {
3222 adsp_err(dsp, "Error reading avail: %d\n", ret);
3223 goto out;
3224 }
3225
Charles Keepax20b7f7c2016-05-13 16:45:17 +01003226 if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
3227 ret = WM_ADSP_COMPR_VOICE_TRIGGER;
3228
Charles Keepax58476092016-04-06 11:21:54 +01003229out_notify:
Charles Keepaxc7dae7c2016-02-19 14:44:41 +00003230 if (compr && compr->stream)
Charles Keepax83a40ce2016-01-06 12:33:19 +00003231 snd_compr_fragment_elapsed(compr->stream);
3232
Charles Keepax565ace42016-01-06 12:33:18 +00003233out:
3234 mutex_unlock(&dsp->pwr_lock);
3235
3236 return ret;
3237}
3238EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
3239
3240static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
3241{
3242 if (buf->irq_count & 0x01)
3243 return 0;
3244
3245 adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
3246 buf->irq_count);
3247
3248 buf->irq_count |= 0x01;
3249
3250 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
3251 buf->irq_count);
3252}
3253
3254int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
3255 struct snd_compr_tstamp *tstamp)
3256{
3257 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax565ace42016-01-06 12:33:18 +00003258 struct wm_adsp *dsp = compr->dsp;
Charles Keepax612047f2016-03-28 14:29:22 +01003259 struct wm_adsp_compr_buf *buf;
Charles Keepax565ace42016-01-06 12:33:18 +00003260 int ret = 0;
3261
3262 adsp_dbg(dsp, "Pointer request\n");
3263
3264 mutex_lock(&dsp->pwr_lock);
3265
Charles Keepax612047f2016-03-28 14:29:22 +01003266 buf = compr->buf;
3267
Charles Keepax28ee3d72016-06-13 14:17:12 +01003268 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003269 snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax565ace42016-01-06 12:33:18 +00003270 ret = -EIO;
3271 goto out;
3272 }
3273
3274 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
3275 ret = wm_adsp_buffer_update_avail(buf);
3276 if (ret < 0) {
3277 adsp_err(dsp, "Error reading avail: %d\n", ret);
3278 goto out;
3279 }
3280
3281 /*
3282 * If we really have less than 1 fragment available tell the
3283 * DSP to inform us once a whole fragment is available.
3284 */
3285 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
Charles Keepax58476092016-04-06 11:21:54 +01003286 ret = wm_adsp_buffer_get_error(buf);
Charles Keepax8d280662016-06-13 14:17:11 +01003287 if (ret < 0) {
3288 if (compr->buf->error)
3289 snd_compr_stop_error(stream,
3290 SNDRV_PCM_STATE_XRUN);
Charles Keepax58476092016-04-06 11:21:54 +01003291 goto out;
Charles Keepax8d280662016-06-13 14:17:11 +01003292 }
Charles Keepax58476092016-04-06 11:21:54 +01003293
Charles Keepax565ace42016-01-06 12:33:18 +00003294 ret = wm_adsp_buffer_reenable_irq(buf);
3295 if (ret < 0) {
3296 adsp_err(dsp,
3297 "Failed to re-enable buffer IRQ: %d\n",
3298 ret);
3299 goto out;
3300 }
3301 }
3302 }
3303
3304 tstamp->copied_total = compr->copied_total;
3305 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00003306 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00003307
3308out:
3309 mutex_unlock(&dsp->pwr_lock);
3310
3311 return ret;
3312}
3313EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
3314
Charles Keepax83a40ce2016-01-06 12:33:19 +00003315static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
3316{
3317 struct wm_adsp_compr_buf *buf = compr->buf;
3318 u8 *pack_in = (u8 *)compr->raw_buf;
3319 u8 *pack_out = (u8 *)compr->raw_buf;
3320 unsigned int adsp_addr;
3321 int mem_type, nwords, max_read;
3322 int i, j, ret;
3323
3324 /* Calculate read parameters */
3325 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
3326 if (buf->read_index < buf->regions[i].cumulative_size)
3327 break;
3328
3329 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
3330 return -EINVAL;
3331
3332 mem_type = buf->regions[i].mem_type;
3333 adsp_addr = buf->regions[i].base_addr +
3334 (buf->read_index - buf->regions[i].offset);
3335
3336 max_read = wm_adsp_compr_frag_words(compr);
3337 nwords = buf->regions[i].cumulative_size - buf->read_index;
3338
3339 if (nwords > target)
3340 nwords = target;
3341 if (nwords > buf->avail)
3342 nwords = buf->avail;
3343 if (nwords > max_read)
3344 nwords = max_read;
3345 if (!nwords)
3346 return 0;
3347
3348 /* Read data from DSP */
3349 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
3350 nwords, compr->raw_buf);
3351 if (ret < 0)
3352 return ret;
3353
3354 /* Remove the padding bytes from the data read from the DSP */
3355 for (i = 0; i < nwords; i++) {
3356 for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
3357 *pack_out++ = *pack_in++;
3358
3359 pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
3360 }
3361
3362 /* update read index to account for words read */
3363 buf->read_index += nwords;
3364 if (buf->read_index == wm_adsp_buffer_size(buf))
3365 buf->read_index = 0;
3366
3367 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
3368 buf->read_index);
3369 if (ret < 0)
3370 return ret;
3371
3372 /* update avail to account for words read */
3373 buf->avail -= nwords;
3374
3375 return nwords;
3376}
3377
3378static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
3379 char __user *buf, size_t count)
3380{
3381 struct wm_adsp *dsp = compr->dsp;
3382 int ntotal = 0;
3383 int nwords, nbytes;
3384
3385 adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
3386
Charles Keepax28ee3d72016-06-13 14:17:12 +01003387 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003388 snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax83a40ce2016-01-06 12:33:19 +00003389 return -EIO;
Charles Keepax8d280662016-06-13 14:17:11 +01003390 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00003391
3392 count /= WM_ADSP_DATA_WORD_SIZE;
3393
3394 do {
3395 nwords = wm_adsp_buffer_capture_block(compr, count);
3396 if (nwords < 0) {
3397 adsp_err(dsp, "Failed to capture block: %d\n", nwords);
3398 return nwords;
3399 }
3400
3401 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
3402
3403 adsp_dbg(dsp, "Read %d bytes\n", nbytes);
3404
3405 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
3406 adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
3407 ntotal, nbytes);
3408 return -EFAULT;
3409 }
3410
3411 count -= nwords;
3412 ntotal += nbytes;
3413 } while (nwords > 0 && count > 0);
3414
3415 compr->copied_total += ntotal;
3416
3417 return ntotal;
3418}
3419
3420int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
3421 size_t count)
3422{
3423 struct wm_adsp_compr *compr = stream->runtime->private_data;
3424 struct wm_adsp *dsp = compr->dsp;
3425 int ret;
3426
3427 mutex_lock(&dsp->pwr_lock);
3428
3429 if (stream->direction == SND_COMPRESS_CAPTURE)
3430 ret = wm_adsp_compr_read(compr, buf, count);
3431 else
3432 ret = -ENOTSUPP;
3433
3434 mutex_unlock(&dsp->pwr_lock);
3435
3436 return ret;
3437}
3438EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
3439
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05303440MODULE_LICENSE("GPL v2");