blob: 7619ea31ab50e3900e73fb9015db6df564e0a69a [file] [log] [blame]
Jerry Wong685e4212013-02-06 11:06:37 -08001/*
2 * max98090.c -- MAX98090 ALSA SoC Audio driver
3 *
4 * Copyright 2011-2012 Maxim Integrated Products
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/delay.h>
12#include <linux/i2c.h>
13#include <linux/module.h>
Sachin Kamat6e1f29d2014-04-04 11:29:10 +053014#include <linux/of.h>
Jerry Wong685e4212013-02-06 11:06:37 -080015#include <linux/pm.h>
16#include <linux/pm_runtime.h>
17#include <linux/regmap.h>
18#include <linux/slab.h>
Jarkko Nikula70f29d32014-05-16 16:55:25 +030019#include <linux/acpi.h>
Tushar Beherab10ab7b2014-05-26 13:58:21 +053020#include <linux/clk.h>
Jerry Wong685e4212013-02-06 11:06:37 -080021#include <sound/jack.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
25#include <sound/tlv.h>
26#include <sound/max98090.h>
27#include "max98090.h"
28
Jerry Wong685e4212013-02-06 11:06:37 -080029/* Allows for sparsely populated register maps */
Mathias Krause8610d092015-06-13 14:25:13 +020030static const struct reg_default max98090_reg[] = {
Jerry Wong685e4212013-02-06 11:06:37 -080031 { 0x00, 0x00 }, /* 00 Software Reset */
32 { 0x03, 0x04 }, /* 03 Interrupt Masks */
33 { 0x04, 0x00 }, /* 04 System Clock Quick */
34 { 0x05, 0x00 }, /* 05 Sample Rate Quick */
35 { 0x06, 0x00 }, /* 06 DAI Interface Quick */
36 { 0x07, 0x00 }, /* 07 DAC Path Quick */
37 { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
38 { 0x09, 0x00 }, /* 09 Line to ADC Quick */
39 { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
40 { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
41 { 0x0C, 0x00 }, /* 0C Reserved */
42 { 0x0D, 0x00 }, /* 0D Input Config */
43 { 0x0E, 0x1B }, /* 0E Line Input Level */
44 { 0x0F, 0x00 }, /* 0F Line Config */
45
46 { 0x10, 0x14 }, /* 10 Mic1 Input Level */
47 { 0x11, 0x14 }, /* 11 Mic2 Input Level */
48 { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
49 { 0x13, 0x00 }, /* 13 Digital Mic Config */
50 { 0x14, 0x00 }, /* 14 Digital Mic Mode */
51 { 0x15, 0x00 }, /* 15 Left ADC Mixer */
52 { 0x16, 0x00 }, /* 16 Right ADC Mixer */
53 { 0x17, 0x03 }, /* 17 Left ADC Level */
54 { 0x18, 0x03 }, /* 18 Right ADC Level */
55 { 0x19, 0x00 }, /* 19 ADC Biquad Level */
56 { 0x1A, 0x00 }, /* 1A ADC Sidetone */
57 { 0x1B, 0x00 }, /* 1B System Clock */
58 { 0x1C, 0x00 }, /* 1C Clock Mode */
59 { 0x1D, 0x00 }, /* 1D Any Clock 1 */
60 { 0x1E, 0x00 }, /* 1E Any Clock 2 */
61 { 0x1F, 0x00 }, /* 1F Any Clock 3 */
62
63 { 0x20, 0x00 }, /* 20 Any Clock 4 */
64 { 0x21, 0x00 }, /* 21 Master Mode */
65 { 0x22, 0x00 }, /* 22 Interface Format */
66 { 0x23, 0x00 }, /* 23 TDM Format 1*/
67 { 0x24, 0x00 }, /* 24 TDM Format 2*/
68 { 0x25, 0x00 }, /* 25 I/O Configuration */
69 { 0x26, 0x80 }, /* 26 Filter Config */
70 { 0x27, 0x00 }, /* 27 DAI Playback Level */
71 { 0x28, 0x00 }, /* 28 EQ Playback Level */
72 { 0x29, 0x00 }, /* 29 Left HP Mixer */
73 { 0x2A, 0x00 }, /* 2A Right HP Mixer */
74 { 0x2B, 0x00 }, /* 2B HP Control */
75 { 0x2C, 0x1A }, /* 2C Left HP Volume */
76 { 0x2D, 0x1A }, /* 2D Right HP Volume */
77 { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
78 { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
79
80 { 0x30, 0x00 }, /* 30 Spk Control */
81 { 0x31, 0x2C }, /* 31 Left Spk Volume */
82 { 0x32, 0x2C }, /* 32 Right Spk Volume */
83 { 0x33, 0x00 }, /* 33 ALC Timing */
84 { 0x34, 0x00 }, /* 34 ALC Compressor */
85 { 0x35, 0x00 }, /* 35 ALC Expander */
86 { 0x36, 0x00 }, /* 36 ALC Gain */
87 { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
88 { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
89 { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
90 { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
91 { 0x3B, 0x00 }, /* 3B Line OutR Control */
92 { 0x3C, 0x15 }, /* 3C Line OutR Volume */
93 { 0x3D, 0x00 }, /* 3D Jack Detect */
94 { 0x3E, 0x00 }, /* 3E Input Enable */
95 { 0x3F, 0x00 }, /* 3F Output Enable */
96
97 { 0x40, 0x00 }, /* 40 Level Control */
98 { 0x41, 0x00 }, /* 41 DSP Filter Enable */
99 { 0x42, 0x00 }, /* 42 Bias Control */
100 { 0x43, 0x00 }, /* 43 DAC Control */
101 { 0x44, 0x06 }, /* 44 ADC Control */
102 { 0x45, 0x00 }, /* 45 Device Shutdown */
103 { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
104 { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
105 { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
106 { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
107 { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
108 { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
109 { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
110 { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
111 { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
112 { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
113
114 { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
115 { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
116 { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
117 { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
118 { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
119 { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
120 { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
121 { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
122 { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
123 { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
124 { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
125 { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
126 { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
127 { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
128 { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
129 { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
130
131 { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
132 { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
133 { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
134 { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
135 { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
136 { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
137 { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
138 { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
139 { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
140 { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
141 { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
142 { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
143 { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
144 { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
145 { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
146 { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
147
148 { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
149 { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
150 { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
151 { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
152 { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
153 { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
154 { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
155 { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
156 { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
157 { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
158 { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
159 { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
160 { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
161 { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
162 { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
163 { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
164
165 { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
166 { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
167 { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
168 { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
169 { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
170 { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
171 { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
172 { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
173 { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
174 { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
175 { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
176 { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
177 { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
178 { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
179 { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
180 { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
181
182 { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
183 { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
184 { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
185 { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
186 { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
187 { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
188 { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
189 { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
190 { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
191 { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
192 { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
193 { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
194 { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
195 { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
196 { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
197 { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
198
199 { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
200 { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
201 { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
202 { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
203 { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
204 { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
205 { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
206 { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
207 { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
208 { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
209 { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
210 { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
211 { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
212 { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
213 { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
214 { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
215
216 { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
217 { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
218 { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
219 { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
220 { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
221 { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
222 { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
223 { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
224 { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
225 { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
226 { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
227 { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
228 { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
229 { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
230 { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
231 { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
232
233 { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
234 { 0xC1, 0x00 }, /* C1 Record TDM Slot */
235 { 0xC2, 0x00 }, /* C2 Sample Rate */
236 { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
237 { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
238 { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
239 { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
240 { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
241 { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
242 { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
243 { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
244 { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
245 { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
246 { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
247 { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
248 { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
249
250 { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
251 { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
252};
253
254static bool max98090_volatile_register(struct device *dev, unsigned int reg)
255{
256 switch (reg) {
Liam Girdwood25b4ab432014-05-16 16:55:20 +0300257 case M98090_REG_SOFTWARE_RESET:
Jerry Wong685e4212013-02-06 11:06:37 -0800258 case M98090_REG_DEVICE_STATUS:
259 case M98090_REG_JACK_STATUS:
260 case M98090_REG_REVISION_ID:
261 return true;
262 default:
263 return false;
264 }
265}
266
267static bool max98090_readable_register(struct device *dev, unsigned int reg)
268{
269 switch (reg) {
Axel Lin62d6d472015-07-27 09:39:43 +0800270 case M98090_REG_DEVICE_STATUS ... M98090_REG_INTERRUPT_S:
271 case M98090_REG_LINE_INPUT_CONFIG ... 0xD1:
Stephen Warrene126a642014-02-13 16:54:24 -0700272 case M98090_REG_REVISION_ID:
Jerry Wong685e4212013-02-06 11:06:37 -0800273 return true;
274 default:
275 return false;
276 }
277}
278
279static int max98090_reset(struct max98090_priv *max98090)
280{
281 int ret;
282
283 /* Reset the codec by writing to this write-only reset register */
284 ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
285 M98090_SWRESET_MASK);
286 if (ret < 0) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000287 dev_err(max98090->component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -0800288 "Failed to reset codec: %d\n", ret);
289 return ret;
290 }
291
292 msleep(20);
293 return ret;
294}
295
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200296static const DECLARE_TLV_DB_RANGE(max98090_micboost_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800297 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200298 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
299);
Jerry Wong685e4212013-02-06 11:06:37 -0800300
301static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
302
303static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
304 -600, 600, 0);
305
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200306static const DECLARE_TLV_DB_RANGE(max98090_line_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800307 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200308 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
309);
Jerry Wong685e4212013-02-06 11:06:37 -0800310
311static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
312static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
313
314static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
315static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
316
Jerry Wong685e4212013-02-06 11:06:37 -0800317static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
318static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
319static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
Liam Girdwood729af1c2014-05-16 16:55:19 +0300320static const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
Jerry Wong685e4212013-02-06 11:06:37 -0800321
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200322static const DECLARE_TLV_DB_RANGE(max98090_mixout_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800323 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200324 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0)
325);
Jerry Wong685e4212013-02-06 11:06:37 -0800326
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200327static const DECLARE_TLV_DB_RANGE(max98090_hp_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800328 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
329 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
330 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
331 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200332 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
333);
Jerry Wong685e4212013-02-06 11:06:37 -0800334
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200335static const DECLARE_TLV_DB_RANGE(max98090_spk_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800336 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
337 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
338 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
339 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200340 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0)
341);
Jerry Wong685e4212013-02-06 11:06:37 -0800342
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200343static const DECLARE_TLV_DB_RANGE(max98090_rcv_lout_tlv,
Jerry Wong685e4212013-02-06 11:06:37 -0800344 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
345 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
346 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
347 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
Lars-Peter Clausen8896bc32015-08-02 17:19:43 +0200348 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
349);
Jerry Wong685e4212013-02-06 11:06:37 -0800350
351static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
352 struct snd_ctl_elem_value *ucontrol)
353{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000354 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
355 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -0800356 struct soc_mixer_control *mc =
357 (struct soc_mixer_control *)kcontrol->private_value;
358 unsigned int mask = (1 << fls(mc->max)) - 1;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000359 unsigned int val = snd_soc_component_read32(component, mc->reg);
Jerry Wong685e4212013-02-06 11:06:37 -0800360 unsigned int *select;
361
362 switch (mc->reg) {
363 case M98090_REG_MIC1_INPUT_LEVEL:
364 select = &(max98090->pa1en);
365 break;
366 case M98090_REG_MIC2_INPUT_LEVEL:
367 select = &(max98090->pa2en);
368 break;
369 case M98090_REG_ADC_SIDETONE:
370 select = &(max98090->sidetone);
371 break;
372 default:
373 return -EINVAL;
374 }
375
376 val = (val >> mc->shift) & mask;
377
378 if (val >= 1) {
379 /* If on, return the volume */
380 val = val - 1;
381 *select = val;
382 } else {
383 /* If off, return last stored value */
384 val = *select;
385 }
386
387 ucontrol->value.integer.value[0] = val;
388 return 0;
389}
390
391static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
392 struct snd_ctl_elem_value *ucontrol)
393{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000394 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
395 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -0800396 struct soc_mixer_control *mc =
397 (struct soc_mixer_control *)kcontrol->private_value;
398 unsigned int mask = (1 << fls(mc->max)) - 1;
399 unsigned int sel = ucontrol->value.integer.value[0];
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000400 unsigned int val = snd_soc_component_read32(component, mc->reg);
Jerry Wong685e4212013-02-06 11:06:37 -0800401 unsigned int *select;
402
403 switch (mc->reg) {
404 case M98090_REG_MIC1_INPUT_LEVEL:
405 select = &(max98090->pa1en);
406 break;
407 case M98090_REG_MIC2_INPUT_LEVEL:
408 select = &(max98090->pa2en);
409 break;
410 case M98090_REG_ADC_SIDETONE:
411 select = &(max98090->sidetone);
412 break;
413 default:
414 return -EINVAL;
415 }
416
417 val = (val >> mc->shift) & mask;
418
419 *select = sel;
420
421 /* Setting a volume is only valid if it is already On */
422 if (val >= 1) {
423 sel = sel + 1;
424 } else {
425 /* Write what was already there */
426 sel = val;
427 }
428
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000429 snd_soc_component_update_bits(component, mc->reg,
Jerry Wong685e4212013-02-06 11:06:37 -0800430 mask << mc->shift,
431 sel << mc->shift);
432
433 return 0;
434}
435
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530436static const char *max98090_perf_pwr_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800437 { "High Performance", "Low Power" };
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530438static const char *max98090_pwr_perf_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800439 { "Low Power", "High Performance" };
440
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100441static SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
442 M98090_REG_BIAS_CONTROL,
443 M98090_VCM_MODE_SHIFT,
444 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800445
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530446static const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
Jerry Wong685e4212013-02-06 11:06:37 -0800447
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100448static SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
449 M98090_REG_ADC_CONTROL,
450 M98090_OSR128_SHIFT,
451 max98090_osr128_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800452
453static const char *max98090_mode_text[] = { "Voice", "Music" };
454
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100455static SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
456 M98090_REG_FILTER_CONFIG,
457 M98090_MODE_SHIFT,
458 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800459
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100460static SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
461 M98090_REG_FILTER_CONFIG,
462 M98090_FLT_DMIC34MODE_SHIFT,
463 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800464
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530465static const char *max98090_drcatk_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800466 { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
467
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100468static SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
469 M98090_REG_DRC_TIMING,
470 M98090_DRCATK_SHIFT,
471 max98090_drcatk_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800472
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530473static const char *max98090_drcrls_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800474 { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
475
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100476static SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
477 M98090_REG_DRC_TIMING,
478 M98090_DRCRLS_SHIFT,
479 max98090_drcrls_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800480
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530481static const char *max98090_alccmp_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800482 { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
483
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100484static SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
485 M98090_REG_DRC_COMPRESSOR,
486 M98090_DRCCMP_SHIFT,
487 max98090_alccmp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800488
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530489static const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
Jerry Wong685e4212013-02-06 11:06:37 -0800490
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100491static SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
492 M98090_REG_DRC_EXPANDER,
493 M98090_DRCEXP_SHIFT,
494 max98090_drcexp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800495
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100496static SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
497 M98090_REG_DAC_CONTROL,
498 M98090_PERFMODE_SHIFT,
499 max98090_perf_pwr_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800500
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100501static SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
502 M98090_REG_DAC_CONTROL,
503 M98090_DACHP_SHIFT,
504 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800505
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100506static SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
507 M98090_REG_ADC_CONTROL,
508 M98090_ADCHP_SHIFT,
509 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800510
511static const struct snd_kcontrol_new max98090_snd_controls[] = {
512 SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
513
514 SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
515 M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
516
517 SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
518 M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
519 M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
520 max98090_put_enab_tlv, max98090_micboost_tlv),
521
522 SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
523 M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
524 M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
525 max98090_put_enab_tlv, max98090_micboost_tlv),
526
527 SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
528 M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
529 max98090_mic_tlv),
530
531 SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
532 M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
533 max98090_mic_tlv),
534
535 SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
536 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
537 M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
538
539 SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
540 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
541 M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
542
543 SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
544 M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
545 max98090_line_tlv),
546
547 SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
548 M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
549 max98090_line_tlv),
550
551 SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
552 M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
553 SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
554 M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
555
556 SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
557 M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
558 max98090_avg_tlv),
559 SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
560 M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
561 max98090_avg_tlv),
562
563 SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
564 M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
565 max98090_av_tlv),
566 SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
567 M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
568 max98090_av_tlv),
569
570 SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
571 SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
572 M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
573 SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
574
575 SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
576 M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
577 SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
578 M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
579 SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
580 M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
581 SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
582 M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
583 SOC_ENUM("Filter Mode", max98090_mode_enum),
584 SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
585 M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
586 SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
587 M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
588 SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
589 M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
590 SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
591 M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
592 M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
Liam Girdwood729af1c2014-05-16 16:55:19 +0300593 max98090_put_enab_tlv, max98090_sdg_tlv),
Jerry Wong685e4212013-02-06 11:06:37 -0800594 SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
595 M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
596 max98090_dvg_tlv),
597 SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
598 M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
599 max98090_dv_tlv),
600 SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
601 SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
602 M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
603 SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
604 M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
605 SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
606 M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
607 SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
608 M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
609 1),
610 SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
611 M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
612 max98090_dv_tlv),
613
614 SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
615 M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
616 SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
617 SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
618 SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
619 M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
620 max98090_alcmakeup_tlv),
621 SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
622 SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
623 SOC_SINGLE_TLV("ALC Compression Threshold Volume",
624 M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
625 M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
626 SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
627 M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
628 M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
629
630 SOC_ENUM("DAC HP Playback Performance Mode",
631 max98090_dac_perfmode_enum),
632 SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
633
634 SOC_SINGLE_TLV("Headphone Left Mixer Volume",
635 M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
636 M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
637 SOC_SINGLE_TLV("Headphone Right Mixer Volume",
638 M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
639 M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
640
641 SOC_SINGLE_TLV("Speaker Left Mixer Volume",
642 M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
643 M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
644 SOC_SINGLE_TLV("Speaker Right Mixer Volume",
645 M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
646 M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
647
648 SOC_SINGLE_TLV("Receiver Left Mixer Volume",
649 M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
650 M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
651 SOC_SINGLE_TLV("Receiver Right Mixer Volume",
652 M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
653 M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
654
655 SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
656 M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
657 M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
658
659 SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
660 M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
661 M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
662 0, max98090_spk_tlv),
663
664 SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
665 M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
666 M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
667
668 SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
669 M98090_HPLM_SHIFT, 1, 1),
670 SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
671 M98090_HPRM_SHIFT, 1, 1),
672
673 SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
674 M98090_SPLM_SHIFT, 1, 1),
675 SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
676 M98090_SPRM_SHIFT, 1, 1),
677
678 SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
679 M98090_RCVLM_SHIFT, 1, 1),
680 SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
681 M98090_RCVRM_SHIFT, 1, 1),
682
683 SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
684 M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
685 SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
686 M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
687 SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
688 M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
689
690 SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
691 SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
692 M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
693};
694
695static const struct snd_kcontrol_new max98091_snd_controls[] = {
696
697 SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
698 M98090_DMIC34_ZEROPAD_SHIFT,
699 M98090_DMIC34_ZEROPAD_NUM - 1, 0),
700
701 SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
702 SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
703 M98090_FLT_DMIC34HPF_SHIFT,
704 M98090_FLT_DMIC34HPF_NUM - 1, 0),
705
706 SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
707 M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
708 max98090_avg_tlv),
709 SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
710 M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
711 max98090_avg_tlv),
712
713 SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
714 M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
715 max98090_av_tlv),
716 SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
717 M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
718 max98090_av_tlv),
719
720 SND_SOC_BYTES("DMIC34 Biquad Coefficients",
721 M98090_REG_DMIC34_BIQUAD_BASE, 15),
722 SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
723 M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
724
725 SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
726 M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
727 M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
728};
729
730static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
731 struct snd_kcontrol *kcontrol, int event)
732{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000733 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
734 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -0800735
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000736 unsigned int val = snd_soc_component_read32(component, w->reg);
Jerry Wong685e4212013-02-06 11:06:37 -0800737
738 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
739 val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
740 else
741 val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
742
Jerry Wong685e4212013-02-06 11:06:37 -0800743 if (val >= 1) {
744 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
745 max98090->pa1en = val - 1; /* Update for volatile */
746 } else {
747 max98090->pa2en = val - 1; /* Update for volatile */
748 }
749 }
750
751 switch (event) {
752 case SND_SOC_DAPM_POST_PMU:
753 /* If turning on, set to most recently selected volume */
754 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
755 val = max98090->pa1en + 1;
756 else
757 val = max98090->pa2en + 1;
758 break;
759 case SND_SOC_DAPM_POST_PMD:
760 /* If turning off, turn off */
761 val = 0;
762 break;
763 default:
764 return -EINVAL;
765 }
766
767 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000768 snd_soc_component_update_bits(component, w->reg, M98090_MIC_PA1EN_MASK,
Jerry Wong685e4212013-02-06 11:06:37 -0800769 val << M98090_MIC_PA1EN_SHIFT);
770 else
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000771 snd_soc_component_update_bits(component, w->reg, M98090_MIC_PA2EN_MASK,
Jerry Wong685e4212013-02-06 11:06:37 -0800772 val << M98090_MIC_PA2EN_SHIFT);
773
774 return 0;
775}
776
Fang, Yang Ae5b94082015-08-07 14:08:15 -0700777static int max98090_shdn_event(struct snd_soc_dapm_widget *w,
778 struct snd_kcontrol *kcontrol, int event)
779{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +0000780 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
781 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Fang, Yang Ae5b94082015-08-07 14:08:15 -0700782
783 if (event & SND_SOC_DAPM_POST_PMU)
784 max98090->shdn_pending = true;
785
786 return 0;
787
788}
789
Jerry Wong685e4212013-02-06 11:06:37 -0800790static const char *mic1_mux_text[] = { "IN12", "IN56" };
791
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100792static SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
793 M98090_REG_INPUT_MODE,
794 M98090_EXTMIC1_SHIFT,
795 mic1_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800796
797static const struct snd_kcontrol_new max98090_mic1_mux =
798 SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
799
800static const char *mic2_mux_text[] = { "IN34", "IN56" };
801
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100802static SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
803 M98090_REG_INPUT_MODE,
804 M98090_EXTMIC2_SHIFT,
805 mic2_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800806
807static const struct snd_kcontrol_new max98090_mic2_mux =
808 SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
809
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700810static const char *dmic_mux_text[] = { "ADC", "DMIC" };
811
Lars-Peter Clausenba513112014-02-28 08:31:07 +0100812static SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700813
814static const struct snd_kcontrol_new max98090_dmic_mux =
Lars-Peter Clausenaae11372014-04-14 21:30:59 +0200815 SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700816
Jerry Wong685e4212013-02-06 11:06:37 -0800817/* LINEA mixer switch */
818static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
819 SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
820 M98090_IN1SEEN_SHIFT, 1, 0),
821 SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
822 M98090_IN3SEEN_SHIFT, 1, 0),
823 SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
824 M98090_IN5SEEN_SHIFT, 1, 0),
825 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
826 M98090_IN34DIFF_SHIFT, 1, 0),
827};
828
829/* LINEB mixer switch */
830static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
831 SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
832 M98090_IN2SEEN_SHIFT, 1, 0),
833 SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
834 M98090_IN4SEEN_SHIFT, 1, 0),
835 SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
836 M98090_IN6SEEN_SHIFT, 1, 0),
837 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
838 M98090_IN56DIFF_SHIFT, 1, 0),
839};
840
841/* Left ADC mixer switch */
842static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
843 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
844 M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
845 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
846 M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
847 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
848 M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
849 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
850 M98090_MIXADL_LINEA_SHIFT, 1, 0),
851 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
852 M98090_MIXADL_LINEB_SHIFT, 1, 0),
853 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
854 M98090_MIXADL_MIC1_SHIFT, 1, 0),
855 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
856 M98090_MIXADL_MIC2_SHIFT, 1, 0),
857};
858
859/* Right ADC mixer switch */
860static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
861 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
862 M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
863 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
864 M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
865 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
866 M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
867 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
868 M98090_MIXADR_LINEA_SHIFT, 1, 0),
869 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
870 M98090_MIXADR_LINEB_SHIFT, 1, 0),
871 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
872 M98090_MIXADR_MIC1_SHIFT, 1, 0),
873 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
874 M98090_MIXADR_MIC2_SHIFT, 1, 0),
875};
876
877static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
878
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100879static SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
880 M98090_REG_IO_CONFIGURATION,
881 M98090_LTEN_SHIFT,
882 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800883
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100884static SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
885 M98090_REG_IO_CONFIGURATION,
886 M98090_LTEN_SHIFT,
887 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800888
889static const struct snd_kcontrol_new max98090_ltenl_mux =
890 SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
891
892static const struct snd_kcontrol_new max98090_ltenr_mux =
893 SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
894
895static const char *lben_mux_text[] = { "Normal", "Loopback" };
896
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100897static SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
898 M98090_REG_IO_CONFIGURATION,
899 M98090_LBEN_SHIFT,
900 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800901
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100902static SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
903 M98090_REG_IO_CONFIGURATION,
904 M98090_LBEN_SHIFT,
905 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800906
907static const struct snd_kcontrol_new max98090_lbenl_mux =
908 SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
909
910static const struct snd_kcontrol_new max98090_lbenr_mux =
911 SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
912
913static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
914
915static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
916
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100917static SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
918 M98090_REG_ADC_SIDETONE,
919 M98090_DSTSL_SHIFT,
920 stenl_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800921
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100922static SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
923 M98090_REG_ADC_SIDETONE,
924 M98090_DSTSR_SHIFT,
925 stenr_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800926
927static const struct snd_kcontrol_new max98090_stenl_mux =
928 SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
929
930static const struct snd_kcontrol_new max98090_stenr_mux =
931 SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
932
933/* Left speaker mixer switch */
934static const struct
935 snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
936 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
937 M98090_MIXSPL_DACL_SHIFT, 1, 0),
938 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
939 M98090_MIXSPL_DACR_SHIFT, 1, 0),
940 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
941 M98090_MIXSPL_LINEA_SHIFT, 1, 0),
942 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
943 M98090_MIXSPL_LINEB_SHIFT, 1, 0),
944 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
945 M98090_MIXSPL_MIC1_SHIFT, 1, 0),
946 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
947 M98090_MIXSPL_MIC2_SHIFT, 1, 0),
948};
949
950/* Right speaker mixer switch */
951static const struct
952 snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
953 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
954 M98090_MIXSPR_DACL_SHIFT, 1, 0),
955 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
956 M98090_MIXSPR_DACR_SHIFT, 1, 0),
957 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
958 M98090_MIXSPR_LINEA_SHIFT, 1, 0),
959 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
960 M98090_MIXSPR_LINEB_SHIFT, 1, 0),
961 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
962 M98090_MIXSPR_MIC1_SHIFT, 1, 0),
963 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
964 M98090_MIXSPR_MIC2_SHIFT, 1, 0),
965};
966
967/* Left headphone mixer switch */
968static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
969 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
970 M98090_MIXHPL_DACL_SHIFT, 1, 0),
971 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
972 M98090_MIXHPL_DACR_SHIFT, 1, 0),
973 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
974 M98090_MIXHPL_LINEA_SHIFT, 1, 0),
975 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
976 M98090_MIXHPL_LINEB_SHIFT, 1, 0),
977 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
978 M98090_MIXHPL_MIC1_SHIFT, 1, 0),
979 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
980 M98090_MIXHPL_MIC2_SHIFT, 1, 0),
981};
982
983/* Right headphone mixer switch */
984static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
985 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
986 M98090_MIXHPR_DACL_SHIFT, 1, 0),
987 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
988 M98090_MIXHPR_DACR_SHIFT, 1, 0),
989 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
990 M98090_MIXHPR_LINEA_SHIFT, 1, 0),
991 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
992 M98090_MIXHPR_LINEB_SHIFT, 1, 0),
993 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
994 M98090_MIXHPR_MIC1_SHIFT, 1, 0),
995 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
996 M98090_MIXHPR_MIC2_SHIFT, 1, 0),
997};
998
999/* Left receiver mixer switch */
1000static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
1001 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1002 M98090_MIXRCVL_DACL_SHIFT, 1, 0),
1003 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1004 M98090_MIXRCVL_DACR_SHIFT, 1, 0),
1005 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
1006 M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
1007 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
1008 M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
1009 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
1010 M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
1011 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
1012 M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
1013};
1014
1015/* Right receiver mixer switch */
1016static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
1017 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
1018 M98090_MIXRCVR_DACL_SHIFT, 1, 0),
1019 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
1020 M98090_MIXRCVR_DACR_SHIFT, 1, 0),
1021 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
1022 M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
1023 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
1024 M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
1025 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
1026 M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
1027 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
1028 M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
1029};
1030
1031static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
1032
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001033static SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
1034 M98090_REG_LOUTR_MIXER,
1035 M98090_LINMOD_SHIFT,
1036 linmod_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001037
1038static const struct snd_kcontrol_new max98090_linmod_mux =
1039 SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
1040
1041static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
1042
1043/*
1044 * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
1045 */
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001046static SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
1047 M98090_REG_HP_CONTROL,
1048 M98090_MIXHPLSEL_SHIFT,
1049 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001050
1051static const struct snd_kcontrol_new max98090_mixhplsel_mux =
1052 SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
1053
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001054static SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
1055 M98090_REG_HP_CONTROL,
1056 M98090_MIXHPRSEL_SHIFT,
1057 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001058
1059static const struct snd_kcontrol_new max98090_mixhprsel_mux =
1060 SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
1061
1062static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001063 SND_SOC_DAPM_INPUT("MIC1"),
1064 SND_SOC_DAPM_INPUT("MIC2"),
1065 SND_SOC_DAPM_INPUT("DMICL"),
1066 SND_SOC_DAPM_INPUT("DMICR"),
1067 SND_SOC_DAPM_INPUT("IN1"),
1068 SND_SOC_DAPM_INPUT("IN2"),
1069 SND_SOC_DAPM_INPUT("IN3"),
1070 SND_SOC_DAPM_INPUT("IN4"),
1071 SND_SOC_DAPM_INPUT("IN5"),
1072 SND_SOC_DAPM_INPUT("IN6"),
1073 SND_SOC_DAPM_INPUT("IN12"),
1074 SND_SOC_DAPM_INPUT("IN34"),
1075 SND_SOC_DAPM_INPUT("IN56"),
1076
1077 SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
1078 M98090_MBEN_SHIFT, 0, NULL, 0),
1079 SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
1080 M98090_SHDNN_SHIFT, 0, NULL, 0),
1081 SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
1082 M98090_SDIEN_SHIFT, 0, NULL, 0),
1083 SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
1084 M98090_SDOEN_SHIFT, 0, NULL, 0),
1085 SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
Fang, Yang Ae5b94082015-08-07 14:08:15 -07001086 M98090_DIGMICL_SHIFT, 0, max98090_shdn_event,
1087 SND_SOC_DAPM_POST_PMU),
Jerry Wong685e4212013-02-06 11:06:37 -08001088 SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
Fang, Yang Ae5b94082015-08-07 14:08:15 -07001089 M98090_DIGMICR_SHIFT, 0, max98090_shdn_event,
1090 SND_SOC_DAPM_POST_PMU),
Jerry Wong685e4212013-02-06 11:06:37 -08001091 SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
1092 M98090_AHPF_SHIFT, 0, NULL, 0),
1093
1094/*
1095 * Note: Sysclk and misc power supplies are taken care of by SHDN
1096 */
1097
1098 SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
1099 0, 0, &max98090_mic1_mux),
1100
1101 SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
1102 0, 0, &max98090_mic2_mux),
1103
Lars-Peter Clausenaae11372014-04-14 21:30:59 +02001104 SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001105
Jerry Wong685e4212013-02-06 11:06:37 -08001106 SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
1107 M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1108 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1109
1110 SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
1111 M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1112 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1113
1114 SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
1115 &max98090_linea_mixer_controls[0],
1116 ARRAY_SIZE(max98090_linea_mixer_controls)),
1117
1118 SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
1119 &max98090_lineb_mixer_controls[0],
1120 ARRAY_SIZE(max98090_lineb_mixer_controls)),
1121
1122 SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
1123 M98090_LINEAEN_SHIFT, 0, NULL, 0),
1124 SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
1125 M98090_LINEBEN_SHIFT, 0, NULL, 0),
1126
1127 SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
1128 &max98090_left_adc_mixer_controls[0],
1129 ARRAY_SIZE(max98090_left_adc_mixer_controls)),
1130
1131 SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
1132 &max98090_right_adc_mixer_controls[0],
1133 ARRAY_SIZE(max98090_right_adc_mixer_controls)),
1134
Fang, Yang Ae5b94082015-08-07 14:08:15 -07001135 SND_SOC_DAPM_ADC_E("ADCL", NULL, M98090_REG_INPUT_ENABLE,
1136 M98090_ADLEN_SHIFT, 0, max98090_shdn_event,
1137 SND_SOC_DAPM_POST_PMU),
1138 SND_SOC_DAPM_ADC_E("ADCR", NULL, M98090_REG_INPUT_ENABLE,
1139 M98090_ADREN_SHIFT, 0, max98090_shdn_event,
1140 SND_SOC_DAPM_POST_PMU),
Jerry Wong685e4212013-02-06 11:06:37 -08001141
1142 SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
1143 SND_SOC_NOPM, 0, 0),
1144 SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
1145 SND_SOC_NOPM, 0, 0),
1146
1147 SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
1148 0, 0, &max98090_lbenl_mux),
1149
1150 SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
1151 0, 0, &max98090_lbenr_mux),
1152
1153 SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
1154 0, 0, &max98090_ltenl_mux),
1155
1156 SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
1157 0, 0, &max98090_ltenr_mux),
1158
1159 SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
1160 0, 0, &max98090_stenl_mux),
1161
1162 SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
1163 0, 0, &max98090_stenr_mux),
1164
1165 SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
1166 SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
1167
1168 SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
1169 M98090_DALEN_SHIFT, 0),
1170 SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
1171 M98090_DAREN_SHIFT, 0),
1172
1173 SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
1174 &max98090_left_hp_mixer_controls[0],
1175 ARRAY_SIZE(max98090_left_hp_mixer_controls)),
1176
1177 SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
1178 &max98090_right_hp_mixer_controls[0],
1179 ARRAY_SIZE(max98090_right_hp_mixer_controls)),
1180
1181 SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
1182 &max98090_left_speaker_mixer_controls[0],
1183 ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
1184
1185 SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
1186 &max98090_right_speaker_mixer_controls[0],
1187 ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
1188
1189 SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
1190 &max98090_left_rcv_mixer_controls[0],
1191 ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
1192
1193 SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
1194 &max98090_right_rcv_mixer_controls[0],
1195 ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
1196
Jon Hunterecb27952019-05-01 15:29:38 +01001197 SND_SOC_DAPM_MUX("LINMOD Mux", SND_SOC_NOPM, 0, 0,
1198 &max98090_linmod_mux),
Jerry Wong685e4212013-02-06 11:06:37 -08001199
Jon Hunterecb27952019-05-01 15:29:38 +01001200 SND_SOC_DAPM_MUX("MIXHPLSEL Mux", SND_SOC_NOPM, 0, 0,
1201 &max98090_mixhplsel_mux),
Jerry Wong685e4212013-02-06 11:06:37 -08001202
Jon Hunterecb27952019-05-01 15:29:38 +01001203 SND_SOC_DAPM_MUX("MIXHPRSEL Mux", SND_SOC_NOPM, 0, 0,
1204 &max98090_mixhprsel_mux),
Jerry Wong685e4212013-02-06 11:06:37 -08001205
1206 SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
1207 M98090_HPLEN_SHIFT, 0, NULL, 0),
1208 SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
1209 M98090_HPREN_SHIFT, 0, NULL, 0),
1210
1211 SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
1212 M98090_SPLEN_SHIFT, 0, NULL, 0),
1213 SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
1214 M98090_SPREN_SHIFT, 0, NULL, 0),
1215
1216 SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
1217 M98090_RCVLEN_SHIFT, 0, NULL, 0),
1218 SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
1219 M98090_RCVREN_SHIFT, 0, NULL, 0),
1220
1221 SND_SOC_DAPM_OUTPUT("HPL"),
1222 SND_SOC_DAPM_OUTPUT("HPR"),
1223 SND_SOC_DAPM_OUTPUT("SPKL"),
1224 SND_SOC_DAPM_OUTPUT("SPKR"),
1225 SND_SOC_DAPM_OUTPUT("RCVL"),
1226 SND_SOC_DAPM_OUTPUT("RCVR"),
1227};
1228
1229static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001230 SND_SOC_DAPM_INPUT("DMIC3"),
1231 SND_SOC_DAPM_INPUT("DMIC4"),
1232
1233 SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1234 M98090_DIGMIC3_SHIFT, 0, NULL, 0),
1235 SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1236 M98090_DIGMIC4_SHIFT, 0, NULL, 0),
1237};
1238
1239static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001240 {"MIC1 Input", NULL, "MIC1"},
1241 {"MIC2 Input", NULL, "MIC2"},
1242
Jarkko Nikula4cf703a2014-11-24 15:32:35 +02001243 {"DMICL", NULL, "DMICL_ENA"},
1244 {"DMICL", NULL, "DMICR_ENA"},
1245 {"DMICR", NULL, "DMICL_ENA"},
1246 {"DMICR", NULL, "DMICR_ENA"},
Jerry Wong685e4212013-02-06 11:06:37 -08001247 {"DMICL", NULL, "AHPF"},
1248 {"DMICR", NULL, "AHPF"},
1249
1250 /* MIC1 input mux */
1251 {"MIC1 Mux", "IN12", "IN12"},
1252 {"MIC1 Mux", "IN56", "IN56"},
1253
1254 /* MIC2 input mux */
1255 {"MIC2 Mux", "IN34", "IN34"},
1256 {"MIC2 Mux", "IN56", "IN56"},
1257
1258 {"MIC1 Input", NULL, "MIC1 Mux"},
1259 {"MIC2 Input", NULL, "MIC2 Mux"},
1260
1261 /* Left ADC input mixer */
1262 {"Left ADC Mixer", "IN12 Switch", "IN12"},
1263 {"Left ADC Mixer", "IN34 Switch", "IN34"},
1264 {"Left ADC Mixer", "IN56 Switch", "IN56"},
1265 {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
1266 {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
1267 {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1268 {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1269
1270 /* Right ADC input mixer */
1271 {"Right ADC Mixer", "IN12 Switch", "IN12"},
1272 {"Right ADC Mixer", "IN34 Switch", "IN34"},
1273 {"Right ADC Mixer", "IN56 Switch", "IN56"},
1274 {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
1275 {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
1276 {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1277 {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1278
1279 /* Line A input mixer */
1280 {"LINEA Mixer", "IN1 Switch", "IN1"},
1281 {"LINEA Mixer", "IN3 Switch", "IN3"},
1282 {"LINEA Mixer", "IN5 Switch", "IN5"},
1283 {"LINEA Mixer", "IN34 Switch", "IN34"},
1284
1285 /* Line B input mixer */
1286 {"LINEB Mixer", "IN2 Switch", "IN2"},
1287 {"LINEB Mixer", "IN4 Switch", "IN4"},
1288 {"LINEB Mixer", "IN6 Switch", "IN6"},
1289 {"LINEB Mixer", "IN56 Switch", "IN56"},
1290
1291 {"LINEA Input", NULL, "LINEA Mixer"},
1292 {"LINEB Input", NULL, "LINEB Mixer"},
1293
1294 /* Inputs */
1295 {"ADCL", NULL, "Left ADC Mixer"},
1296 {"ADCR", NULL, "Right ADC Mixer"},
1297 {"ADCL", NULL, "SHDN"},
1298 {"ADCR", NULL, "SHDN"},
1299
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001300 {"DMIC Mux", "ADC", "ADCL"},
1301 {"DMIC Mux", "ADC", "ADCR"},
1302 {"DMIC Mux", "DMIC", "DMICL"},
1303 {"DMIC Mux", "DMIC", "DMICR"},
1304
1305 {"LBENL Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001306 {"LBENL Mux", "Loopback", "LTENL Mux"},
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001307 {"LBENR Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001308 {"LBENR Mux", "Loopback", "LTENR Mux"},
1309
1310 {"AIFOUTL", NULL, "LBENL Mux"},
1311 {"AIFOUTR", NULL, "LBENR Mux"},
1312 {"AIFOUTL", NULL, "SHDN"},
1313 {"AIFOUTR", NULL, "SHDN"},
1314 {"AIFOUTL", NULL, "SDOEN"},
1315 {"AIFOUTR", NULL, "SDOEN"},
1316
1317 {"LTENL Mux", "Normal", "AIFINL"},
1318 {"LTENL Mux", "Loopthrough", "LBENL Mux"},
1319 {"LTENR Mux", "Normal", "AIFINR"},
1320 {"LTENR Mux", "Loopthrough", "LBENR Mux"},
1321
1322 {"DACL", NULL, "LTENL Mux"},
1323 {"DACR", NULL, "LTENR Mux"},
1324
1325 {"STENL Mux", "Sidetone Left", "ADCL"},
1326 {"STENL Mux", "Sidetone Left", "DMICL"},
1327 {"STENR Mux", "Sidetone Right", "ADCR"},
1328 {"STENR Mux", "Sidetone Right", "DMICR"},
Jarkko Nikula48826ee2014-11-24 15:32:36 +02001329 {"DACL", NULL, "STENL Mux"},
Jarkko Nikula418382f2014-11-24 15:32:37 +02001330 {"DACR", NULL, "STENR Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001331
1332 {"AIFINL", NULL, "SHDN"},
1333 {"AIFINR", NULL, "SHDN"},
1334 {"AIFINL", NULL, "SDIEN"},
1335 {"AIFINR", NULL, "SDIEN"},
1336 {"DACL", NULL, "SHDN"},
1337 {"DACR", NULL, "SHDN"},
1338
1339 /* Left headphone output mixer */
1340 {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
1341 {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
1342 {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1343 {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1344 {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
1345 {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
1346
1347 /* Right headphone output mixer */
1348 {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
1349 {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
1350 {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1351 {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1352 {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
1353 {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
1354
1355 /* Left speaker output mixer */
1356 {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
1357 {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
1358 {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1359 {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1360 {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
1361 {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
1362
1363 /* Right speaker output mixer */
1364 {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
1365 {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
1366 {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1367 {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1368 {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
1369 {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
1370
1371 /* Left Receiver output mixer */
1372 {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
1373 {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
1374 {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1375 {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1376 {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
1377 {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
1378
1379 /* Right Receiver output mixer */
1380 {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
1381 {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
1382 {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1383 {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1384 {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
1385 {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
1386
1387 {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
1388
1389 /*
1390 * Disable this for lowest power if bypassing
1391 * the DAC with an analog signal
1392 */
1393 {"HP Left Out", NULL, "DACL"},
1394 {"HP Left Out", NULL, "MIXHPLSEL Mux"},
1395
1396 {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
1397
1398 /*
1399 * Disable this for lowest power if bypassing
1400 * the DAC with an analog signal
1401 */
1402 {"HP Right Out", NULL, "DACR"},
1403 {"HP Right Out", NULL, "MIXHPRSEL Mux"},
1404
1405 {"SPK Left Out", NULL, "Left Speaker Mixer"},
1406 {"SPK Right Out", NULL, "Right Speaker Mixer"},
1407 {"RCV Left Out", NULL, "Left Receiver Mixer"},
1408
1409 {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
1410 {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
1411 {"RCV Right Out", NULL, "LINMOD Mux"},
1412
1413 {"HPL", NULL, "HP Left Out"},
1414 {"HPR", NULL, "HP Right Out"},
1415 {"SPKL", NULL, "SPK Left Out"},
1416 {"SPKR", NULL, "SPK Right Out"},
1417 {"RCVL", NULL, "RCV Left Out"},
1418 {"RCVR", NULL, "RCV Right Out"},
Jerry Wong685e4212013-02-06 11:06:37 -08001419};
1420
1421static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001422 /* DMIC inputs */
1423 {"DMIC3", NULL, "DMIC3_ENA"},
1424 {"DMIC4", NULL, "DMIC4_ENA"},
1425 {"DMIC3", NULL, "AHPF"},
1426 {"DMIC4", NULL, "AHPF"},
Jerry Wong685e4212013-02-06 11:06:37 -08001427};
1428
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001429static int max98090_add_widgets(struct snd_soc_component *component)
Jerry Wong685e4212013-02-06 11:06:37 -08001430{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001431 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
1432 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001433
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001434 snd_soc_add_component_controls(component, max98090_snd_controls,
Jerry Wong685e4212013-02-06 11:06:37 -08001435 ARRAY_SIZE(max98090_snd_controls));
1436
1437 if (max98090->devtype == MAX98091) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001438 snd_soc_add_component_controls(component, max98091_snd_controls,
Jerry Wong685e4212013-02-06 11:06:37 -08001439 ARRAY_SIZE(max98091_snd_controls));
1440 }
1441
1442 snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
1443 ARRAY_SIZE(max98090_dapm_widgets));
1444
1445 snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
1446 ARRAY_SIZE(max98090_dapm_routes));
1447
1448 if (max98090->devtype == MAX98091) {
1449 snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
1450 ARRAY_SIZE(max98091_dapm_widgets));
1451
1452 snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
1453 ARRAY_SIZE(max98091_dapm_routes));
Jerry Wong685e4212013-02-06 11:06:37 -08001454 }
1455
1456 return 0;
1457}
1458
1459static const int pclk_rates[] = {
1460 12000000, 12000000, 13000000, 13000000,
1461 16000000, 16000000, 19200000, 19200000
1462};
1463
1464static const int lrclk_rates[] = {
1465 8000, 16000, 8000, 16000,
1466 8000, 16000, 8000, 16000
1467};
1468
1469static const int user_pclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001470 13000000, 13000000, 19200000, 19200000,
Jerry Wong685e4212013-02-06 11:06:37 -08001471};
1472
1473static const int user_lrclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001474 44100, 48000, 44100, 48000,
Jerry Wong685e4212013-02-06 11:06:37 -08001475};
1476
1477static const unsigned long long ni_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001478 3528, 768, 441, 8
Jerry Wong685e4212013-02-06 11:06:37 -08001479};
1480
1481static const unsigned long long mi_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001482 8125, 1625, 1500, 25
Jerry Wong685e4212013-02-06 11:06:37 -08001483};
1484
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001485static void max98090_configure_bclk(struct snd_soc_component *component)
Jerry Wong685e4212013-02-06 11:06:37 -08001486{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001487 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001488 unsigned long long ni;
1489 int i;
1490
1491 if (!max98090->sysclk) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001492 dev_err(component->dev, "No SYSCLK configured\n");
Jerry Wong685e4212013-02-06 11:06:37 -08001493 return;
1494 }
1495
1496 if (!max98090->bclk || !max98090->lrclk) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001497 dev_err(component->dev, "No audio clocks configured\n");
Jerry Wong685e4212013-02-06 11:06:37 -08001498 return;
1499 }
1500
1501 /* Skip configuration when operating as slave */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001502 if (!(snd_soc_component_read32(component, M98090_REG_MASTER_MODE) &
Jerry Wong685e4212013-02-06 11:06:37 -08001503 M98090_MAS_MASK)) {
1504 return;
1505 }
1506
1507 /* Check for supported PCLK to LRCLK ratios */
1508 for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
1509 if ((pclk_rates[i] == max98090->sysclk) &&
1510 (lrclk_rates[i] == max98090->lrclk)) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001511 dev_dbg(component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -08001512 "Found supported PCLK to LRCLK rates 0x%x\n",
1513 i + 0x8);
1514
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001515 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001516 M98090_FREQ_MASK,
1517 (i + 0x8) << M98090_FREQ_SHIFT);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001518 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001519 M98090_USE_M1_MASK, 0);
1520 return;
1521 }
1522 }
1523
1524 /* Check for user calculated MI and NI ratios */
1525 for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
1526 if ((user_pclk_rates[i] == max98090->sysclk) &&
1527 (user_lrclk_rates[i] == max98090->lrclk)) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001528 dev_dbg(component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -08001529 "Found user supported PCLK to LRCLK rates\n");
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001530 dev_dbg(component->dev, "i %d ni %lld mi %lld\n",
Jerry Wong685e4212013-02-06 11:06:37 -08001531 i, ni_value[i], mi_value[i]);
1532
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001533 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001534 M98090_FREQ_MASK, 0);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001535 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001536 M98090_USE_M1_MASK,
1537 1 << M98090_USE_M1_SHIFT);
1538
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001539 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_MSB,
Jerry Wong685e4212013-02-06 11:06:37 -08001540 (ni_value[i] >> 8) & 0x7F);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001541 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_LSB,
Jerry Wong685e4212013-02-06 11:06:37 -08001542 ni_value[i] & 0xFF);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001543 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_MI_MSB,
Jerry Wong685e4212013-02-06 11:06:37 -08001544 (mi_value[i] >> 8) & 0x7F);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001545 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_MI_LSB,
Jerry Wong685e4212013-02-06 11:06:37 -08001546 mi_value[i] & 0xFF);
1547
1548 return;
1549 }
1550 }
1551
1552 /*
1553 * Calculate based on MI = 65536 (not as good as either method above)
1554 */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001555 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001556 M98090_FREQ_MASK, 0);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001557 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001558 M98090_USE_M1_MASK, 0);
1559
1560 /*
1561 * Configure NI when operating as master
1562 * Note: There is a small, but significant audio quality improvement
1563 * by calculating ni and mi.
1564 */
1565 ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
1566 * (unsigned long long int)max98090->lrclk;
1567 do_div(ni, (unsigned long long int)max98090->sysclk);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001568 dev_info(component->dev, "No better method found\n");
1569 dev_info(component->dev, "Calculating ni %lld with mi 65536\n", ni);
1570 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_MSB,
Jerry Wong685e4212013-02-06 11:06:37 -08001571 (ni >> 8) & 0x7F);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001572 snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
Jerry Wong685e4212013-02-06 11:06:37 -08001573}
1574
1575static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
1576 unsigned int fmt)
1577{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001578 struct snd_soc_component *component = codec_dai->component;
1579 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001580 struct max98090_cdata *cdata;
1581 u8 regval;
1582
1583 max98090->dai_fmt = fmt;
1584 cdata = &max98090->dai[0];
1585
1586 if (fmt != cdata->fmt) {
1587 cdata->fmt = fmt;
1588
1589 regval = 0;
1590 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1591 case SND_SOC_DAIFMT_CBS_CFS:
1592 /* Set to slave mode PLL - MAS mode off */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001593 snd_soc_component_write(component,
Jerry Wong685e4212013-02-06 11:06:37 -08001594 M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001595 snd_soc_component_write(component,
Jerry Wong685e4212013-02-06 11:06:37 -08001596 M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001597 snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
Jerry Wong685e4212013-02-06 11:06:37 -08001598 M98090_USE_M1_MASK, 0);
Liam Girdwood541423d2014-05-16 16:55:23 +03001599 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08001600 break;
1601 case SND_SOC_DAIFMT_CBM_CFM:
1602 /* Set to master mode */
1603 if (max98090->tdm_slots == 4) {
1604 /* TDM */
1605 regval |= M98090_MAS_MASK |
1606 M98090_BSEL_64;
1607 } else if (max98090->tdm_slots == 3) {
1608 /* TDM */
1609 regval |= M98090_MAS_MASK |
1610 M98090_BSEL_48;
1611 } else {
1612 /* Few TDM slots, or No TDM */
1613 regval |= M98090_MAS_MASK |
1614 M98090_BSEL_32;
1615 }
Liam Girdwood541423d2014-05-16 16:55:23 +03001616 max98090->master = true;
Jerry Wong685e4212013-02-06 11:06:37 -08001617 break;
1618 case SND_SOC_DAIFMT_CBS_CFM:
1619 case SND_SOC_DAIFMT_CBM_CFS:
1620 default:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001621 dev_err(component->dev, "DAI clock mode unsupported");
Jerry Wong685e4212013-02-06 11:06:37 -08001622 return -EINVAL;
1623 }
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001624 snd_soc_component_write(component, M98090_REG_MASTER_MODE, regval);
Jerry Wong685e4212013-02-06 11:06:37 -08001625
1626 regval = 0;
1627 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1628 case SND_SOC_DAIFMT_I2S:
1629 regval |= M98090_DLY_MASK;
1630 break;
1631 case SND_SOC_DAIFMT_LEFT_J:
1632 break;
1633 case SND_SOC_DAIFMT_RIGHT_J:
1634 regval |= M98090_RJ_MASK;
1635 break;
1636 case SND_SOC_DAIFMT_DSP_A:
1637 /* Not supported mode */
1638 default:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001639 dev_err(component->dev, "DAI format unsupported");
Jerry Wong685e4212013-02-06 11:06:37 -08001640 return -EINVAL;
1641 }
1642
1643 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1644 case SND_SOC_DAIFMT_NB_NF:
1645 break;
1646 case SND_SOC_DAIFMT_NB_IF:
1647 regval |= M98090_WCI_MASK;
1648 break;
1649 case SND_SOC_DAIFMT_IB_NF:
1650 regval |= M98090_BCI_MASK;
1651 break;
1652 case SND_SOC_DAIFMT_IB_IF:
1653 regval |= M98090_BCI_MASK|M98090_WCI_MASK;
1654 break;
1655 default:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001656 dev_err(component->dev, "DAI invert mode unsupported");
Jerry Wong685e4212013-02-06 11:06:37 -08001657 return -EINVAL;
1658 }
1659
1660 /*
1661 * This accommodates an inverted logic in the MAX98090 chip
1662 * for Bit Clock Invert (BCI). The inverted logic is only
1663 * seen for the case of TDM mode. The remaining cases have
1664 * normal logic.
1665 */
Sachin Kamat959b6252013-02-21 12:25:00 +05301666 if (max98090->tdm_slots > 1)
Jerry Wong685e4212013-02-06 11:06:37 -08001667 regval ^= M98090_BCI_MASK;
Jerry Wong685e4212013-02-06 11:06:37 -08001668
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001669 snd_soc_component_write(component,
Jerry Wong685e4212013-02-06 11:06:37 -08001670 M98090_REG_INTERFACE_FORMAT, regval);
1671 }
1672
1673 return 0;
1674}
1675
1676static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
1677 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1678{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001679 struct snd_soc_component *component = codec_dai->component;
1680 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001681 struct max98090_cdata *cdata;
1682 cdata = &max98090->dai[0];
1683
1684 if (slots < 0 || slots > 4)
1685 return -EINVAL;
1686
1687 max98090->tdm_slots = slots;
1688 max98090->tdm_width = slot_width;
1689
1690 if (max98090->tdm_slots > 1) {
1691 /* SLOTL SLOTR SLOTDLY */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001692 snd_soc_component_write(component, M98090_REG_TDM_FORMAT,
Jerry Wong685e4212013-02-06 11:06:37 -08001693 0 << M98090_TDM_SLOTL_SHIFT |
1694 1 << M98090_TDM_SLOTR_SHIFT |
1695 0 << M98090_TDM_SLOTDLY_SHIFT);
1696
1697 /* FSW TDM */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001698 snd_soc_component_update_bits(component, M98090_REG_TDM_CONTROL,
Jerry Wong685e4212013-02-06 11:06:37 -08001699 M98090_TDM_MASK,
1700 M98090_TDM_MASK);
1701 }
1702
1703 /*
1704 * Normally advisable to set TDM first, but this permits either order
1705 */
1706 cdata->fmt = 0;
1707 max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
1708
1709 return 0;
1710}
1711
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001712static int max98090_set_bias_level(struct snd_soc_component *component,
Jerry Wong685e4212013-02-06 11:06:37 -08001713 enum snd_soc_bias_level level)
1714{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001715 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001716 int ret;
1717
1718 switch (level) {
1719 case SND_SOC_BIAS_ON:
Jerry Wong685e4212013-02-06 11:06:37 -08001720 break;
1721
1722 case SND_SOC_BIAS_PREPARE:
Tushar Beherab10ab7b2014-05-26 13:58:21 +05301723 /*
1724 * SND_SOC_BIAS_PREPARE is called while preparing for a
1725 * transition to ON or away from ON. If current bias_level
1726 * is SND_SOC_BIAS_ON, then it is preparing for a transition
1727 * away from ON. Disable the clock in that case, otherwise
1728 * enable it.
1729 */
Lars-Peter Clausen29ca43b2015-05-14 11:20:01 +02001730 if (IS_ERR(max98090->mclk))
1731 break;
1732
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001733 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
Lars-Peter Clausen29ca43b2015-05-14 11:20:01 +02001734 clk_disable_unprepare(max98090->mclk);
Fabio Estevam9acc7f02015-06-20 15:55:50 -03001735 } else {
1736 ret = clk_prepare_enable(max98090->mclk);
1737 if (ret)
1738 return ret;
1739 }
Jerry Wong685e4212013-02-06 11:06:37 -08001740 break;
1741
1742 case SND_SOC_BIAS_STANDBY:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001743 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
Dylan Reidc42c8922014-02-12 10:24:54 -08001744 ret = regcache_sync(max98090->regmap);
1745 if (ret != 0) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001746 dev_err(component->dev,
Dylan Reidc42c8922014-02-12 10:24:54 -08001747 "Failed to sync cache: %d\n", ret);
1748 return ret;
1749 }
1750 }
1751 break;
1752
Jerry Wong685e4212013-02-06 11:06:37 -08001753 case SND_SOC_BIAS_OFF:
1754 /* Set internal pull-up to lowest power mode */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001755 snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
Jerry Wong685e4212013-02-06 11:06:37 -08001756 M98090_JDWK_MASK, M98090_JDWK_MASK);
1757 regcache_mark_dirty(max98090->regmap);
1758 break;
1759 }
Jerry Wong685e4212013-02-06 11:06:37 -08001760 return 0;
1761}
1762
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001763static const int dmic_divisors[] = { 2, 3, 4, 5, 6, 8 };
Jerry Wong685e4212013-02-06 11:06:37 -08001764
1765static const int comp_lrclk_rates[] = {
1766 8000, 16000, 32000, 44100, 48000, 96000
1767};
1768
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001769struct dmic_table {
1770 int pclk;
1771 struct {
1772 int freq;
1773 int comp[6]; /* One each for 8, 16, 32, 44.1, 48, and 96 kHz */
1774 } settings[6]; /* One for each dmic divisor. */
Jerry Wong685e4212013-02-06 11:06:37 -08001775};
1776
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001777static const struct dmic_table dmic_table[] = { /* One for each pclk freq. */
1778 {
1779 .pclk = 11289600,
1780 .settings = {
1781 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1782 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1783 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1784 { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
1785 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1786 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1787 },
1788 },
1789 {
1790 .pclk = 12000000,
1791 .settings = {
1792 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1793 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1794 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1795 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1796 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1797 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1798 }
1799 },
1800 {
1801 .pclk = 12288000,
1802 .settings = {
1803 { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
1804 { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
1805 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1806 { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
1807 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1808 { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
1809 }
1810 },
1811 {
1812 .pclk = 13000000,
1813 .settings = {
1814 { .freq = 2, .comp = { 7, 8, 1, 1, 1, 1 } },
1815 { .freq = 1, .comp = { 7, 8, 0, 0, 0, 0 } },
1816 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1817 { .freq = 0, .comp = { 7, 8, 4, 4, 5, 5 } },
1818 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1819 { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
1820 }
1821 },
1822 {
1823 .pclk = 19200000,
1824 .settings = {
1825 { .freq = 2, .comp = { 0, 0, 0, 0, 0, 0 } },
1826 { .freq = 1, .comp = { 7, 8, 1, 1, 1, 1 } },
1827 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1828 { .freq = 0, .comp = { 7, 8, 2, 2, 3, 3 } },
1829 { .freq = 0, .comp = { 7, 8, 1, 1, 2, 2 } },
1830 { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
1831 }
1832 },
1833};
1834
1835static int max98090_find_divisor(int target_freq, int pclk)
1836{
1837 int current_diff = INT_MAX;
1838 int test_diff = INT_MAX;
1839 int divisor_index = 0;
1840 int i;
1841
1842 for (i = 0; i < ARRAY_SIZE(dmic_divisors); i++) {
1843 test_diff = abs(target_freq - (pclk / dmic_divisors[i]));
1844 if (test_diff < current_diff) {
1845 current_diff = test_diff;
1846 divisor_index = i;
1847 }
1848 }
1849
1850 return divisor_index;
1851}
1852
1853static int max98090_find_closest_pclk(int pclk)
1854{
1855 int m1;
1856 int m2;
1857 int i;
1858
1859 for (i = 0; i < ARRAY_SIZE(dmic_table); i++) {
1860 if (pclk == dmic_table[i].pclk)
1861 return i;
1862 if (pclk < dmic_table[i].pclk) {
1863 if (i == 0)
1864 return i;
1865 m1 = pclk - dmic_table[i-1].pclk;
1866 m2 = dmic_table[i].pclk - pclk;
1867 if (m1 < m2)
1868 return i - 1;
1869 else
1870 return i;
1871 }
1872 }
1873
1874 return -EINVAL;
1875}
1876
1877static int max98090_configure_dmic(struct max98090_priv *max98090,
1878 int target_dmic_clk, int pclk, int fs)
1879{
1880 int micclk_index;
1881 int pclk_index;
1882 int dmic_freq;
1883 int dmic_comp;
1884 int i;
1885
1886 pclk_index = max98090_find_closest_pclk(pclk);
1887 if (pclk_index < 0)
1888 return pclk_index;
1889
1890 micclk_index = max98090_find_divisor(target_dmic_clk, pclk);
1891
1892 for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
1893 if (fs <= (comp_lrclk_rates[i] + comp_lrclk_rates[i+1]) / 2)
1894 break;
1895 }
1896
1897 dmic_freq = dmic_table[pclk_index].settings[micclk_index].freq;
1898 dmic_comp = dmic_table[pclk_index].settings[micclk_index].comp[i];
1899
1900 regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_ENABLE,
1901 M98090_MICCLK_MASK,
1902 micclk_index << M98090_MICCLK_SHIFT);
1903
1904 regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_CONFIG,
1905 M98090_DMIC_COMP_MASK | M98090_DMIC_FREQ_MASK,
1906 dmic_comp << M98090_DMIC_COMP_SHIFT |
1907 dmic_freq << M98090_DMIC_FREQ_SHIFT);
1908
1909 return 0;
1910}
1911
Jerry Wong685e4212013-02-06 11:06:37 -08001912static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
1913 struct snd_pcm_hw_params *params,
1914 struct snd_soc_dai *dai)
1915{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001916 struct snd_soc_component *component = dai->component;
1917 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001918 struct max98090_cdata *cdata;
Jerry Wong685e4212013-02-06 11:06:37 -08001919
1920 cdata = &max98090->dai[0];
1921 max98090->bclk = snd_soc_params_to_bclk(params);
1922 if (params_channels(params) == 1)
1923 max98090->bclk *= 2;
1924
1925 max98090->lrclk = params_rate(params);
1926
Mark Brown7821afc2014-01-08 20:39:30 +00001927 switch (params_width(params)) {
1928 case 16:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001929 snd_soc_component_update_bits(component, M98090_REG_INTERFACE_FORMAT,
Jerry Wong685e4212013-02-06 11:06:37 -08001930 M98090_WS_MASK, 0);
1931 break;
1932 default:
1933 return -EINVAL;
1934 }
1935
Liam Girdwood541423d2014-05-16 16:55:23 +03001936 if (max98090->master)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001937 max98090_configure_bclk(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001938
1939 cdata->rate = max98090->lrclk;
1940
1941 /* Update filter mode */
1942 if (max98090->lrclk < 24000)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001943 snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
Jerry Wong685e4212013-02-06 11:06:37 -08001944 M98090_MODE_MASK, 0);
1945 else
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001946 snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
Jerry Wong685e4212013-02-06 11:06:37 -08001947 M98090_MODE_MASK, M98090_MODE_MASK);
1948
1949 /* Update sample rate mode */
1950 if (max98090->lrclk < 50000)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001951 snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
Jerry Wong685e4212013-02-06 11:06:37 -08001952 M98090_DHF_MASK, 0);
1953 else
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001954 snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
Jerry Wong685e4212013-02-06 11:06:37 -08001955 M98090_DHF_MASK, M98090_DHF_MASK);
1956
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001957 max98090_configure_dmic(max98090, max98090->dmic_freq, max98090->pclk,
1958 max98090->lrclk);
Jerry Wong685e4212013-02-06 11:06:37 -08001959
1960 return 0;
1961}
1962
1963/*
1964 * PLL / Sysclk
1965 */
1966static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
1967 int clk_id, unsigned int freq, int dir)
1968{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001969 struct snd_soc_component *component = dai->component;
1970 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08001971
1972 /* Requested clock frequency is already setup */
1973 if (freq == max98090->sysclk)
1974 return 0;
1975
Tushar Beherab10ab7b2014-05-26 13:58:21 +05301976 if (!IS_ERR(max98090->mclk)) {
1977 freq = clk_round_rate(max98090->mclk, freq);
1978 clk_set_rate(max98090->mclk, freq);
1979 }
1980
Jerry Wong685e4212013-02-06 11:06:37 -08001981 /* Setup clocks for slave mode, and using the PLL
1982 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
1983 * 0x02 (when master clk is 20MHz to 40MHz)..
1984 * 0x03 (when master clk is 40MHz to 60MHz)..
1985 */
Dylan Reidece509c2014-11-03 10:28:56 -08001986 if ((freq >= 10000000) && (freq <= 20000000)) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001987 snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
Jerry Wong685e4212013-02-06 11:06:37 -08001988 M98090_PSCLK_DIV1);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001989 max98090->pclk = freq;
Dylan Reidece509c2014-11-03 10:28:56 -08001990 } else if ((freq > 20000000) && (freq <= 40000000)) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001991 snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
Jerry Wong685e4212013-02-06 11:06:37 -08001992 M98090_PSCLK_DIV2);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001993 max98090->pclk = freq >> 1;
Dylan Reidece509c2014-11-03 10:28:56 -08001994 } else if ((freq > 40000000) && (freq <= 60000000)) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001995 snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
Jerry Wong685e4212013-02-06 11:06:37 -08001996 M98090_PSCLK_DIV4);
Dylan Reiddefcd98b2014-11-03 10:28:57 -08001997 max98090->pclk = freq >> 2;
Jerry Wong685e4212013-02-06 11:06:37 -08001998 } else {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00001999 dev_err(component->dev, "Invalid master clock frequency\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002000 return -EINVAL;
2001 }
2002
2003 max98090->sysclk = freq;
2004
Jerry Wong685e4212013-02-06 11:06:37 -08002005 return 0;
2006}
2007
2008static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
2009{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002010 struct snd_soc_component *component = codec_dai->component;
Jerry Wong685e4212013-02-06 11:06:37 -08002011 int regval;
2012
2013 regval = mute ? M98090_DVM_MASK : 0;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002014 snd_soc_component_update_bits(component, M98090_REG_DAI_PLAYBACK_LEVEL,
Jerry Wong685e4212013-02-06 11:06:37 -08002015 M98090_DVM_MASK, regval);
2016
2017 return 0;
2018}
2019
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002020static int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
2021 struct snd_soc_dai *dai)
2022{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002023 struct snd_soc_component *component = dai->component;
2024 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002025
2026 switch (cmd) {
2027 case SNDRV_PCM_TRIGGER_START:
2028 case SNDRV_PCM_TRIGGER_RESUME:
2029 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2030 if (!max98090->master && dai->active == 1)
2031 queue_delayed_work(system_power_efficient_wq,
2032 &max98090->pll_det_enable_work,
2033 msecs_to_jiffies(10));
2034 break;
2035 case SNDRV_PCM_TRIGGER_STOP:
2036 case SNDRV_PCM_TRIGGER_SUSPEND:
2037 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2038 if (!max98090->master && dai->active == 1)
2039 schedule_work(&max98090->pll_det_disable_work);
2040 break;
2041 default:
2042 break;
2043 }
2044
2045 return 0;
2046}
2047
2048static void max98090_pll_det_enable_work(struct work_struct *work)
2049{
2050 struct max98090_priv *max98090 =
2051 container_of(work, struct max98090_priv,
2052 pll_det_enable_work.work);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002053 struct snd_soc_component *component = max98090->component;
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002054 unsigned int status, mask;
2055
2056 /*
2057 * Clear status register in order to clear possibly already occurred
2058 * PLL unlock. If PLL hasn't still locked, the status will be set
2059 * again and PLL unlock interrupt will occur.
2060 * Note this will clear all status bits
2061 */
2062 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2063
2064 /*
2065 * Queue jack work in case jack state has just changed but handler
2066 * hasn't run yet
2067 */
2068 regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2069 status &= mask;
2070 if (status & M98090_JDET_MASK)
2071 queue_delayed_work(system_power_efficient_wq,
2072 &max98090->jack_work,
2073 msecs_to_jiffies(100));
2074
2075 /* Enable PLL unlock interrupt */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002076 snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002077 M98090_IULK_MASK,
2078 1 << M98090_IULK_SHIFT);
2079}
2080
2081static void max98090_pll_det_disable_work(struct work_struct *work)
2082{
2083 struct max98090_priv *max98090 =
2084 container_of(work, struct max98090_priv, pll_det_disable_work);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002085 struct snd_soc_component *component = max98090->component;
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002086
2087 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2088
2089 /* Disable PLL unlock interrupt */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002090 snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002091 M98090_IULK_MASK, 0);
2092}
2093
2094static void max98090_pll_work(struct work_struct *work)
2095{
2096 struct max98090_priv *max98090 =
2097 container_of(work, struct max98090_priv, pll_work);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002098 struct snd_soc_component *component = max98090->component;
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002099
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002100 if (!snd_soc_component_is_active(component))
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002101 return;
2102
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002103 dev_info_ratelimited(component->dev, "PLL unlocked\n");
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002104
2105 /* Toggle shutdown OFF then ON */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002106 snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002107 M98090_SHDNN_MASK, 0);
2108 msleep(10);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002109 snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002110 M98090_SHDNN_MASK, M98090_SHDNN_MASK);
2111
2112 /* Give PLL time to lock */
2113 msleep(10);
2114}
2115
Jerry Wong685e4212013-02-06 11:06:37 -08002116static void max98090_jack_work(struct work_struct *work)
2117{
2118 struct max98090_priv *max98090 = container_of(work,
2119 struct max98090_priv,
2120 jack_work.work);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002121 struct snd_soc_component *component = max98090->component;
Jerry Wong685e4212013-02-06 11:06:37 -08002122 int status = 0;
2123 int reg;
2124
2125 /* Read a second time */
2126 if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
2127
2128 /* Strong pull up allows mic detection */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002129 snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
Jerry Wong685e4212013-02-06 11:06:37 -08002130 M98090_JDWK_MASK, 0);
2131
2132 msleep(50);
2133
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002134 reg = snd_soc_component_read32(component, M98090_REG_JACK_STATUS);
Jerry Wong685e4212013-02-06 11:06:37 -08002135
2136 /* Weak pull up allows only insertion detection */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002137 snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
Jerry Wong685e4212013-02-06 11:06:37 -08002138 M98090_JDWK_MASK, M98090_JDWK_MASK);
2139 } else {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002140 reg = snd_soc_component_read32(component, M98090_REG_JACK_STATUS);
Jerry Wong685e4212013-02-06 11:06:37 -08002141 }
2142
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002143 reg = snd_soc_component_read32(component, M98090_REG_JACK_STATUS);
Jerry Wong685e4212013-02-06 11:06:37 -08002144
2145 switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
2146 case M98090_LSNS_MASK | M98090_JKSNS_MASK:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002147 dev_dbg(component->dev, "No Headset Detected\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002148
2149 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2150
2151 status |= 0;
2152
2153 break;
2154
2155 case 0:
2156 if (max98090->jack_state ==
2157 M98090_JACK_STATE_HEADSET) {
2158
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002159 dev_dbg(component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -08002160 "Headset Button Down Detected\n");
2161
2162 /*
2163 * max98090_headset_button_event(codec)
2164 * could be defined, then called here.
2165 */
2166
2167 status |= SND_JACK_HEADSET;
2168 status |= SND_JACK_BTN_0;
2169
2170 break;
2171 }
2172
2173 /* Line is reported as Headphone */
2174 /* Nokia Headset is reported as Headphone */
2175 /* Mono Headphone is reported as Headphone */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002176 dev_dbg(component->dev, "Headphone Detected\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002177
2178 max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
2179
2180 status |= SND_JACK_HEADPHONE;
2181
2182 break;
2183
2184 case M98090_JKSNS_MASK:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002185 dev_dbg(component->dev, "Headset Detected\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002186
2187 max98090->jack_state = M98090_JACK_STATE_HEADSET;
2188
2189 status |= SND_JACK_HEADSET;
2190
2191 break;
2192
2193 default:
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002194 dev_dbg(component->dev, "Unrecognized Jack Status\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002195 break;
2196 }
2197
2198 snd_soc_jack_report(max98090->jack, status,
2199 SND_JACK_HEADSET | SND_JACK_BTN_0);
Jerry Wong685e4212013-02-06 11:06:37 -08002200}
2201
2202static irqreturn_t max98090_interrupt(int irq, void *data)
2203{
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002204 struct max98090_priv *max98090 = data;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002205 struct snd_soc_component *component = max98090->component;
Jerry Wong685e4212013-02-06 11:06:37 -08002206 int ret;
2207 unsigned int mask;
2208 unsigned int active;
2209
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002210 /* Treat interrupt before codec is initialized as spurious */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002211 if (component == NULL)
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002212 return IRQ_NONE;
2213
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002214 dev_dbg(component->dev, "***** max98090_interrupt *****\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002215
2216 ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2217
2218 if (ret != 0) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002219 dev_err(component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -08002220 "failed to read M98090_REG_INTERRUPT_S: %d\n",
2221 ret);
2222 return IRQ_NONE;
2223 }
2224
2225 ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
2226
2227 if (ret != 0) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002228 dev_err(component->dev,
Jerry Wong685e4212013-02-06 11:06:37 -08002229 "failed to read M98090_REG_DEVICE_STATUS: %d\n",
2230 ret);
2231 return IRQ_NONE;
2232 }
2233
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002234 dev_dbg(component->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
Jerry Wong685e4212013-02-06 11:06:37 -08002235 active, mask, active & mask);
2236
2237 active &= mask;
2238
2239 if (!active)
2240 return IRQ_NONE;
2241
Sachin Kamat959b6252013-02-21 12:25:00 +05302242 if (active & M98090_CLD_MASK)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002243 dev_err(component->dev, "M98090_CLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002244
Sachin Kamat959b6252013-02-21 12:25:00 +05302245 if (active & M98090_SLD_MASK)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002246 dev_dbg(component->dev, "M98090_SLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002247
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002248 if (active & M98090_ULK_MASK) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002249 dev_dbg(component->dev, "M98090_ULK_MASK\n");
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002250 schedule_work(&max98090->pll_work);
2251 }
Jerry Wong685e4212013-02-06 11:06:37 -08002252
2253 if (active & M98090_JDET_MASK) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002254 dev_dbg(component->dev, "M98090_JDET_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002255
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002256 pm_wakeup_event(component->dev, 100);
Jerry Wong685e4212013-02-06 11:06:37 -08002257
Mark Brown2df7c6a2013-07-18 22:43:00 +01002258 queue_delayed_work(system_power_efficient_wq,
2259 &max98090->jack_work,
2260 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002261 }
2262
Sachin Kamat959b6252013-02-21 12:25:00 +05302263 if (active & M98090_DRCACT_MASK)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002264 dev_dbg(component->dev, "M98090_DRCACT_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002265
Sachin Kamat959b6252013-02-21 12:25:00 +05302266 if (active & M98090_DRCCLP_MASK)
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002267 dev_err(component->dev, "M98090_DRCCLP_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002268
2269 return IRQ_HANDLED;
2270}
2271
2272/**
2273 * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
2274 *
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002275 * @component: MAX98090 component
Jerry Wong685e4212013-02-06 11:06:37 -08002276 * @jack: jack to report detection events on
2277 *
2278 * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
2279 * being used to bring out signals to the processor then only platform
2280 * data configuration is needed for MAX98090 and processor GPIOs should
2281 * be configured using snd_soc_jack_add_gpios() instead.
2282 *
2283 * If no jack is supplied detection will be disabled.
2284 */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002285int max98090_mic_detect(struct snd_soc_component *component,
Jerry Wong685e4212013-02-06 11:06:37 -08002286 struct snd_soc_jack *jack)
2287{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002288 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08002289
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002290 dev_dbg(component->dev, "max98090_mic_detect\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002291
2292 max98090->jack = jack;
2293 if (jack) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002294 snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
Jerry Wong685e4212013-02-06 11:06:37 -08002295 M98090_IJDET_MASK,
2296 1 << M98090_IJDET_SHIFT);
2297 } else {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002298 snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
Jerry Wong685e4212013-02-06 11:06:37 -08002299 M98090_IJDET_MASK,
2300 0);
2301 }
2302
2303 /* Send an initial empty report */
2304 snd_soc_jack_report(max98090->jack, 0,
2305 SND_JACK_HEADSET | SND_JACK_BTN_0);
2306
Mark Brown2df7c6a2013-07-18 22:43:00 +01002307 queue_delayed_work(system_power_efficient_wq,
2308 &max98090->jack_work,
2309 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002310
2311 return 0;
2312}
2313EXPORT_SYMBOL_GPL(max98090_mic_detect);
2314
2315#define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
2316#define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
2317
Axel Lin64793042015-07-15 15:38:14 +08002318static const struct snd_soc_dai_ops max98090_dai_ops = {
Jerry Wong685e4212013-02-06 11:06:37 -08002319 .set_sysclk = max98090_dai_set_sysclk,
2320 .set_fmt = max98090_dai_set_fmt,
2321 .set_tdm_slot = max98090_set_tdm_slot,
2322 .hw_params = max98090_dai_hw_params,
2323 .digital_mute = max98090_dai_digital_mute,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002324 .trigger = max98090_dai_trigger,
Jerry Wong685e4212013-02-06 11:06:37 -08002325};
2326
2327static struct snd_soc_dai_driver max98090_dai[] = {
2328{
2329 .name = "HiFi",
2330 .playback = {
2331 .stream_name = "HiFi Playback",
2332 .channels_min = 2,
2333 .channels_max = 2,
2334 .rates = MAX98090_RATES,
2335 .formats = MAX98090_FORMATS,
2336 },
2337 .capture = {
2338 .stream_name = "HiFi Capture",
2339 .channels_min = 1,
2340 .channels_max = 2,
2341 .rates = MAX98090_RATES,
2342 .formats = MAX98090_FORMATS,
2343 },
2344 .ops = &max98090_dai_ops,
2345}
2346};
2347
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002348static int max98090_probe(struct snd_soc_component *component)
Jerry Wong685e4212013-02-06 11:06:37 -08002349{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002350 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08002351 struct max98090_cdata *cdata;
Tushar Behera978b6412014-07-04 14:42:16 +05302352 enum max98090_type devtype;
Jerry Wong685e4212013-02-06 11:06:37 -08002353 int ret = 0;
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002354 int err;
2355 unsigned int micbias;
Jerry Wong685e4212013-02-06 11:06:37 -08002356
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002357 dev_dbg(component->dev, "max98090_probe\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002358
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002359 max98090->mclk = devm_clk_get(component->dev, "mclk");
Tushar Beherab10ab7b2014-05-26 13:58:21 +05302360 if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
2361 return -EPROBE_DEFER;
2362
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002363 max98090->component = component;
Jerry Wong685e4212013-02-06 11:06:37 -08002364
Jerry Wong685e4212013-02-06 11:06:37 -08002365 /* Reset the codec, the DSP core, and disable all interrupts */
2366 max98090_reset(max98090);
2367
2368 /* Initialize private data */
2369
2370 max98090->sysclk = (unsigned)-1;
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002371 max98090->pclk = (unsigned)-1;
Liam Girdwood541423d2014-05-16 16:55:23 +03002372 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08002373
2374 cdata = &max98090->dai[0];
2375 cdata->rate = (unsigned)-1;
2376 cdata->fmt = (unsigned)-1;
2377
2378 max98090->lin_state = 0;
2379 max98090->pa1en = 0;
2380 max98090->pa2en = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002381
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002382 ret = snd_soc_component_read32(component, M98090_REG_REVISION_ID);
Jerry Wong685e4212013-02-06 11:06:37 -08002383 if (ret < 0) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002384 dev_err(component->dev, "Failed to read device revision: %d\n",
Jerry Wong685e4212013-02-06 11:06:37 -08002385 ret);
2386 goto err_access;
2387 }
2388
2389 if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302390 devtype = MAX98090;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002391 dev_info(component->dev, "MAX98090 REVID=0x%02x\n", ret);
Jerry Wong685e4212013-02-06 11:06:37 -08002392 } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302393 devtype = MAX98091;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002394 dev_info(component->dev, "MAX98091 REVID=0x%02x\n", ret);
Jerry Wong685e4212013-02-06 11:06:37 -08002395 } else {
Tushar Behera978b6412014-07-04 14:42:16 +05302396 devtype = MAX98090;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002397 dev_err(component->dev, "Unrecognized revision 0x%02x\n", ret);
Jerry Wong685e4212013-02-06 11:06:37 -08002398 }
2399
Tushar Behera978b6412014-07-04 14:42:16 +05302400 if (max98090->devtype != devtype) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002401 dev_warn(component->dev, "Mismatch in DT specified CODEC type.\n");
Tushar Behera978b6412014-07-04 14:42:16 +05302402 max98090->devtype = devtype;
2403 }
2404
Jerry Wong685e4212013-02-06 11:06:37 -08002405 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2406
2407 INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002408 INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
2409 max98090_pll_det_enable_work);
2410 INIT_WORK(&max98090->pll_det_disable_work,
2411 max98090_pll_det_disable_work);
2412 INIT_WORK(&max98090->pll_work, max98090_pll_work);
Jerry Wong685e4212013-02-06 11:06:37 -08002413
2414 /* Enable jack detection */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002415 snd_soc_component_write(component, M98090_REG_JACK_DETECT,
Jerry Wong685e4212013-02-06 11:06:37 -08002416 M98090_JDETEN_MASK | M98090_JDEB_25MS);
2417
Jerry Wong685e4212013-02-06 11:06:37 -08002418 /*
2419 * Clear any old interrupts.
2420 * An old interrupt ocurring prior to installing the ISR
2421 * can keep a new interrupt from generating a trigger.
2422 */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002423 snd_soc_component_read32(component, M98090_REG_DEVICE_STATUS);
Jerry Wong685e4212013-02-06 11:06:37 -08002424
2425 /* High Performance is default */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002426 snd_soc_component_update_bits(component, M98090_REG_DAC_CONTROL,
Jerry Wong685e4212013-02-06 11:06:37 -08002427 M98090_DACHP_MASK,
2428 1 << M98090_DACHP_SHIFT);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002429 snd_soc_component_update_bits(component, M98090_REG_DAC_CONTROL,
Jerry Wong685e4212013-02-06 11:06:37 -08002430 M98090_PERFMODE_MASK,
2431 0 << M98090_PERFMODE_SHIFT);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002432 snd_soc_component_update_bits(component, M98090_REG_ADC_CONTROL,
Jerry Wong685e4212013-02-06 11:06:37 -08002433 M98090_ADCHP_MASK,
2434 1 << M98090_ADCHP_SHIFT);
2435
2436 /* Turn on VCM bandgap reference */
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002437 snd_soc_component_write(component, M98090_REG_BIAS_CONTROL,
Jerry Wong685e4212013-02-06 11:06:37 -08002438 M98090_VCM_MODE_MASK);
2439
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002440 err = device_property_read_u32(component->dev, "maxim,micbias", &micbias);
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002441 if (err) {
2442 micbias = M98090_MBVSEL_2V8;
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002443 dev_info(component->dev, "use default 2.8v micbias\n");
Vinod Koul1c445a42016-12-08 23:01:29 +05302444 } else if (micbias > M98090_MBVSEL_2V8) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002445 dev_err(component->dev, "micbias out of range 0x%x\n", micbias);
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002446 micbias = M98090_MBVSEL_2V8;
2447 }
2448
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002449 snd_soc_component_update_bits(component, M98090_REG_MIC_BIAS_VOLTAGE,
Fang, Yang Abb13f0e2015-05-29 11:56:10 -07002450 M98090_MBVSEL_MASK, micbias);
Jarkko Nikulaa735d992014-05-16 16:55:24 +03002451
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002452 max98090_add_widgets(component);
Jerry Wong685e4212013-02-06 11:06:37 -08002453
2454err_access:
2455 return ret;
2456}
2457
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002458static void max98090_remove(struct snd_soc_component *component)
Jerry Wong685e4212013-02-06 11:06:37 -08002459{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002460 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Jerry Wong685e4212013-02-06 11:06:37 -08002461
2462 cancel_delayed_work_sync(&max98090->jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002463 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2464 cancel_work_sync(&max98090->pll_det_disable_work);
2465 cancel_work_sync(&max98090->pll_work);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002466 max98090->component = NULL;
Jerry Wong685e4212013-02-06 11:06:37 -08002467}
2468
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002469static void max98090_seq_notifier(struct snd_soc_component *component,
Fang, Yang Ae5b94082015-08-07 14:08:15 -07002470 enum snd_soc_dapm_type event, int subseq)
2471{
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002472 struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
Fang, Yang Ae5b94082015-08-07 14:08:15 -07002473
2474 if (max98090->shdn_pending) {
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002475 snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
Fang, Yang Ae5b94082015-08-07 14:08:15 -07002476 M98090_SHDNN_MASK, 0);
2477 msleep(40);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002478 snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
Fang, Yang Ae5b94082015-08-07 14:08:15 -07002479 M98090_SHDNN_MASK, M98090_SHDNN_MASK);
2480 max98090->shdn_pending = false;
2481 }
2482}
2483
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002484static const struct snd_soc_component_driver soc_component_dev_max98090 = {
2485 .probe = max98090_probe,
2486 .remove = max98090_remove,
2487 .seq_notifier = max98090_seq_notifier,
2488 .set_bias_level = max98090_set_bias_level,
2489 .idle_bias_on = 1,
2490 .use_pmdown_time = 1,
2491 .endianness = 1,
2492 .non_legacy_dai_naming = 1,
Jerry Wong685e4212013-02-06 11:06:37 -08002493};
2494
2495static const struct regmap_config max98090_regmap = {
2496 .reg_bits = 8,
2497 .val_bits = 8,
2498
2499 .max_register = MAX98090_MAX_REGISTER,
2500 .reg_defaults = max98090_reg,
2501 .num_reg_defaults = ARRAY_SIZE(max98090_reg),
2502 .volatile_reg = max98090_volatile_register,
2503 .readable_reg = max98090_readable_register,
2504 .cache_type = REGCACHE_RBTREE,
2505};
2506
2507static int max98090_i2c_probe(struct i2c_client *i2c,
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002508 const struct i2c_device_id *i2c_id)
Jerry Wong685e4212013-02-06 11:06:37 -08002509{
2510 struct max98090_priv *max98090;
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002511 const struct acpi_device_id *acpi_id;
2512 kernel_ulong_t driver_data = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002513 int ret;
2514
2515 pr_debug("max98090_i2c_probe\n");
2516
2517 max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
2518 GFP_KERNEL);
2519 if (max98090 == NULL)
2520 return -ENOMEM;
2521
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002522 if (ACPI_HANDLE(&i2c->dev)) {
2523 acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
2524 &i2c->dev);
2525 if (!acpi_id) {
2526 dev_err(&i2c->dev, "No driver data\n");
2527 return -EINVAL;
2528 }
2529 driver_data = acpi_id->driver_data;
2530 } else if (i2c_id) {
2531 driver_data = i2c_id->driver_data;
2532 }
2533
2534 max98090->devtype = driver_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002535 i2c_set_clientdata(i2c, max98090);
Jerry Wong685e4212013-02-06 11:06:37 -08002536 max98090->pdata = i2c->dev.platform_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002537
Dylan Reiddefcd98b2014-11-03 10:28:57 -08002538 ret = of_property_read_u32(i2c->dev.of_node, "maxim,dmic-freq",
2539 &max98090->dmic_freq);
2540 if (ret < 0)
2541 max98090->dmic_freq = MAX98090_DEFAULT_DMIC_FREQ;
2542
Sachin Kamata3a6cc82013-02-18 17:02:11 +05302543 max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
Jerry Wong685e4212013-02-06 11:06:37 -08002544 if (IS_ERR(max98090->regmap)) {
2545 ret = PTR_ERR(max98090->regmap);
2546 dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
2547 goto err_enable;
2548 }
2549
Jarkko Nikulaced19332014-09-19 14:48:18 +03002550 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002551 max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2552 "max98090_interrupt", max98090);
2553 if (ret < 0) {
2554 dev_err(&i2c->dev, "request_irq failed: %d\n",
2555 ret);
2556 return ret;
2557 }
2558
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002559 ret = devm_snd_soc_register_component(&i2c->dev,
2560 &soc_component_dev_max98090, max98090_dai,
Jerry Wong685e4212013-02-06 11:06:37 -08002561 ARRAY_SIZE(max98090_dai));
Jerry Wong685e4212013-02-06 11:06:37 -08002562err_enable:
2563 return ret;
2564}
2565
Caesar Wangc6b424f2015-04-08 19:05:56 +08002566static void max98090_i2c_shutdown(struct i2c_client *i2c)
2567{
2568 struct max98090_priv *max98090 = dev_get_drvdata(&i2c->dev);
2569
2570 /*
2571 * Enable volume smoothing, disable zero cross. This will cause
2572 * a quick 40ms ramp to mute on shutdown.
2573 */
2574 regmap_write(max98090->regmap,
2575 M98090_REG_LEVEL_CONTROL, M98090_VSENN_MASK);
2576 regmap_write(max98090->regmap,
2577 M98090_REG_DEVICE_SHUTDOWN, 0x00);
2578 msleep(40);
2579}
2580
Jerry Wong685e4212013-02-06 11:06:37 -08002581static int max98090_i2c_remove(struct i2c_client *client)
2582{
Caesar Wangc6b424f2015-04-08 19:05:56 +08002583 max98090_i2c_shutdown(client);
Kuninori Morimoto4c66b9d2018-01-29 04:05:59 +00002584
Jerry Wong685e4212013-02-06 11:06:37 -08002585 return 0;
2586}
2587
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01002588#ifdef CONFIG_PM
Jerry Wong685e4212013-02-06 11:06:37 -08002589static int max98090_runtime_resume(struct device *dev)
2590{
2591 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2592
2593 regcache_cache_only(max98090->regmap, false);
2594
Liam Girdwood25b4ab432014-05-16 16:55:20 +03002595 max98090_reset(max98090);
2596
Jerry Wong685e4212013-02-06 11:06:37 -08002597 regcache_sync(max98090->regmap);
2598
2599 return 0;
2600}
2601
2602static int max98090_runtime_suspend(struct device *dev)
2603{
2604 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2605
2606 regcache_cache_only(max98090->regmap, true);
2607
2608 return 0;
2609}
Mark Brown3722dc82013-06-05 19:33:03 +01002610#endif
Jerry Wong685e4212013-02-06 11:06:37 -08002611
Thierry Reding121eb442014-07-07 15:18:19 +02002612#ifdef CONFIG_PM_SLEEP
Liam Girdwood46b0e972014-05-16 16:55:21 +03002613static int max98090_resume(struct device *dev)
2614{
2615 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2616 unsigned int status;
2617
Liam Girdwoodf1c0bc92014-05-16 16:55:22 +03002618 regcache_mark_dirty(max98090->regmap);
2619
Liam Girdwood46b0e972014-05-16 16:55:21 +03002620 max98090_reset(max98090);
2621
2622 /* clear IRQ status */
2623 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2624
2625 regcache_sync(max98090->regmap);
2626
2627 return 0;
2628}
2629
2630static int max98090_suspend(struct device *dev)
2631{
2632 return 0;
2633}
2634#endif
2635
Sachin Kamat3e12af72013-02-18 17:02:12 +05302636static const struct dev_pm_ops max98090_pm = {
Jerry Wong685e4212013-02-06 11:06:37 -08002637 SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
2638 max98090_runtime_resume, NULL)
Liam Girdwood46b0e972014-05-16 16:55:21 +03002639 SET_SYSTEM_SLEEP_PM_OPS(max98090_suspend, max98090_resume)
Jerry Wong685e4212013-02-06 11:06:37 -08002640};
2641
2642static const struct i2c_device_id max98090_i2c_id[] = {
2643 { "max98090", MAX98090 },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302644 { "max98091", MAX98091 },
Jerry Wong685e4212013-02-06 11:06:37 -08002645 { }
2646};
2647MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
2648
Stephen Warren2951f932014-03-31 12:38:18 -06002649static const struct of_device_id max98090_of_match[] = {
2650 { .compatible = "maxim,max98090", },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302651 { .compatible = "maxim,max98091", },
Stephen Warren2951f932014-03-31 12:38:18 -06002652 { }
2653};
2654MODULE_DEVICE_TABLE(of, max98090_of_match);
2655
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002656#ifdef CONFIG_ACPI
Mathias Krause8610d092015-06-13 14:25:13 +02002657static const struct acpi_device_id max98090_acpi_match[] = {
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002658 { "193C9890", MAX98090 },
2659 { }
2660};
2661MODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
2662#endif
2663
Jerry Wong685e4212013-02-06 11:06:37 -08002664static struct i2c_driver max98090_i2c_driver = {
2665 .driver = {
2666 .name = "max98090",
Jerry Wong685e4212013-02-06 11:06:37 -08002667 .pm = &max98090_pm,
Stephen Warren2951f932014-03-31 12:38:18 -06002668 .of_match_table = of_match_ptr(max98090_of_match),
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002669 .acpi_match_table = ACPI_PTR(max98090_acpi_match),
Jerry Wong685e4212013-02-06 11:06:37 -08002670 },
2671 .probe = max98090_i2c_probe,
Caesar Wangc6b424f2015-04-08 19:05:56 +08002672 .shutdown = max98090_i2c_shutdown,
Jerry Wong685e4212013-02-06 11:06:37 -08002673 .remove = max98090_i2c_remove,
2674 .id_table = max98090_i2c_id,
2675};
2676
2677module_i2c_driver(max98090_i2c_driver);
2678
2679MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
2680MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
2681MODULE_LICENSE("GPL");