blob: a9acf222b5020d226d2ab219918aa80acf9b09a5 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
Mark Brown2159ad932012-10-11 11:54:02 +090035#include "wm_adsp.h"
36
37#define adsp_crit(_dsp, fmt, ...) \
38 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
39#define adsp_err(_dsp, fmt, ...) \
40 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_warn(_dsp, fmt, ...) \
42 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_info(_dsp, fmt, ...) \
44 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_dbg(_dsp, fmt, ...) \
46 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47
48#define ADSP1_CONTROL_1 0x00
49#define ADSP1_CONTROL_2 0x02
50#define ADSP1_CONTROL_3 0x03
51#define ADSP1_CONTROL_4 0x04
52#define ADSP1_CONTROL_5 0x06
53#define ADSP1_CONTROL_6 0x07
54#define ADSP1_CONTROL_7 0x08
55#define ADSP1_CONTROL_8 0x09
56#define ADSP1_CONTROL_9 0x0A
57#define ADSP1_CONTROL_10 0x0B
58#define ADSP1_CONTROL_11 0x0C
59#define ADSP1_CONTROL_12 0x0D
60#define ADSP1_CONTROL_13 0x0F
61#define ADSP1_CONTROL_14 0x10
62#define ADSP1_CONTROL_15 0x11
63#define ADSP1_CONTROL_16 0x12
64#define ADSP1_CONTROL_17 0x13
65#define ADSP1_CONTROL_18 0x14
66#define ADSP1_CONTROL_19 0x16
67#define ADSP1_CONTROL_20 0x17
68#define ADSP1_CONTROL_21 0x18
69#define ADSP1_CONTROL_22 0x1A
70#define ADSP1_CONTROL_23 0x1B
71#define ADSP1_CONTROL_24 0x1C
72#define ADSP1_CONTROL_25 0x1E
73#define ADSP1_CONTROL_26 0x20
74#define ADSP1_CONTROL_27 0x21
75#define ADSP1_CONTROL_28 0x22
76#define ADSP1_CONTROL_29 0x23
77#define ADSP1_CONTROL_30 0x24
78#define ADSP1_CONTROL_31 0x26
79
80/*
81 * ADSP1 Control 19
82 */
83#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
84#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86
87
88/*
89 * ADSP1 Control 30
90 */
91#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
92#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
96#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
99#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
100#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
103#define ADSP1_START 0x0001 /* DSP1_START */
104#define ADSP1_START_MASK 0x0001 /* DSP1_START */
105#define ADSP1_START_SHIFT 0 /* DSP1_START */
106#define ADSP1_START_WIDTH 1 /* DSP1_START */
107
Chris Rattray94e205b2013-01-18 08:43:09 +0000108/*
109 * ADSP1 Control 31
110 */
111#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
112#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
114
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100115#define ADSP2_CONTROL 0x0
116#define ADSP2_CLOCKING 0x1
117#define ADSP2V2_CLOCKING 0x2
118#define ADSP2_STATUS1 0x4
119#define ADSP2_WDMA_CONFIG_1 0x30
120#define ADSP2_WDMA_CONFIG_2 0x31
121#define ADSP2V2_WDMA_CONFIG_2 0x32
122#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900123
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100124#define ADSP2_SCRATCH0 0x40
125#define ADSP2_SCRATCH1 0x41
126#define ADSP2_SCRATCH2 0x42
127#define ADSP2_SCRATCH3 0x43
128
129#define ADSP2V2_SCRATCH0_1 0x40
130#define ADSP2V2_SCRATCH2_3 0x42
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100131
Mark Brown2159ad932012-10-11 11:54:02 +0900132/*
133 * ADSP2 Control
134 */
135
136#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
137#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
138#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
139#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
140#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
141#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
142#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
143#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
144#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
145#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
146#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
147#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
148#define ADSP2_START 0x0001 /* DSP1_START */
149#define ADSP2_START_MASK 0x0001 /* DSP1_START */
150#define ADSP2_START_SHIFT 0 /* DSP1_START */
151#define ADSP2_START_WIDTH 1 /* DSP1_START */
152
153/*
Mark Brown973838a2012-11-28 17:20:32 +0000154 * ADSP2 clocking
155 */
156#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
157#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
158#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
159
160/*
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100161 * ADSP2V2 clocking
162 */
163#define ADSP2V2_CLK_SEL_MASK 0x70000 /* CLK_SEL_ENA */
164#define ADSP2V2_CLK_SEL_SHIFT 16 /* CLK_SEL_ENA */
165#define ADSP2V2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
166
167#define ADSP2V2_RATE_MASK 0x7800 /* DSP_RATE */
168#define ADSP2V2_RATE_SHIFT 11 /* DSP_RATE */
169#define ADSP2V2_RATE_WIDTH 4 /* DSP_RATE */
170
171/*
Mark Brown2159ad932012-10-11 11:54:02 +0900172 * ADSP2 Status 1
173 */
174#define ADSP2_RAM_RDY 0x0001
175#define ADSP2_RAM_RDY_MASK 0x0001
176#define ADSP2_RAM_RDY_SHIFT 0
177#define ADSP2_RAM_RDY_WIDTH 1
178
Charles Keepax9ee78752016-05-02 13:57:36 +0100179#define ADSP_MAX_STD_CTRL_SIZE 512
180
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000181#define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
182#define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000183#define WM_ADSP_ACKED_CTL_MIN_VALUE 0
184#define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000185
186/*
187 * Event control messages
188 */
189#define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
190
Mark Browncf17c832013-01-30 14:37:23 +0800191struct wm_adsp_buf {
192 struct list_head list;
193 void *buf;
194};
195
196static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
197 struct list_head *list)
198{
199 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
200
201 if (buf == NULL)
202 return NULL;
203
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000204 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800205 if (!buf->buf) {
Richard Fitzgerald4d41c742016-12-09 09:57:41 +0000206 kfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800207 return NULL;
208 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000209 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800210
211 if (list)
212 list_add_tail(&buf->list, list);
213
214 return buf;
215}
216
217static void wm_adsp_buf_free(struct list_head *list)
218{
219 while (!list_empty(list)) {
220 struct wm_adsp_buf *buf = list_first_entry(list,
221 struct wm_adsp_buf,
222 list);
223 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000224 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800225 kfree(buf);
226 }
227}
228
Charles Keepax04d13002015-11-26 14:01:52 +0000229#define WM_ADSP_FW_MBC_VSS 0
230#define WM_ADSP_FW_HIFI 1
231#define WM_ADSP_FW_TX 2
232#define WM_ADSP_FW_TX_SPK 3
233#define WM_ADSP_FW_RX 4
234#define WM_ADSP_FW_RX_ANC 5
235#define WM_ADSP_FW_CTRL 6
236#define WM_ADSP_FW_ASR 7
237#define WM_ADSP_FW_TRACE 8
238#define WM_ADSP_FW_SPK_PROT 9
239#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000240
Charles Keepax04d13002015-11-26 14:01:52 +0000241#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800242
Mark Brown1023dbd2013-01-11 22:58:28 +0000243static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000244 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
245 [WM_ADSP_FW_HIFI] = "MasterHiFi",
246 [WM_ADSP_FW_TX] = "Tx",
247 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
248 [WM_ADSP_FW_RX] = "Rx",
249 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
250 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
251 [WM_ADSP_FW_ASR] = "ASR Assist",
252 [WM_ADSP_FW_TRACE] = "Dbg Trace",
253 [WM_ADSP_FW_SPK_PROT] = "Protection",
254 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000255};
256
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000257struct wm_adsp_system_config_xm_hdr {
258 __be32 sys_enable;
259 __be32 fw_id;
260 __be32 fw_rev;
261 __be32 boot_status;
262 __be32 watchdog;
263 __be32 dma_buffer_size;
264 __be32 rdma[6];
265 __be32 wdma[8];
266 __be32 build_job_name[3];
267 __be32 build_job_number;
268};
269
270struct wm_adsp_alg_xm_struct {
271 __be32 magic;
272 __be32 smoothing;
273 __be32 threshold;
274 __be32 host_buf_ptr;
275 __be32 start_seq;
276 __be32 high_water_mark;
277 __be32 low_water_mark;
278 __be64 smoothed_power;
279};
280
281struct wm_adsp_buffer {
282 __be32 X_buf_base; /* XM base addr of first X area */
283 __be32 X_buf_size; /* Size of 1st X area in words */
284 __be32 X_buf_base2; /* XM base addr of 2nd X area */
285 __be32 X_buf_brk; /* Total X size in words */
286 __be32 Y_buf_base; /* YM base addr of Y area */
287 __be32 wrap; /* Total size X and Y in words */
288 __be32 high_water_mark; /* Point at which IRQ is asserted */
289 __be32 irq_count; /* bits 1-31 count IRQ assertions */
290 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
291 __be32 next_write_index; /* word index of next write */
292 __be32 next_read_index; /* word index of next read */
293 __be32 error; /* error if any */
294 __be32 oldest_block_index; /* word index of oldest surviving */
295 __be32 requested_rewind; /* how many blocks rewind was done */
296 __be32 reserved_space; /* internal */
297 __be32 min_free; /* min free space since stream start */
298 __be32 blocks_written[2]; /* total blocks written (64 bit) */
299 __be32 words_written[2]; /* total words written (64 bit) */
300};
301
Charles Keepax721be3b2016-05-04 17:11:56 +0100302struct wm_adsp_compr;
303
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000304struct wm_adsp_compr_buf {
305 struct wm_adsp *dsp;
Charles Keepax721be3b2016-05-04 17:11:56 +0100306 struct wm_adsp_compr *compr;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000307
308 struct wm_adsp_buffer_region *regions;
309 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000310
311 u32 error;
312 u32 irq_count;
313 int read_index;
314 int avail;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000315};
316
Charles Keepax406abc92015-12-15 11:29:45 +0000317struct wm_adsp_compr {
318 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000319 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000320
321 struct snd_compr_stream *stream;
322 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000323
Charles Keepax83a40ce2016-01-06 12:33:19 +0000324 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000325 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000326
327 unsigned int sample_rate;
Charles Keepax406abc92015-12-15 11:29:45 +0000328};
329
330#define WM_ADSP_DATA_WORD_SIZE 3
331
332#define WM_ADSP_MIN_FRAGMENTS 1
333#define WM_ADSP_MAX_FRAGMENTS 256
334#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
335#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
336
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000337#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
338
339#define HOST_BUFFER_FIELD(field) \
340 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
341
342#define ALG_XM_FIELD(field) \
343 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
344
345static int wm_adsp_buffer_init(struct wm_adsp *dsp);
346static int wm_adsp_buffer_free(struct wm_adsp *dsp);
347
348struct wm_adsp_buffer_region {
349 unsigned int offset;
350 unsigned int cumulative_size;
351 unsigned int mem_type;
352 unsigned int base_addr;
353};
354
355struct wm_adsp_buffer_region_def {
356 unsigned int mem_type;
357 unsigned int base_offset;
358 unsigned int size_offset;
359};
360
Charles Keepax3a9686c2016-02-01 15:22:34 +0000361static const struct wm_adsp_buffer_region_def default_regions[] = {
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000362 {
363 .mem_type = WMFW_ADSP2_XM,
364 .base_offset = HOST_BUFFER_FIELD(X_buf_base),
365 .size_offset = HOST_BUFFER_FIELD(X_buf_size),
366 },
367 {
368 .mem_type = WMFW_ADSP2_XM,
369 .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
370 .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
371 },
372 {
373 .mem_type = WMFW_ADSP2_YM,
374 .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
375 .size_offset = HOST_BUFFER_FIELD(wrap),
376 },
377};
378
Charles Keepax406abc92015-12-15 11:29:45 +0000379struct wm_adsp_fw_caps {
380 u32 id;
381 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000382 int num_regions;
Charles Keepax3a9686c2016-02-01 15:22:34 +0000383 const struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000384};
385
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000386static const struct wm_adsp_fw_caps ctrl_caps[] = {
Charles Keepax406abc92015-12-15 11:29:45 +0000387 {
388 .id = SND_AUDIOCODEC_BESPOKE,
389 .desc = {
390 .max_ch = 1,
391 .sample_rates = { 16000 },
392 .num_sample_rates = 1,
393 .formats = SNDRV_PCM_FMTBIT_S16_LE,
394 },
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000395 .num_regions = ARRAY_SIZE(default_regions),
396 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000397 },
398};
399
Charles Keepax7ce42832016-01-21 17:52:59 +0000400static const struct wm_adsp_fw_caps trace_caps[] = {
401 {
402 .id = SND_AUDIOCODEC_BESPOKE,
403 .desc = {
404 .max_ch = 8,
405 .sample_rates = {
406 4000, 8000, 11025, 12000, 16000, 22050,
407 24000, 32000, 44100, 48000, 64000, 88200,
408 96000, 176400, 192000
409 },
410 .num_sample_rates = 15,
411 .formats = SNDRV_PCM_FMTBIT_S16_LE,
412 },
413 .num_regions = ARRAY_SIZE(default_regions),
414 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000415 },
416};
417
418static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000419 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000420 int compr_direction;
421 int num_caps;
422 const struct wm_adsp_fw_caps *caps;
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100423 bool voice_trigger;
Mark Brown1023dbd2013-01-11 22:58:28 +0000424} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000425 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
426 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
427 [WM_ADSP_FW_TX] = { .file = "tx" },
428 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
429 [WM_ADSP_FW_RX] = { .file = "rx" },
430 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000431 [WM_ADSP_FW_CTRL] = {
432 .file = "ctrl",
433 .compr_direction = SND_COMPRESS_CAPTURE,
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000434 .num_caps = ARRAY_SIZE(ctrl_caps),
435 .caps = ctrl_caps,
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100436 .voice_trigger = true,
Charles Keepax406abc92015-12-15 11:29:45 +0000437 },
Charles Keepax04d13002015-11-26 14:01:52 +0000438 [WM_ADSP_FW_ASR] = { .file = "asr" },
Charles Keepax7ce42832016-01-21 17:52:59 +0000439 [WM_ADSP_FW_TRACE] = {
440 .file = "trace",
441 .compr_direction = SND_COMPRESS_CAPTURE,
442 .num_caps = ARRAY_SIZE(trace_caps),
443 .caps = trace_caps,
444 },
Charles Keepax04d13002015-11-26 14:01:52 +0000445 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
446 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000447};
448
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100449struct wm_coeff_ctl_ops {
450 int (*xget)(struct snd_kcontrol *kcontrol,
451 struct snd_ctl_elem_value *ucontrol);
452 int (*xput)(struct snd_kcontrol *kcontrol,
453 struct snd_ctl_elem_value *ucontrol);
454 int (*xinfo)(struct snd_kcontrol *kcontrol,
455 struct snd_ctl_elem_info *uinfo);
456};
457
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100458struct wm_coeff_ctl {
459 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100460 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100461 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100462 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100463 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100464 unsigned int enabled:1;
465 struct list_head list;
466 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100467 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100468 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100469 unsigned int set:1;
Charles Keepax9ee78752016-05-02 13:57:36 +0100470 struct soc_bytes_ext bytes_ext;
Charles Keepax26c22a12015-04-20 13:52:45 +0100471 unsigned int flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +0000472 unsigned int type;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100473};
474
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000475static const char *wm_adsp_mem_region_name(unsigned int type)
476{
477 switch (type) {
478 case WMFW_ADSP1_PM:
479 return "PM";
480 case WMFW_ADSP1_DM:
481 return "DM";
482 case WMFW_ADSP2_XM:
483 return "XM";
484 case WMFW_ADSP2_YM:
485 return "YM";
486 case WMFW_ADSP1_ZM:
487 return "ZM";
488 default:
489 return NULL;
490 }
491}
492
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100493#ifdef CONFIG_DEBUG_FS
494static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
495{
496 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
497
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100498 kfree(dsp->wmfw_file_name);
499 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100500}
501
502static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
503{
504 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
505
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100506 kfree(dsp->bin_file_name);
507 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100508}
509
510static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
511{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100512 kfree(dsp->wmfw_file_name);
513 kfree(dsp->bin_file_name);
514 dsp->wmfw_file_name = NULL;
515 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100516}
517
518static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
519 char __user *user_buf,
520 size_t count, loff_t *ppos)
521{
522 struct wm_adsp *dsp = file->private_data;
523 ssize_t ret;
524
Charles Keepax078e7182015-12-08 16:08:26 +0000525 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100526
Charles Keepax28823eb2016-09-20 13:52:32 +0100527 if (!dsp->wmfw_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100528 ret = 0;
529 else
530 ret = simple_read_from_buffer(user_buf, count, ppos,
531 dsp->wmfw_file_name,
532 strlen(dsp->wmfw_file_name));
533
Charles Keepax078e7182015-12-08 16:08:26 +0000534 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100535 return ret;
536}
537
538static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
539 char __user *user_buf,
540 size_t count, loff_t *ppos)
541{
542 struct wm_adsp *dsp = file->private_data;
543 ssize_t ret;
544
Charles Keepax078e7182015-12-08 16:08:26 +0000545 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100546
Charles Keepax28823eb2016-09-20 13:52:32 +0100547 if (!dsp->bin_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100548 ret = 0;
549 else
550 ret = simple_read_from_buffer(user_buf, count, ppos,
551 dsp->bin_file_name,
552 strlen(dsp->bin_file_name));
553
Charles Keepax078e7182015-12-08 16:08:26 +0000554 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100555 return ret;
556}
557
558static const struct {
559 const char *name;
560 const struct file_operations fops;
561} wm_adsp_debugfs_fops[] = {
562 {
563 .name = "wmfw_file_name",
564 .fops = {
565 .open = simple_open,
566 .read = wm_adsp_debugfs_wmfw_read,
567 },
568 },
569 {
570 .name = "bin_file_name",
571 .fops = {
572 .open = simple_open,
573 .read = wm_adsp_debugfs_bin_read,
574 },
575 },
576};
577
578static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
579 struct snd_soc_codec *codec)
580{
581 struct dentry *root = NULL;
582 char *root_name;
583 int i;
584
585 if (!codec->component.debugfs_root) {
586 adsp_err(dsp, "No codec debugfs root\n");
587 goto err;
588 }
589
590 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
591 if (!root_name)
592 goto err;
593
594 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
595 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
596 kfree(root_name);
597
598 if (!root)
599 goto err;
600
Charles Keepax28823eb2016-09-20 13:52:32 +0100601 if (!debugfs_create_bool("booted", S_IRUGO, root, &dsp->booted))
602 goto err;
603
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100604 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
605 goto err;
606
607 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
608 goto err;
609
610 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
611 &dsp->fw_id_version))
612 goto err;
613
614 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
615 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
616 S_IRUGO, root, dsp,
617 &wm_adsp_debugfs_fops[i].fops))
618 goto err;
619 }
620
621 dsp->debugfs_root = root;
622 return;
623
624err:
625 debugfs_remove_recursive(root);
626 adsp_err(dsp, "Failed to create debugfs\n");
627}
628
629static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
630{
631 wm_adsp_debugfs_clear(dsp);
632 debugfs_remove_recursive(dsp->debugfs_root);
633}
634#else
635static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
636 struct snd_soc_codec *codec)
637{
638}
639
640static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
641{
642}
643
644static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
645 const char *s)
646{
647}
648
649static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
650 const char *s)
651{
652}
653
654static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
655{
656}
657#endif
658
Mark Brown1023dbd2013-01-11 22:58:28 +0000659static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
660 struct snd_ctl_elem_value *ucontrol)
661{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100662 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000663 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100664 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000665
Takashi Iwai15c66572016-02-29 18:01:18 +0100666 ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000667
668 return 0;
669}
670
671static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
672 struct snd_ctl_elem_value *ucontrol)
673{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100674 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000675 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100676 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000677 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000678
Takashi Iwai15c66572016-02-29 18:01:18 +0100679 if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000680 return 0;
681
Takashi Iwai15c66572016-02-29 18:01:18 +0100682 if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
Mark Brown1023dbd2013-01-11 22:58:28 +0000683 return -EINVAL;
684
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000685 mutex_lock(&dsp[e->shift_l].pwr_lock);
686
Charles Keepax28823eb2016-09-20 13:52:32 +0100687 if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000688 ret = -EBUSY;
689 else
Takashi Iwai15c66572016-02-29 18:01:18 +0100690 dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000691
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000692 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000693
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000694 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000695}
696
697static const struct soc_enum wm_adsp_fw_enum[] = {
698 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
699 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
700 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
701 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100702 SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
703 SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
704 SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
Mark Brown1023dbd2013-01-11 22:58:28 +0000705};
706
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100707const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000708 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
709 wm_adsp_fw_get, wm_adsp_fw_put),
710 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
711 wm_adsp_fw_get, wm_adsp_fw_put),
712 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
713 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100714 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
715 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100716 SOC_ENUM_EXT("DSP5 Firmware", wm_adsp_fw_enum[4],
717 wm_adsp_fw_get, wm_adsp_fw_put),
718 SOC_ENUM_EXT("DSP6 Firmware", wm_adsp_fw_enum[5],
719 wm_adsp_fw_get, wm_adsp_fw_put),
720 SOC_ENUM_EXT("DSP7 Firmware", wm_adsp_fw_enum[6],
721 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000722};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100723EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad932012-10-11 11:54:02 +0900724
725static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
726 int type)
727{
728 int i;
729
730 for (i = 0; i < dsp->num_mems; i++)
731 if (dsp->mem[i].type == type)
732 return &dsp->mem[i];
733
734 return NULL;
735}
736
Charles Keepax3809f002015-04-13 13:27:54 +0100737static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000738 unsigned int offset)
739{
Charles Keepax3809f002015-04-13 13:27:54 +0100740 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100741 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100742 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000743 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100744 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000745 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100746 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000747 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100748 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000749 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100750 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000751 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100752 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000753 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100754 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000755 return offset;
756 }
757}
758
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100759static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
760{
761 u16 scratch[4];
762 int ret;
763
764 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
765 scratch, sizeof(scratch));
766 if (ret) {
767 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
768 return;
769 }
770
771 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
772 be16_to_cpu(scratch[0]),
773 be16_to_cpu(scratch[1]),
774 be16_to_cpu(scratch[2]),
775 be16_to_cpu(scratch[3]));
776}
777
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +0100778static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp)
779{
780 u32 scratch[2];
781 int ret;
782
783 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2V2_SCRATCH0_1,
784 scratch, sizeof(scratch));
785
786 if (ret) {
787 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
788 return;
789 }
790
791 scratch[0] = be32_to_cpu(scratch[0]);
792 scratch[1] = be32_to_cpu(scratch[1]);
793
794 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
795 scratch[0] & 0xFFFF,
796 scratch[0] >> 16,
797 scratch[1] & 0xFFFF,
798 scratch[1] >> 16);
799}
800
Charles Keepax9ee78752016-05-02 13:57:36 +0100801static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
802{
803 return container_of(ext, struct wm_coeff_ctl, bytes_ext);
804}
805
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000806static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
807{
808 const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
809 struct wm_adsp *dsp = ctl->dsp;
810 const struct wm_adsp_region *mem;
811
812 mem = wm_adsp_find_region(dsp, alg_region->type);
813 if (!mem) {
814 adsp_err(dsp, "No base for region %x\n",
815 alg_region->type);
816 return -EINVAL;
817 }
818
819 *reg = wm_adsp_region_to_reg(mem, ctl->alg_region.base + ctl->offset);
820
821 return 0;
822}
823
Charles Keepax7585a5b2015-12-08 16:08:25 +0000824static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100825 struct snd_ctl_elem_info *uinfo)
826{
Charles Keepax9ee78752016-05-02 13:57:36 +0100827 struct soc_bytes_ext *bytes_ext =
828 (struct soc_bytes_ext *)kctl->private_value;
829 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100830
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000831 switch (ctl->type) {
832 case WMFW_CTL_TYPE_ACKED:
833 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
834 uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
835 uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
836 uinfo->value.integer.step = 1;
837 uinfo->count = 1;
838 break;
839 default:
840 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
841 uinfo->count = ctl->len;
842 break;
843 }
844
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100845 return 0;
846}
847
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000848static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
849 unsigned int event_id)
850{
851 struct wm_adsp *dsp = ctl->dsp;
852 u32 val = cpu_to_be32(event_id);
853 unsigned int reg;
854 int i, ret;
855
856 ret = wm_coeff_base_reg(ctl, &reg);
857 if (ret)
858 return ret;
859
860 adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
861 event_id, ctl->alg_region.alg,
862 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
863
864 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
865 if (ret) {
866 adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
867 return ret;
868 }
869
870 /*
871 * Poll for ack, we initially poll at ~1ms intervals for firmwares
872 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
873 * to ack instantly so we do the first 1ms delay before reading the
874 * control to avoid a pointless bus transaction
875 */
876 for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
877 switch (i) {
878 case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
879 usleep_range(1000, 2000);
880 i++;
881 break;
882 default:
883 usleep_range(10000, 20000);
884 i += 10;
885 break;
886 }
887
888 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
889 if (ret) {
890 adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
891 return ret;
892 }
893
894 if (val == 0) {
895 adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
896 return 0;
897 }
898 }
899
900 adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
901 reg, ctl->alg_region.alg,
902 wm_adsp_mem_region_name(ctl->alg_region.type),
903 ctl->offset);
904
905 return -ETIMEDOUT;
906}
907
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100908static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100909 const void *buf, size_t len)
910{
Charles Keepax3809f002015-04-13 13:27:54 +0100911 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100912 void *scratch;
913 int ret;
914 unsigned int reg;
915
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000916 ret = wm_coeff_base_reg(ctl, &reg);
917 if (ret)
918 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100919
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000920 scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100921 if (!scratch)
922 return -ENOMEM;
923
Charles Keepax3809f002015-04-13 13:27:54 +0100924 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000925 len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100926 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100927 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000928 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100929 kfree(scratch);
930 return ret;
931 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000932 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100933
934 kfree(scratch);
935
936 return 0;
937}
938
Charles Keepax7585a5b2015-12-08 16:08:25 +0000939static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100940 struct snd_ctl_elem_value *ucontrol)
941{
Charles Keepax9ee78752016-05-02 13:57:36 +0100942 struct soc_bytes_ext *bytes_ext =
943 (struct soc_bytes_ext *)kctl->private_value;
944 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100945 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000946 int ret = 0;
947
948 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100949
Charles Keepax67430a32017-03-06 16:54:33 +0000950 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
951 ret = -EPERM;
952 else
953 memcpy(ctl->cache, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100954
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000955 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100956 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +0000957 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100958
Charles Keepax168d10e2015-12-08 16:08:27 +0000959 mutex_unlock(&ctl->dsp->pwr_lock);
960
961 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100962}
963
Charles Keepax9ee78752016-05-02 13:57:36 +0100964static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
965 const unsigned int __user *bytes, unsigned int size)
966{
967 struct soc_bytes_ext *bytes_ext =
968 (struct soc_bytes_ext *)kctl->private_value;
969 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
970 int ret = 0;
971
972 mutex_lock(&ctl->dsp->pwr_lock);
973
974 if (copy_from_user(ctl->cache, bytes, size)) {
975 ret = -EFAULT;
976 } else {
977 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100978 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +0100979 ret = wm_coeff_write_control(ctl, ctl->cache, size);
Charles Keepax67430a32017-03-06 16:54:33 +0000980 else if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
981 ret = -EPERM;
Charles Keepax9ee78752016-05-02 13:57:36 +0100982 }
983
984 mutex_unlock(&ctl->dsp->pwr_lock);
985
986 return ret;
987}
988
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000989static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
990 struct snd_ctl_elem_value *ucontrol)
991{
992 struct soc_bytes_ext *bytes_ext =
993 (struct soc_bytes_ext *)kctl->private_value;
994 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
995 unsigned int val = ucontrol->value.integer.value[0];
996 int ret;
997
998 if (val == 0)
999 return 0; /* 0 means no event */
1000
1001 mutex_lock(&ctl->dsp->pwr_lock);
1002
Charles Keepax7b4af792017-03-06 16:54:34 +00001003 if (ctl->enabled && ctl->dsp->running)
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001004 ret = wm_coeff_write_acked_control(ctl, val);
1005 else
1006 ret = -EPERM;
1007
1008 mutex_unlock(&ctl->dsp->pwr_lock);
1009
1010 return ret;
1011}
1012
Charles Keepaxc9f8dd72015-04-13 13:27:58 +01001013static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001014 void *buf, size_t len)
1015{
Charles Keepax3809f002015-04-13 13:27:54 +01001016 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001017 void *scratch;
1018 int ret;
1019 unsigned int reg;
1020
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +00001021 ret = wm_coeff_base_reg(ctl, &reg);
1022 if (ret)
1023 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001024
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001025 scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001026 if (!scratch)
1027 return -ENOMEM;
1028
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001029 ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001030 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +01001031 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Charles Keepax5602a642016-03-10 10:46:07 +00001032 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001033 kfree(scratch);
1034 return ret;
1035 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001036 adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001037
Charles Keepax4f8ea6d2016-02-19 14:44:44 +00001038 memcpy(buf, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001039 kfree(scratch);
1040
1041 return 0;
1042}
1043
Charles Keepax7585a5b2015-12-08 16:08:25 +00001044static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001045 struct snd_ctl_elem_value *ucontrol)
1046{
Charles Keepax9ee78752016-05-02 13:57:36 +01001047 struct soc_bytes_ext *bytes_ext =
1048 (struct soc_bytes_ext *)kctl->private_value;
1049 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001050 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +00001051 int ret = 0;
1052
1053 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001054
Charles Keepax26c22a12015-04-20 13:52:45 +01001055 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001056 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001057 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001058 else
Charles Keepax168d10e2015-12-08 16:08:27 +00001059 ret = -EPERM;
1060 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001061 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepaxbc1765d2015-12-17 10:05:59 +00001062 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1063
Charles Keepax168d10e2015-12-08 16:08:27 +00001064 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001065 }
1066
Charles Keepax168d10e2015-12-08 16:08:27 +00001067 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +01001068
Charles Keepax168d10e2015-12-08 16:08:27 +00001069 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001070}
1071
Charles Keepax9ee78752016-05-02 13:57:36 +01001072static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1073 unsigned int __user *bytes, unsigned int size)
1074{
1075 struct soc_bytes_ext *bytes_ext =
1076 (struct soc_bytes_ext *)kctl->private_value;
1077 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1078 int ret = 0;
1079
1080 mutex_lock(&ctl->dsp->pwr_lock);
1081
1082 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001083 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001084 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1085 else
1086 ret = -EPERM;
1087 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001088 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001089 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1090 }
1091
1092 if (!ret && copy_to_user(bytes, ctl->cache, size))
1093 ret = -EFAULT;
1094
1095 mutex_unlock(&ctl->dsp->pwr_lock);
1096
1097 return ret;
1098}
1099
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001100static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1101 struct snd_ctl_elem_value *ucontrol)
1102{
1103 /*
1104 * Although it's not useful to read an acked control, we must satisfy
1105 * user-side assumptions that all controls are readable and that a
1106 * write of the same value should be filtered out (it's valid to send
1107 * the same event number again to the firmware). We therefore return 0,
1108 * meaning "no event" so valid event numbers will always be a change
1109 */
1110 ucontrol->value.integer.value[0] = 0;
1111
1112 return 0;
1113}
1114
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001115struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +01001116 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001117 struct wm_coeff_ctl *ctl;
1118 struct work_struct work;
1119};
1120
Charles Keepax9ee78752016-05-02 13:57:36 +01001121static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1122{
1123 unsigned int out, rd, wr, vol;
1124
1125 if (len > ADSP_MAX_STD_CTRL_SIZE) {
1126 rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1127 wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1128 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1129
1130 out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1131 } else {
1132 rd = SNDRV_CTL_ELEM_ACCESS_READ;
1133 wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1134 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1135
1136 out = 0;
1137 }
1138
1139 if (in) {
1140 if (in & WMFW_CTL_FLAG_READABLE)
1141 out |= rd;
1142 if (in & WMFW_CTL_FLAG_WRITEABLE)
1143 out |= wr;
1144 if (in & WMFW_CTL_FLAG_VOLATILE)
1145 out |= vol;
1146 } else {
1147 out |= rd | wr | vol;
1148 }
1149
1150 return out;
1151}
1152
Charles Keepax3809f002015-04-13 13:27:54 +01001153static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001154{
1155 struct snd_kcontrol_new *kcontrol;
1156 int ret;
1157
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001158 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001159 return -EINVAL;
1160
1161 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1162 if (!kcontrol)
1163 return -ENOMEM;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001164
1165 kcontrol->name = ctl->name;
1166 kcontrol->info = wm_coeff_info;
Charles Keepax9ee78752016-05-02 13:57:36 +01001167 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1168 kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1169 kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
Charles Keepax9ee78752016-05-02 13:57:36 +01001170 kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001171
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001172 switch (ctl->type) {
1173 case WMFW_CTL_TYPE_ACKED:
1174 kcontrol->get = wm_coeff_get_acked;
1175 kcontrol->put = wm_coeff_put_acked;
1176 break;
1177 default:
1178 kcontrol->get = wm_coeff_get;
1179 kcontrol->put = wm_coeff_put;
1180
1181 ctl->bytes_ext.max = ctl->len;
1182 ctl->bytes_ext.get = wm_coeff_tlv_get;
1183 ctl->bytes_ext.put = wm_coeff_tlv_put;
1184 break;
1185 }
1186
Richard Fitzgerald685f51a2016-11-22 16:58:57 +00001187 ret = snd_soc_add_codec_controls(dsp->codec, kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001188 if (ret < 0)
1189 goto err_kcontrol;
1190
1191 kfree(kcontrol);
1192
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001193 return 0;
1194
1195err_kcontrol:
1196 kfree(kcontrol);
1197 return ret;
1198}
1199
Charles Keepaxb21acc12015-04-13 13:28:01 +01001200static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1201{
1202 struct wm_coeff_ctl *ctl;
1203 int ret;
1204
1205 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1206 if (!ctl->enabled || ctl->set)
1207 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001208 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1209 continue;
1210
Charles Keepax7d00cd92016-02-19 14:44:43 +00001211 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001212 if (ret < 0)
1213 return ret;
1214 }
1215
1216 return 0;
1217}
1218
1219static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1220{
1221 struct wm_coeff_ctl *ctl;
1222 int ret;
1223
1224 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1225 if (!ctl->enabled)
1226 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001227 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001228 ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001229 if (ret < 0)
1230 return ret;
1231 }
1232 }
1233
1234 return 0;
1235}
1236
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001237static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1238 unsigned int event)
1239{
1240 struct wm_coeff_ctl *ctl;
1241 int ret;
1242
1243 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1244 if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1245 continue;
1246
Charles Keepax87aa6372016-11-21 18:00:02 +00001247 if (!ctl->enabled)
1248 continue;
1249
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001250 ret = wm_coeff_write_acked_control(ctl, event);
1251 if (ret)
1252 adsp_warn(dsp,
1253 "Failed to send 0x%x event to alg 0x%x (%d)\n",
1254 event, ctl->alg_region.alg, ret);
1255 }
1256}
1257
Charles Keepaxb21acc12015-04-13 13:28:01 +01001258static void wm_adsp_ctl_work(struct work_struct *work)
1259{
1260 struct wmfw_ctl_work *ctl_work = container_of(work,
1261 struct wmfw_ctl_work,
1262 work);
1263
1264 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1265 kfree(ctl_work);
1266}
1267
Richard Fitzgerald66225e92016-04-27 14:58:27 +01001268static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1269{
1270 kfree(ctl->cache);
1271 kfree(ctl->name);
1272 kfree(ctl);
1273}
1274
Charles Keepaxb21acc12015-04-13 13:28:01 +01001275static int wm_adsp_create_control(struct wm_adsp *dsp,
1276 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +01001277 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +01001278 const char *subname, unsigned int subname_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001279 unsigned int flags, unsigned int type)
Charles Keepaxb21acc12015-04-13 13:28:01 +01001280{
1281 struct wm_coeff_ctl *ctl;
1282 struct wmfw_ctl_work *ctl_work;
1283 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001284 const char *region_name;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001285 int ret;
1286
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001287 region_name = wm_adsp_mem_region_name(alg_region->type);
1288 if (!region_name) {
Charles Keepax23237362015-04-13 13:28:02 +01001289 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001290 return -EINVAL;
1291 }
1292
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001293 switch (dsp->fw_ver) {
1294 case 0:
1295 case 1:
1296 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
1297 dsp->num, region_name, alg_region->alg);
1298 break;
1299 default:
1300 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1301 "DSP%d%c %.12s %x", dsp->num, *region_name,
1302 wm_adsp_fw_text[dsp->fw], alg_region->alg);
1303
1304 /* Truncate the subname from the start if it is too long */
1305 if (subname) {
1306 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1307 int skip = 0;
1308
1309 if (subname_len > avail)
1310 skip = subname_len - avail;
1311
1312 snprintf(name + ret,
1313 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
1314 subname_len - skip, subname + skip);
1315 }
1316 break;
1317 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001318
Charles Keepax7585a5b2015-12-08 16:08:25 +00001319 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +01001320 if (!strcmp(ctl->name, name)) {
1321 if (!ctl->enabled)
1322 ctl->enabled = 1;
1323 return 0;
1324 }
1325 }
1326
1327 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1328 if (!ctl)
1329 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001330 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001331 ctl->alg_region = *alg_region;
1332 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1333 if (!ctl->name) {
1334 ret = -ENOMEM;
1335 goto err_ctl;
1336 }
1337 ctl->enabled = 1;
1338 ctl->set = 0;
1339 ctl->ops.xget = wm_coeff_get;
1340 ctl->ops.xput = wm_coeff_put;
1341 ctl->dsp = dsp;
1342
Charles Keepax26c22a12015-04-20 13:52:45 +01001343 ctl->flags = flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001344 ctl->type = type;
Charles Keepax23237362015-04-13 13:28:02 +01001345 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001346 ctl->len = len;
1347 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1348 if (!ctl->cache) {
1349 ret = -ENOMEM;
1350 goto err_ctl_name;
1351 }
1352
Charles Keepax23237362015-04-13 13:28:02 +01001353 list_add(&ctl->list, &dsp->ctl_list);
1354
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001355 if (flags & WMFW_CTL_FLAG_SYS)
1356 return 0;
1357
Charles Keepaxb21acc12015-04-13 13:28:01 +01001358 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1359 if (!ctl_work) {
1360 ret = -ENOMEM;
1361 goto err_ctl_cache;
1362 }
1363
1364 ctl_work->dsp = dsp;
1365 ctl_work->ctl = ctl;
1366 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1367 schedule_work(&ctl_work->work);
1368
1369 return 0;
1370
1371err_ctl_cache:
1372 kfree(ctl->cache);
1373err_ctl_name:
1374 kfree(ctl->name);
1375err_ctl:
1376 kfree(ctl);
1377
1378 return ret;
1379}
1380
Charles Keepax23237362015-04-13 13:28:02 +01001381struct wm_coeff_parsed_alg {
1382 int id;
1383 const u8 *name;
1384 int name_len;
1385 int ncoeff;
1386};
1387
1388struct wm_coeff_parsed_coeff {
1389 int offset;
1390 int mem_type;
1391 const u8 *name;
1392 int name_len;
1393 int ctl_type;
1394 int flags;
1395 int len;
1396};
1397
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001398static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1399{
1400 int length;
1401
1402 switch (bytes) {
1403 case 1:
1404 length = **pos;
1405 break;
1406 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001407 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001408 break;
1409 default:
1410 return 0;
1411 }
1412
1413 if (str)
1414 *str = *pos + bytes;
1415
1416 *pos += ((length + bytes) + 3) & ~0x03;
1417
1418 return length;
1419}
1420
1421static int wm_coeff_parse_int(int bytes, const u8 **pos)
1422{
1423 int val = 0;
1424
1425 switch (bytes) {
1426 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001427 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001428 break;
1429 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001430 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001431 break;
1432 default:
1433 break;
1434 }
1435
1436 *pos += bytes;
1437
1438 return val;
1439}
1440
Charles Keepax23237362015-04-13 13:28:02 +01001441static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1442 struct wm_coeff_parsed_alg *blk)
1443{
1444 const struct wmfw_adsp_alg_data *raw;
1445
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001446 switch (dsp->fw_ver) {
1447 case 0:
1448 case 1:
1449 raw = (const struct wmfw_adsp_alg_data *)*data;
1450 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001451
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001452 blk->id = le32_to_cpu(raw->id);
1453 blk->name = raw->name;
1454 blk->name_len = strlen(raw->name);
1455 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1456 break;
1457 default:
1458 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1459 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1460 &blk->name);
1461 wm_coeff_parse_string(sizeof(u16), data, NULL);
1462 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1463 break;
1464 }
Charles Keepax23237362015-04-13 13:28:02 +01001465
1466 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1467 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1468 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1469}
1470
1471static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1472 struct wm_coeff_parsed_coeff *blk)
1473{
1474 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001475 const u8 *tmp;
1476 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001477
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001478 switch (dsp->fw_ver) {
1479 case 0:
1480 case 1:
1481 raw = (const struct wmfw_adsp_coeff_data *)*data;
1482 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001483
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001484 blk->offset = le16_to_cpu(raw->hdr.offset);
1485 blk->mem_type = le16_to_cpu(raw->hdr.type);
1486 blk->name = raw->name;
1487 blk->name_len = strlen(raw->name);
1488 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1489 blk->flags = le16_to_cpu(raw->flags);
1490 blk->len = le32_to_cpu(raw->len);
1491 break;
1492 default:
1493 tmp = *data;
1494 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1495 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1496 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1497 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1498 &blk->name);
1499 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1500 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1501 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1502 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1503 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1504
1505 *data = *data + sizeof(raw->hdr) + length;
1506 break;
1507 }
Charles Keepax23237362015-04-13 13:28:02 +01001508
1509 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1510 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1511 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1512 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1513 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1514 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1515}
1516
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001517static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1518 const struct wm_coeff_parsed_coeff *coeff_blk,
1519 unsigned int f_required,
1520 unsigned int f_illegal)
1521{
1522 if ((coeff_blk->flags & f_illegal) ||
1523 ((coeff_blk->flags & f_required) != f_required)) {
1524 adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1525 coeff_blk->flags, coeff_blk->ctl_type);
1526 return -EINVAL;
1527 }
1528
1529 return 0;
1530}
1531
Charles Keepax23237362015-04-13 13:28:02 +01001532static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1533 const struct wmfw_region *region)
1534{
1535 struct wm_adsp_alg_region alg_region = {};
1536 struct wm_coeff_parsed_alg alg_blk;
1537 struct wm_coeff_parsed_coeff coeff_blk;
1538 const u8 *data = region->data;
1539 int i, ret;
1540
1541 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1542 for (i = 0; i < alg_blk.ncoeff; i++) {
1543 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1544
1545 switch (coeff_blk.ctl_type) {
1546 case SNDRV_CTL_ELEM_TYPE_BYTES:
1547 break;
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001548 case WMFW_CTL_TYPE_ACKED:
1549 if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1550 continue; /* ignore */
1551
1552 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1553 WMFW_CTL_FLAG_VOLATILE |
1554 WMFW_CTL_FLAG_WRITEABLE |
1555 WMFW_CTL_FLAG_READABLE,
1556 0);
1557 if (ret)
1558 return -EINVAL;
1559 break;
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001560 case WMFW_CTL_TYPE_HOSTEVENT:
1561 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1562 WMFW_CTL_FLAG_SYS |
1563 WMFW_CTL_FLAG_VOLATILE |
1564 WMFW_CTL_FLAG_WRITEABLE |
1565 WMFW_CTL_FLAG_READABLE,
1566 0);
1567 if (ret)
1568 return -EINVAL;
1569 break;
Charles Keepax23237362015-04-13 13:28:02 +01001570 default:
1571 adsp_err(dsp, "Unknown control type: %d\n",
1572 coeff_blk.ctl_type);
1573 return -EINVAL;
1574 }
1575
1576 alg_region.type = coeff_blk.mem_type;
1577 alg_region.alg = alg_blk.id;
1578
1579 ret = wm_adsp_create_control(dsp, &alg_region,
1580 coeff_blk.offset,
1581 coeff_blk.len,
1582 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001583 coeff_blk.name_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001584 coeff_blk.flags,
1585 coeff_blk.ctl_type);
Charles Keepax23237362015-04-13 13:28:02 +01001586 if (ret < 0)
1587 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1588 coeff_blk.name_len, coeff_blk.name, ret);
1589 }
1590
1591 return 0;
1592}
1593
Mark Brown2159ad932012-10-11 11:54:02 +09001594static int wm_adsp_load(struct wm_adsp *dsp)
1595{
Mark Browncf17c832013-01-30 14:37:23 +08001596 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001597 const struct firmware *firmware;
1598 struct regmap *regmap = dsp->regmap;
1599 unsigned int pos = 0;
1600 const struct wmfw_header *header;
1601 const struct wmfw_adsp1_sizes *adsp1_sizes;
1602 const struct wmfw_adsp2_sizes *adsp2_sizes;
1603 const struct wmfw_footer *footer;
1604 const struct wmfw_region *region;
1605 const struct wm_adsp_region *mem;
1606 const char *region_name;
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001607 char *file, *text = NULL;
Mark Browncf17c832013-01-30 14:37:23 +08001608 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001609 unsigned int reg;
1610 int regions = 0;
1611 int ret, offset, type, sizes;
1612
1613 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1614 if (file == NULL)
1615 return -ENOMEM;
1616
Mark Brown1023dbd2013-01-11 22:58:28 +00001617 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1618 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001619 file[PAGE_SIZE - 1] = '\0';
1620
1621 ret = request_firmware(&firmware, file, dsp->dev);
1622 if (ret != 0) {
1623 adsp_err(dsp, "Failed to request '%s'\n", file);
1624 goto out;
1625 }
1626 ret = -EINVAL;
1627
1628 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1629 if (pos >= firmware->size) {
1630 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1631 file, firmware->size);
1632 goto out_fw;
1633 }
1634
Charles Keepax7585a5b2015-12-08 16:08:25 +00001635 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001636
1637 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1638 adsp_err(dsp, "%s: invalid magic\n", file);
1639 goto out_fw;
1640 }
1641
Charles Keepax23237362015-04-13 13:28:02 +01001642 switch (header->ver) {
1643 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001644 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1645 file, header->ver);
1646 break;
Charles Keepax23237362015-04-13 13:28:02 +01001647 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001648 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001649 break;
1650 default:
Mark Brown2159ad932012-10-11 11:54:02 +09001651 adsp_err(dsp, "%s: unknown file format %d\n",
1652 file, header->ver);
1653 goto out_fw;
1654 }
Charles Keepax23237362015-04-13 13:28:02 +01001655
Dimitris Papastamos36269922013-11-01 15:56:57 +00001656 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001657 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001658
1659 if (header->core != dsp->type) {
1660 adsp_err(dsp, "%s: invalid core %d != %d\n",
1661 file, header->core, dsp->type);
1662 goto out_fw;
1663 }
1664
1665 switch (dsp->type) {
1666 case WMFW_ADSP1:
1667 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1668 adsp1_sizes = (void *)&(header[1]);
1669 footer = (void *)&(adsp1_sizes[1]);
1670 sizes = sizeof(*adsp1_sizes);
1671
1672 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1673 file, le32_to_cpu(adsp1_sizes->dm),
1674 le32_to_cpu(adsp1_sizes->pm),
1675 le32_to_cpu(adsp1_sizes->zm));
1676 break;
1677
1678 case WMFW_ADSP2:
1679 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1680 adsp2_sizes = (void *)&(header[1]);
1681 footer = (void *)&(adsp2_sizes[1]);
1682 sizes = sizeof(*adsp2_sizes);
1683
1684 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1685 file, le32_to_cpu(adsp2_sizes->xm),
1686 le32_to_cpu(adsp2_sizes->ym),
1687 le32_to_cpu(adsp2_sizes->pm),
1688 le32_to_cpu(adsp2_sizes->zm));
1689 break;
1690
1691 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001692 WARN(1, "Unknown DSP type");
Mark Brown2159ad932012-10-11 11:54:02 +09001693 goto out_fw;
1694 }
1695
1696 if (le32_to_cpu(header->len) != sizeof(*header) +
1697 sizes + sizeof(*footer)) {
1698 adsp_err(dsp, "%s: unexpected header length %d\n",
1699 file, le32_to_cpu(header->len));
1700 goto out_fw;
1701 }
1702
1703 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1704 le64_to_cpu(footer->timestamp));
1705
1706 while (pos < firmware->size &&
1707 pos - firmware->size > sizeof(*region)) {
1708 region = (void *)&(firmware->data[pos]);
1709 region_name = "Unknown";
1710 reg = 0;
1711 text = NULL;
1712 offset = le32_to_cpu(region->offset) & 0xffffff;
1713 type = be32_to_cpu(region->type) & 0xff;
1714 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001715
Mark Brown2159ad932012-10-11 11:54:02 +09001716 switch (type) {
1717 case WMFW_NAME_TEXT:
1718 region_name = "Firmware name";
1719 text = kzalloc(le32_to_cpu(region->len) + 1,
1720 GFP_KERNEL);
1721 break;
Charles Keepax23237362015-04-13 13:28:02 +01001722 case WMFW_ALGORITHM_DATA:
1723 region_name = "Algorithm";
1724 ret = wm_adsp_parse_coeff(dsp, region);
1725 if (ret != 0)
1726 goto out_fw;
1727 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001728 case WMFW_INFO_TEXT:
1729 region_name = "Information";
1730 text = kzalloc(le32_to_cpu(region->len) + 1,
1731 GFP_KERNEL);
1732 break;
1733 case WMFW_ABSOLUTE:
1734 region_name = "Absolute";
1735 reg = offset;
1736 break;
1737 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001738 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001739 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001740 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001741 case WMFW_ADSP1_ZM:
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001742 region_name = wm_adsp_mem_region_name(type);
Mark Brown45b9ee72013-01-08 16:02:06 +00001743 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001744 break;
1745 default:
1746 adsp_warn(dsp,
1747 "%s.%d: Unknown region type %x at %d(%x)\n",
1748 file, regions, type, pos, pos);
1749 break;
1750 }
1751
1752 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1753 regions, le32_to_cpu(region->len), offset,
1754 region_name);
1755
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001756 if ((pos + le32_to_cpu(region->len) + sizeof(*region)) >
1757 firmware->size) {
1758 adsp_err(dsp,
1759 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
1760 file, regions, region_name,
1761 le32_to_cpu(region->len), firmware->size);
1762 ret = -EINVAL;
1763 goto out_fw;
1764 }
1765
Mark Brown2159ad932012-10-11 11:54:02 +09001766 if (text) {
1767 memcpy(text, region->data, le32_to_cpu(region->len));
1768 adsp_info(dsp, "%s: %s\n", file, text);
1769 kfree(text);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001770 text = NULL;
Mark Brown2159ad932012-10-11 11:54:02 +09001771 }
1772
1773 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001774 buf = wm_adsp_buf_alloc(region->data,
1775 le32_to_cpu(region->len),
1776 &buf_list);
1777 if (!buf) {
1778 adsp_err(dsp, "Out of memory\n");
1779 ret = -ENOMEM;
1780 goto out_fw;
1781 }
Mark Browna76fefa2013-01-07 19:03:17 +00001782
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001783 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1784 le32_to_cpu(region->len));
1785 if (ret != 0) {
1786 adsp_err(dsp,
1787 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1788 file, regions,
1789 le32_to_cpu(region->len), offset,
1790 region_name, ret);
1791 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001792 }
1793 }
1794
1795 pos += le32_to_cpu(region->len) + sizeof(*region);
1796 regions++;
1797 }
Mark Browncf17c832013-01-30 14:37:23 +08001798
1799 ret = regmap_async_complete(regmap);
1800 if (ret != 0) {
1801 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1802 goto out_fw;
1803 }
1804
Mark Brown2159ad932012-10-11 11:54:02 +09001805 if (pos > firmware->size)
1806 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1807 file, regions, pos - firmware->size);
1808
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001809 wm_adsp_debugfs_save_wmfwname(dsp, file);
1810
Mark Brown2159ad932012-10-11 11:54:02 +09001811out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001812 regmap_async_complete(regmap);
1813 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001814 release_firmware(firmware);
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00001815 kfree(text);
Mark Brown2159ad932012-10-11 11:54:02 +09001816out:
1817 kfree(file);
1818
1819 return ret;
1820}
1821
Charles Keepax23237362015-04-13 13:28:02 +01001822static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1823 const struct wm_adsp_alg_region *alg_region)
1824{
1825 struct wm_coeff_ctl *ctl;
1826
1827 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1828 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1829 alg_region->alg == ctl->alg_region.alg &&
1830 alg_region->type == ctl->alg_region.type) {
1831 ctl->alg_region.base = alg_region->base;
1832 }
1833 }
1834}
1835
Charles Keepax3809f002015-04-13 13:27:54 +01001836static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001837 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001838{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001839 void *alg;
1840 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001841 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001842
Charles Keepax3809f002015-04-13 13:27:54 +01001843 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001844 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001845 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001846 }
1847
Charles Keepax3809f002015-04-13 13:27:54 +01001848 if (n_algs > 1024) {
1849 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001850 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001851 }
1852
Mark Browndb405172012-10-26 19:30:40 +01001853 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001854 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001855 if (ret != 0) {
1856 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1857 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001858 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001859 }
1860
1861 if (be32_to_cpu(val) != 0xbedead)
1862 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001863 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001864
Charles Keepaxb618a1852015-04-13 13:27:53 +01001865 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001866 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001867 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001868
Charles Keepaxb618a1852015-04-13 13:27:53 +01001869 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001870 if (ret != 0) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001871 adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001872 kfree(alg);
1873 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001874 }
1875
Charles Keepaxb618a1852015-04-13 13:27:53 +01001876 return alg;
1877}
1878
Charles Keepax14197092015-12-15 11:29:43 +00001879static struct wm_adsp_alg_region *
1880 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1881{
1882 struct wm_adsp_alg_region *alg_region;
1883
1884 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1885 if (id == alg_region->alg && type == alg_region->type)
1886 return alg_region;
1887 }
1888
1889 return NULL;
1890}
1891
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001892static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1893 int type, __be32 id,
1894 __be32 base)
1895{
1896 struct wm_adsp_alg_region *alg_region;
1897
1898 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1899 if (!alg_region)
1900 return ERR_PTR(-ENOMEM);
1901
1902 alg_region->type = type;
1903 alg_region->alg = be32_to_cpu(id);
1904 alg_region->base = be32_to_cpu(base);
1905
1906 list_add_tail(&alg_region->list, &dsp->alg_regions);
1907
Charles Keepax23237362015-04-13 13:28:02 +01001908 if (dsp->fw_ver > 0)
1909 wm_adsp_ctl_fixup_base(dsp, alg_region);
1910
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001911 return alg_region;
1912}
1913
Richard Fitzgerald56574d52016-04-27 14:58:29 +01001914static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
1915{
1916 struct wm_adsp_alg_region *alg_region;
1917
1918 while (!list_empty(&dsp->alg_regions)) {
1919 alg_region = list_first_entry(&dsp->alg_regions,
1920 struct wm_adsp_alg_region,
1921 list);
1922 list_del(&alg_region->list);
1923 kfree(alg_region);
1924 }
1925}
1926
Charles Keepaxb618a1852015-04-13 13:27:53 +01001927static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1928{
1929 struct wmfw_adsp1_id_hdr adsp1_id;
1930 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001931 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001932 const struct wm_adsp_region *mem;
1933 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001934 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001935 int i, ret;
1936
1937 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1938 if (WARN_ON(!mem))
1939 return -EINVAL;
1940
1941 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1942 sizeof(adsp1_id));
1943 if (ret != 0) {
1944 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1945 ret);
1946 return ret;
1947 }
1948
Charles Keepax3809f002015-04-13 13:27:54 +01001949 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001950 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1951 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1952 dsp->fw_id,
1953 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1954 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1955 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001956 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001957
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001958 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1959 adsp1_id.fw.id, adsp1_id.zm);
1960 if (IS_ERR(alg_region))
1961 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001962
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001963 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1964 adsp1_id.fw.id, adsp1_id.dm);
1965 if (IS_ERR(alg_region))
1966 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001967
1968 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001969 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001970
Charles Keepax3809f002015-04-13 13:27:54 +01001971 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001972 if (IS_ERR(adsp1_alg))
1973 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001974
Charles Keepax3809f002015-04-13 13:27:54 +01001975 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001976 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1977 i, be32_to_cpu(adsp1_alg[i].alg.id),
1978 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1979 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1980 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1981 be32_to_cpu(adsp1_alg[i].dm),
1982 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001983
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001984 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1985 adsp1_alg[i].alg.id,
1986 adsp1_alg[i].dm);
1987 if (IS_ERR(alg_region)) {
1988 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001989 goto out;
1990 }
Charles Keepax23237362015-04-13 13:28:02 +01001991 if (dsp->fw_ver == 0) {
1992 if (i + 1 < n_algs) {
1993 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1994 len -= be32_to_cpu(adsp1_alg[i].dm);
1995 len *= 4;
1996 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001997 len, NULL, 0, 0,
1998 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01001999 } else {
2000 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
2001 be32_to_cpu(adsp1_alg[i].alg.id));
2002 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002003 }
Mark Brown471f4882013-01-08 16:09:31 +00002004
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002005 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2006 adsp1_alg[i].alg.id,
2007 adsp1_alg[i].zm);
2008 if (IS_ERR(alg_region)) {
2009 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002010 goto out;
2011 }
Charles Keepax23237362015-04-13 13:28:02 +01002012 if (dsp->fw_ver == 0) {
2013 if (i + 1 < n_algs) {
2014 len = be32_to_cpu(adsp1_alg[i + 1].zm);
2015 len -= be32_to_cpu(adsp1_alg[i].zm);
2016 len *= 4;
2017 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002018 len, NULL, 0, 0,
2019 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002020 } else {
2021 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2022 be32_to_cpu(adsp1_alg[i].alg.id));
2023 }
Mark Browndb405172012-10-26 19:30:40 +01002024 }
2025 }
2026
2027out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01002028 kfree(adsp1_alg);
2029 return ret;
2030}
2031
2032static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
2033{
2034 struct wmfw_adsp2_id_hdr adsp2_id;
2035 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01002036 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002037 const struct wm_adsp_region *mem;
2038 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01002039 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002040 int i, ret;
2041
2042 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2043 if (WARN_ON(!mem))
2044 return -EINVAL;
2045
2046 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
2047 sizeof(adsp2_id));
2048 if (ret != 0) {
2049 adsp_err(dsp, "Failed to read algorithm info: %d\n",
2050 ret);
2051 return ret;
2052 }
2053
Charles Keepax3809f002015-04-13 13:27:54 +01002054 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002055 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002056 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002057 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
2058 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002059 (dsp->fw_id_version & 0xff0000) >> 16,
2060 (dsp->fw_id_version & 0xff00) >> 8,
2061 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01002062 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002063
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002064 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2065 adsp2_id.fw.id, adsp2_id.xm);
2066 if (IS_ERR(alg_region))
2067 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002068
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002069 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2070 adsp2_id.fw.id, adsp2_id.ym);
2071 if (IS_ERR(alg_region))
2072 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002073
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002074 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2075 adsp2_id.fw.id, adsp2_id.zm);
2076 if (IS_ERR(alg_region))
2077 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002078
2079 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01002080 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002081
Charles Keepax3809f002015-04-13 13:27:54 +01002082 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002083 if (IS_ERR(adsp2_alg))
2084 return PTR_ERR(adsp2_alg);
2085
Charles Keepax3809f002015-04-13 13:27:54 +01002086 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002087 adsp_info(dsp,
2088 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2089 i, be32_to_cpu(adsp2_alg[i].alg.id),
2090 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2091 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2092 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2093 be32_to_cpu(adsp2_alg[i].xm),
2094 be32_to_cpu(adsp2_alg[i].ym),
2095 be32_to_cpu(adsp2_alg[i].zm));
2096
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002097 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2098 adsp2_alg[i].alg.id,
2099 adsp2_alg[i].xm);
2100 if (IS_ERR(alg_region)) {
2101 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002102 goto out;
2103 }
Charles Keepax23237362015-04-13 13:28:02 +01002104 if (dsp->fw_ver == 0) {
2105 if (i + 1 < n_algs) {
2106 len = be32_to_cpu(adsp2_alg[i + 1].xm);
2107 len -= be32_to_cpu(adsp2_alg[i].xm);
2108 len *= 4;
2109 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002110 len, NULL, 0, 0,
2111 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002112 } else {
2113 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2114 be32_to_cpu(adsp2_alg[i].alg.id));
2115 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002116 }
2117
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002118 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2119 adsp2_alg[i].alg.id,
2120 adsp2_alg[i].ym);
2121 if (IS_ERR(alg_region)) {
2122 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002123 goto out;
2124 }
Charles Keepax23237362015-04-13 13:28:02 +01002125 if (dsp->fw_ver == 0) {
2126 if (i + 1 < n_algs) {
2127 len = be32_to_cpu(adsp2_alg[i + 1].ym);
2128 len -= be32_to_cpu(adsp2_alg[i].ym);
2129 len *= 4;
2130 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002131 len, NULL, 0, 0,
2132 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002133 } else {
2134 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2135 be32_to_cpu(adsp2_alg[i].alg.id));
2136 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002137 }
2138
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002139 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2140 adsp2_alg[i].alg.id,
2141 adsp2_alg[i].zm);
2142 if (IS_ERR(alg_region)) {
2143 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002144 goto out;
2145 }
Charles Keepax23237362015-04-13 13:28:02 +01002146 if (dsp->fw_ver == 0) {
2147 if (i + 1 < n_algs) {
2148 len = be32_to_cpu(adsp2_alg[i + 1].zm);
2149 len -= be32_to_cpu(adsp2_alg[i].zm);
2150 len *= 4;
2151 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002152 len, NULL, 0, 0,
2153 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002154 } else {
2155 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2156 be32_to_cpu(adsp2_alg[i].alg.id));
2157 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002158 }
2159 }
2160
2161out:
2162 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01002163 return ret;
2164}
2165
Mark Brown2159ad932012-10-11 11:54:02 +09002166static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2167{
Mark Browncf17c832013-01-30 14:37:23 +08002168 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002169 struct regmap *regmap = dsp->regmap;
2170 struct wmfw_coeff_hdr *hdr;
2171 struct wmfw_coeff_item *blk;
2172 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00002173 const struct wm_adsp_region *mem;
2174 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09002175 const char *region_name;
2176 int ret, pos, blocks, type, offset, reg;
2177 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08002178 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09002179
2180 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2181 if (file == NULL)
2182 return -ENOMEM;
2183
Mark Brown1023dbd2013-01-11 22:58:28 +00002184 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
2185 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09002186 file[PAGE_SIZE - 1] = '\0';
2187
2188 ret = request_firmware(&firmware, file, dsp->dev);
2189 if (ret != 0) {
2190 adsp_warn(dsp, "Failed to request '%s'\n", file);
2191 ret = 0;
2192 goto out;
2193 }
2194 ret = -EINVAL;
2195
2196 if (sizeof(*hdr) >= firmware->size) {
2197 adsp_err(dsp, "%s: file too short, %zu bytes\n",
2198 file, firmware->size);
2199 goto out_fw;
2200 }
2201
Charles Keepax7585a5b2015-12-08 16:08:25 +00002202 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09002203 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2204 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00002205 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09002206 }
2207
Mark Brownc7123262013-01-16 16:59:04 +09002208 switch (be32_to_cpu(hdr->rev) & 0xff) {
2209 case 1:
2210 break;
2211 default:
2212 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2213 file, be32_to_cpu(hdr->rev) & 0xff);
2214 ret = -EINVAL;
2215 goto out_fw;
2216 }
2217
Mark Brown2159ad932012-10-11 11:54:02 +09002218 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2219 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
2220 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
2221 le32_to_cpu(hdr->ver) & 0xff);
2222
2223 pos = le32_to_cpu(hdr->len);
2224
2225 blocks = 0;
2226 while (pos < firmware->size &&
2227 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00002228 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09002229
Mark Brownc7123262013-01-16 16:59:04 +09002230 type = le16_to_cpu(blk->type);
2231 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09002232
2233 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2234 file, blocks, le32_to_cpu(blk->id),
2235 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2236 (le32_to_cpu(blk->ver) >> 8) & 0xff,
2237 le32_to_cpu(blk->ver) & 0xff);
2238 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2239 file, blocks, le32_to_cpu(blk->len), offset, type);
2240
2241 reg = 0;
2242 region_name = "Unknown";
2243 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09002244 case (WMFW_NAME_TEXT << 8):
2245 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09002246 break;
Mark Brownc7123262013-01-16 16:59:04 +09002247 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08002248 /*
2249 * Old files may use this for global
2250 * coefficients.
2251 */
2252 if (le32_to_cpu(blk->id) == dsp->fw_id &&
2253 offset == 0) {
2254 region_name = "global coefficients";
2255 mem = wm_adsp_find_region(dsp, type);
2256 if (!mem) {
2257 adsp_err(dsp, "No ZM\n");
2258 break;
2259 }
2260 reg = wm_adsp_region_to_reg(mem, 0);
2261
2262 } else {
2263 region_name = "register";
2264 reg = offset;
2265 }
Mark Brown2159ad932012-10-11 11:54:02 +09002266 break;
Mark Brown471f4882013-01-08 16:09:31 +00002267
2268 case WMFW_ADSP1_DM:
2269 case WMFW_ADSP1_ZM:
2270 case WMFW_ADSP2_XM:
2271 case WMFW_ADSP2_YM:
2272 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2273 file, blocks, le32_to_cpu(blk->len),
2274 type, le32_to_cpu(blk->id));
2275
2276 mem = wm_adsp_find_region(dsp, type);
2277 if (!mem) {
2278 adsp_err(dsp, "No base for region %x\n", type);
2279 break;
2280 }
2281
Charles Keepax14197092015-12-15 11:29:43 +00002282 alg_region = wm_adsp_find_alg_region(dsp, type,
2283 le32_to_cpu(blk->id));
2284 if (alg_region) {
2285 reg = alg_region->base;
2286 reg = wm_adsp_region_to_reg(mem, reg);
2287 reg += offset;
2288 } else {
Mark Brown471f4882013-01-08 16:09:31 +00002289 adsp_err(dsp, "No %x for algorithm %x\n",
2290 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00002291 }
Mark Brown471f4882013-01-08 16:09:31 +00002292 break;
2293
Mark Brown2159ad932012-10-11 11:54:02 +09002294 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09002295 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2296 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09002297 break;
2298 }
2299
2300 if (reg) {
Richard Fitzgerald1cab2a82016-12-20 10:29:12 +00002301 if ((pos + le32_to_cpu(blk->len) + sizeof(*blk)) >
2302 firmware->size) {
2303 adsp_err(dsp,
2304 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
2305 file, blocks, region_name,
2306 le32_to_cpu(blk->len),
2307 firmware->size);
2308 ret = -EINVAL;
2309 goto out_fw;
2310 }
2311
Mark Browncf17c832013-01-30 14:37:23 +08002312 buf = wm_adsp_buf_alloc(blk->data,
2313 le32_to_cpu(blk->len),
2314 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00002315 if (!buf) {
2316 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08002317 ret = -ENOMEM;
2318 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00002319 }
2320
Mark Brown20da6d52013-01-12 19:58:17 +00002321 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2322 file, blocks, le32_to_cpu(blk->len),
2323 reg);
Mark Browncf17c832013-01-30 14:37:23 +08002324 ret = regmap_raw_write_async(regmap, reg, buf->buf,
2325 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09002326 if (ret != 0) {
2327 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00002328 "%s.%d: Failed to write to %x in %s: %d\n",
2329 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09002330 }
2331 }
2332
Charles Keepaxbe951012015-02-16 15:25:49 +00002333 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09002334 blocks++;
2335 }
2336
Mark Browncf17c832013-01-30 14:37:23 +08002337 ret = regmap_async_complete(regmap);
2338 if (ret != 0)
2339 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2340
Mark Brown2159ad932012-10-11 11:54:02 +09002341 if (pos > firmware->size)
2342 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2343 file, blocks, pos - firmware->size);
2344
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002345 wm_adsp_debugfs_save_binname(dsp, file);
2346
Mark Brown2159ad932012-10-11 11:54:02 +09002347out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00002348 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09002349 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08002350 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002351out:
2352 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08002353 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09002354}
2355
Charles Keepax3809f002015-04-13 13:27:54 +01002356int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09002357{
Charles Keepax3809f002015-04-13 13:27:54 +01002358 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09002359
Charles Keepax078e7182015-12-08 16:08:26 +00002360 mutex_init(&dsp->pwr_lock);
2361
Mark Brown5e7a7a22013-01-16 10:03:56 +09002362 return 0;
2363}
2364EXPORT_SYMBOL_GPL(wm_adsp1_init);
2365
Mark Brown2159ad932012-10-11 11:54:02 +09002366int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2367 struct snd_kcontrol *kcontrol,
2368 int event)
2369{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002370 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002371 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2372 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002373 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002374 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00002375 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09002376
Richard Fitzgerald685f51a2016-11-22 16:58:57 +00002377 dsp->codec = codec;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01002378
Charles Keepax078e7182015-12-08 16:08:26 +00002379 mutex_lock(&dsp->pwr_lock);
2380
Mark Brown2159ad932012-10-11 11:54:02 +09002381 switch (event) {
2382 case SND_SOC_DAPM_POST_PMU:
2383 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2384 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2385
Chris Rattray94e205b2013-01-18 08:43:09 +00002386 /*
2387 * For simplicity set the DSP clock rate to be the
2388 * SYSCLK rate rather than making it configurable.
2389 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002390 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002391 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2392 if (ret != 0) {
2393 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2394 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002395 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002396 }
2397
Charles Keepax7d00cd92016-02-19 14:44:43 +00002398 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
Chris Rattray94e205b2013-01-18 08:43:09 +00002399
2400 ret = regmap_update_bits(dsp->regmap,
2401 dsp->base + ADSP1_CONTROL_31,
2402 ADSP1_CLK_SEL_MASK, val);
2403 if (ret != 0) {
2404 adsp_err(dsp, "Failed to set clock rate: %d\n",
2405 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002406 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002407 }
2408 }
2409
Mark Brown2159ad932012-10-11 11:54:02 +09002410 ret = wm_adsp_load(dsp);
2411 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002412 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002413
Charles Keepaxb618a1852015-04-13 13:27:53 +01002414 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002415 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002416 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002417
Mark Brown2159ad932012-10-11 11:54:02 +09002418 ret = wm_adsp_load_coeff(dsp);
2419 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002420 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002421
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002422 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002423 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002424 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002425 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002426
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002427 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002428 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002429 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002430 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002431
Charles Keepax28823eb2016-09-20 13:52:32 +01002432 dsp->booted = true;
2433
Mark Brown2159ad932012-10-11 11:54:02 +09002434 /* Start the core running */
2435 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2436 ADSP1_CORE_ENA | ADSP1_START,
2437 ADSP1_CORE_ENA | ADSP1_START);
Charles Keepax28823eb2016-09-20 13:52:32 +01002438
2439 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09002440 break;
2441
2442 case SND_SOC_DAPM_PRE_PMD:
Charles Keepax28823eb2016-09-20 13:52:32 +01002443 dsp->running = false;
2444 dsp->booted = false;
2445
Mark Brown2159ad932012-10-11 11:54:02 +09002446 /* Halt the core */
2447 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2448 ADSP1_CORE_ENA | ADSP1_START, 0);
2449
2450 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2451 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2452
2453 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2454 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002455
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002456 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002457 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002458
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002459
2460 wm_adsp_free_alg_regions(dsp);
Mark Brown2159ad932012-10-11 11:54:02 +09002461 break;
2462
2463 default:
2464 break;
2465 }
2466
Charles Keepax078e7182015-12-08 16:08:26 +00002467 mutex_unlock(&dsp->pwr_lock);
2468
Mark Brown2159ad932012-10-11 11:54:02 +09002469 return 0;
2470
Charles Keepax078e7182015-12-08 16:08:26 +00002471err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002472 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2473 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002474err_mutex:
2475 mutex_unlock(&dsp->pwr_lock);
2476
Mark Brown2159ad932012-10-11 11:54:02 +09002477 return ret;
2478}
2479EXPORT_SYMBOL_GPL(wm_adsp1_event);
2480
2481static int wm_adsp2_ena(struct wm_adsp *dsp)
2482{
2483 unsigned int val;
2484 int ret, count;
2485
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002486 switch (dsp->rev) {
2487 case 0:
2488 ret = regmap_update_bits_async(dsp->regmap,
2489 dsp->base + ADSP2_CONTROL,
2490 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
2491 if (ret != 0)
2492 return ret;
2493 break;
2494 default:
2495 break;
2496 }
Mark Brown2159ad932012-10-11 11:54:02 +09002497
2498 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002499 for (count = 0; count < 10; ++count) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002500 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
Mark Brown2159ad932012-10-11 11:54:02 +09002501 if (ret != 0)
2502 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002503
2504 if (val & ADSP2_RAM_RDY)
2505 break;
2506
Charles Keepax1fa96f32016-09-26 10:15:22 +01002507 usleep_range(250, 500);
Charles Keepax939fd1e2013-12-18 09:25:49 +00002508 }
Mark Brown2159ad932012-10-11 11:54:02 +09002509
2510 if (!(val & ADSP2_RAM_RDY)) {
2511 adsp_err(dsp, "Failed to start DSP RAM\n");
2512 return -EBUSY;
2513 }
2514
2515 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002516
2517 return 0;
2518}
2519
Charles Keepax18b1a902014-01-09 09:06:54 +00002520static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002521{
2522 struct wm_adsp *dsp = container_of(work,
2523 struct wm_adsp,
2524 boot_work);
2525 int ret;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002526
Charles Keepax078e7182015-12-08 16:08:26 +00002527 mutex_lock(&dsp->pwr_lock);
2528
Charles Keepax90d19ba2016-09-26 10:15:23 +01002529 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2530 ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2531 if (ret != 0)
2532 goto err_mutex;
2533
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002534 ret = wm_adsp2_ena(dsp);
2535 if (ret != 0)
Charles Keepaxd589d8b2017-01-24 11:44:01 +00002536 goto err_mem;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002537
2538 ret = wm_adsp_load(dsp);
2539 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002540 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002541
Charles Keepaxb618a1852015-04-13 13:27:53 +01002542 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002543 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002544 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002545
2546 ret = wm_adsp_load_coeff(dsp);
2547 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002548 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002549
2550 /* Initialize caches for enabled and unset controls */
2551 ret = wm_coeff_init_control_caches(dsp);
2552 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002553 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002554
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002555 switch (dsp->rev) {
2556 case 0:
2557 /* Turn DSP back off until we are ready to run */
2558 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2559 ADSP2_SYS_ENA, 0);
2560 if (ret != 0)
2561 goto err_ena;
2562 break;
2563 default:
2564 break;
2565 }
Charles Keepax90d19ba2016-09-26 10:15:23 +01002566
Charles Keepaxe7799742017-01-24 11:44:00 +00002567 dsp->booted = true;
2568
Charles Keepax078e7182015-12-08 16:08:26 +00002569 mutex_unlock(&dsp->pwr_lock);
2570
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002571 return;
2572
Charles Keepax078e7182015-12-08 16:08:26 +00002573err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002574 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2575 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepaxd589d8b2017-01-24 11:44:01 +00002576err_mem:
2577 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2578 ADSP2_MEM_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002579err_mutex:
2580 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002581}
2582
Charles Keepaxd82d7672016-01-21 17:53:02 +00002583static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
2584{
2585 int ret;
2586
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002587 switch (dsp->rev) {
2588 case 0:
2589 ret = regmap_update_bits_async(dsp->regmap,
2590 dsp->base + ADSP2_CLOCKING,
2591 ADSP2_CLK_SEL_MASK,
2592 freq << ADSP2_CLK_SEL_SHIFT);
2593 if (ret) {
2594 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
2595 return;
2596 }
2597 break;
2598 default:
2599 /* clock is handled by parent codec driver */
2600 break;
2601 }
Charles Keepaxd82d7672016-01-21 17:53:02 +00002602}
2603
Charles Keepaxaf813a62017-01-06 14:24:41 +00002604int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol,
2605 struct snd_ctl_elem_value *ucontrol)
2606{
2607 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2608 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
2609
2610 ucontrol->value.integer.value[0] = dsp->preloaded;
2611
2612 return 0;
2613}
2614EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get);
2615
2616int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol,
2617 struct snd_ctl_elem_value *ucontrol)
2618{
2619 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2620 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
2621 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
2622 struct soc_mixer_control *mc =
2623 (struct soc_mixer_control *)kcontrol->private_value;
2624 char preload[32];
2625
2626 snprintf(preload, ARRAY_SIZE(preload), "DSP%d Preload", mc->shift);
2627
2628 dsp->preloaded = ucontrol->value.integer.value[0];
2629
2630 if (ucontrol->value.integer.value[0])
2631 snd_soc_dapm_force_enable_pin(dapm, preload);
2632 else
2633 snd_soc_dapm_disable_pin(dapm, preload);
2634
2635 snd_soc_dapm_sync(dapm);
2636
2637 return 0;
2638}
2639EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put);
2640
Charles Keepax12db5ed2014-01-08 17:42:19 +00002641int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
Charles Keepaxd82d7672016-01-21 17:53:02 +00002642 struct snd_kcontrol *kcontrol, int event,
2643 unsigned int freq)
Charles Keepax12db5ed2014-01-08 17:42:19 +00002644{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002645 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002646 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2647 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepax57a60cc2016-09-26 10:15:24 +01002648 struct wm_coeff_ctl *ctl;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002649
Charles Keepax12db5ed2014-01-08 17:42:19 +00002650 switch (event) {
2651 case SND_SOC_DAPM_PRE_PMU:
Charles Keepaxd82d7672016-01-21 17:53:02 +00002652 wm_adsp2_set_dspclk(dsp, freq);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002653 queue_work(system_unbound_wq, &dsp->boot_work);
2654 break;
Charles Keepax57a60cc2016-09-26 10:15:24 +01002655 case SND_SOC_DAPM_PRE_PMD:
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002656 mutex_lock(&dsp->pwr_lock);
2657
Charles Keepax57a60cc2016-09-26 10:15:24 +01002658 wm_adsp_debugfs_clear(dsp);
2659
2660 dsp->fw_id = 0;
2661 dsp->fw_id_version = 0;
2662
2663 dsp->booted = false;
2664
2665 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2666 ADSP2_MEM_ENA, 0);
2667
2668 list_for_each_entry(ctl, &dsp->ctl_list, list)
2669 ctl->enabled = 0;
2670
2671 wm_adsp_free_alg_regions(dsp);
2672
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002673 mutex_unlock(&dsp->pwr_lock);
2674
Charles Keepax57a60cc2016-09-26 10:15:24 +01002675 adsp_dbg(dsp, "Shutdown complete\n");
2676 break;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002677 default:
2678 break;
Charles Keepaxcab272582014-04-17 13:42:54 +01002679 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002680
2681 return 0;
2682}
2683EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2684
Mark Brown2159ad932012-10-11 11:54:02 +09002685int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2686 struct snd_kcontrol *kcontrol, int event)
2687{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002688 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002689 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2690 struct wm_adsp *dsp = &dsps[w->shift];
2691 int ret;
2692
2693 switch (event) {
2694 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002695 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002696
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002697 mutex_lock(&dsp->pwr_lock);
2698
2699 if (!dsp->booted) {
2700 ret = -EIO;
2701 goto err;
2702 }
Mark Browndd49e2c2012-12-02 21:50:46 +09002703
Charles Keepax90d19ba2016-09-26 10:15:23 +01002704 ret = wm_adsp2_ena(dsp);
2705 if (ret != 0)
2706 goto err;
2707
Charles Keepaxcef45772016-09-20 13:52:33 +01002708 /* Sync set controls */
2709 ret = wm_coeff_sync_controls(dsp);
2710 if (ret != 0)
2711 goto err;
2712
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002713 ret = regmap_update_bits(dsp->regmap,
2714 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002715 ADSP2_CORE_ENA | ADSP2_START,
2716 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09002717 if (ret != 0)
2718 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002719
Charles Keepax48c2c992016-11-22 15:38:34 +00002720 if (wm_adsp_fw[dsp->fw].num_caps != 0) {
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002721 ret = wm_adsp_buffer_init(dsp);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002722 if (ret < 0)
Charles Keepax48c2c992016-11-22 15:38:34 +00002723 goto err;
Charles Keepax48c2c992016-11-22 15:38:34 +00002724 }
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002725
Charles Keepaxe7799742017-01-24 11:44:00 +00002726 dsp->running = true;
2727
Charles Keepax612047f2016-03-28 14:29:22 +01002728 mutex_unlock(&dsp->pwr_lock);
2729
Mark Brown2159ad932012-10-11 11:54:02 +09002730 break;
2731
2732 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00002733 /* Tell the firmware to cleanup */
2734 wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
2735
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002736 /* Log firmware state, it can be useful for analysis */
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002737 switch (dsp->rev) {
2738 case 0:
2739 wm_adsp2_show_fw_status(dsp);
2740 break;
2741 default:
2742 wm_adsp2v2_show_fw_status(dsp);
2743 break;
2744 }
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002745
Charles Keepax078e7182015-12-08 16:08:26 +00002746 mutex_lock(&dsp->pwr_lock);
2747
Mark Brown1023dbd2013-01-11 22:58:28 +00002748 dsp->running = false;
2749
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002750 regmap_update_bits(dsp->regmap,
2751 dsp->base + ADSP2_CONTROL,
Charles Keepax57a60cc2016-09-26 10:15:24 +01002752 ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002753
Mark Brown2d30b572013-01-28 20:18:17 +08002754 /* Make sure DMAs are quiesced */
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002755 switch (dsp->rev) {
2756 case 0:
2757 regmap_write(dsp->regmap,
2758 dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2759 regmap_write(dsp->regmap,
2760 dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2761 regmap_write(dsp->regmap,
2762 dsp->base + ADSP2_WDMA_CONFIG_2, 0);
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002763
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002764 regmap_update_bits(dsp->regmap,
2765 dsp->base + ADSP2_CONTROL,
2766 ADSP2_SYS_ENA, 0);
2767 break;
2768 default:
2769 regmap_write(dsp->regmap,
2770 dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2771 regmap_write(dsp->regmap,
2772 dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2773 regmap_write(dsp->regmap,
2774 dsp->base + ADSP2V2_WDMA_CONFIG_2, 0);
2775 break;
2776 }
Mark Brown2d30b572013-01-28 20:18:17 +08002777
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002778 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2779 wm_adsp_buffer_free(dsp);
2780
Charles Keepax078e7182015-12-08 16:08:26 +00002781 mutex_unlock(&dsp->pwr_lock);
2782
Charles Keepax57a60cc2016-09-26 10:15:24 +01002783 adsp_dbg(dsp, "Execution stopped\n");
Mark Brown2159ad932012-10-11 11:54:02 +09002784 break;
2785
2786 default:
2787 break;
2788 }
2789
2790 return 0;
2791err:
2792 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002793 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepaxbb24ee42017-01-24 11:43:59 +00002794 mutex_unlock(&dsp->pwr_lock);
Mark Brown2159ad932012-10-11 11:54:02 +09002795 return ret;
2796}
2797EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002798
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002799int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2800{
Charles Keepaxaf813a62017-01-06 14:24:41 +00002801 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
2802 char preload[32];
2803
2804 snprintf(preload, ARRAY_SIZE(preload), "DSP%d Preload", dsp->num);
2805 snd_soc_dapm_disable_pin(dapm, preload);
Richard Fitzgerald685f51a2016-11-22 16:58:57 +00002806
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002807 wm_adsp2_init_debugfs(dsp, codec);
2808
Charles Keepaxaf813a62017-01-06 14:24:41 +00002809 dsp->codec = codec;
2810
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002811 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002812 &wm_adsp_fw_controls[dsp->num - 1],
2813 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002814}
2815EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2816
2817int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2818{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002819 wm_adsp2_cleanup_debugfs(dsp);
2820
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002821 return 0;
2822}
2823EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2824
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002825int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002826{
2827 int ret;
2828
Richard Fitzgeralde1ea1872017-04-05 11:07:59 +01002829 switch (dsp->rev) {
2830 case 0:
2831 /*
2832 * Disable the DSP memory by default when in reset for a small
2833 * power saving.
2834 */
2835 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2836 ADSP2_MEM_ENA, 0);
2837 if (ret) {
2838 adsp_err(dsp,
2839 "Failed to clear memory retention: %d\n", ret);
2840 return ret;
2841 }
2842 break;
2843 default:
2844 break;
Mark Brown10a2b662012-12-02 21:37:00 +09002845 }
2846
Charles Keepax3809f002015-04-13 13:27:54 +01002847 INIT_LIST_HEAD(&dsp->alg_regions);
2848 INIT_LIST_HEAD(&dsp->ctl_list);
2849 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002850
Charles Keepax078e7182015-12-08 16:08:26 +00002851 mutex_init(&dsp->pwr_lock);
2852
Mark Brown973838a2012-11-28 17:20:32 +00002853 return 0;
2854}
2855EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05302856
Richard Fitzgerald66225e92016-04-27 14:58:27 +01002857void wm_adsp2_remove(struct wm_adsp *dsp)
2858{
2859 struct wm_coeff_ctl *ctl;
2860
2861 while (!list_empty(&dsp->ctl_list)) {
2862 ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
2863 list);
2864 list_del(&ctl->list);
2865 wm_adsp_free_ctl_blk(ctl);
2866 }
2867}
2868EXPORT_SYMBOL_GPL(wm_adsp2_remove);
2869
Charles Keepaxedd71352016-05-04 17:11:55 +01002870static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
2871{
2872 return compr->buf != NULL;
2873}
2874
2875static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
2876{
2877 /*
2878 * Note this will be more complex once each DSP can support multiple
2879 * streams
2880 */
2881 if (!compr->dsp->buffer)
2882 return -EINVAL;
2883
2884 compr->buf = compr->dsp->buffer;
Charles Keepax721be3b2016-05-04 17:11:56 +01002885 compr->buf->compr = compr;
Charles Keepaxedd71352016-05-04 17:11:55 +01002886
2887 return 0;
2888}
2889
Charles Keepax721be3b2016-05-04 17:11:56 +01002890static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
2891{
2892 if (!compr)
2893 return;
2894
2895 /* Wake the poll so it can see buffer is no longer attached */
2896 if (compr->stream)
2897 snd_compr_fragment_elapsed(compr->stream);
2898
2899 if (wm_adsp_compr_attached(compr)) {
2900 compr->buf->compr = NULL;
2901 compr->buf = NULL;
2902 }
2903}
2904
Charles Keepax406abc92015-12-15 11:29:45 +00002905int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2906{
2907 struct wm_adsp_compr *compr;
2908 int ret = 0;
2909
2910 mutex_lock(&dsp->pwr_lock);
2911
2912 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
2913 adsp_err(dsp, "Firmware does not support compressed API\n");
2914 ret = -ENXIO;
2915 goto out;
2916 }
2917
2918 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
2919 adsp_err(dsp, "Firmware does not support stream direction\n");
2920 ret = -EINVAL;
2921 goto out;
2922 }
2923
Charles Keepax95fe9592015-12-15 11:29:47 +00002924 if (dsp->compr) {
2925 /* It is expect this limitation will be removed in future */
2926 adsp_err(dsp, "Only a single stream supported per DSP\n");
2927 ret = -EBUSY;
2928 goto out;
2929 }
2930
Charles Keepax406abc92015-12-15 11:29:45 +00002931 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
2932 if (!compr) {
2933 ret = -ENOMEM;
2934 goto out;
2935 }
2936
2937 compr->dsp = dsp;
2938 compr->stream = stream;
2939
2940 dsp->compr = compr;
2941
2942 stream->runtime->private_data = compr;
2943
2944out:
2945 mutex_unlock(&dsp->pwr_lock);
2946
2947 return ret;
2948}
2949EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
2950
2951int wm_adsp_compr_free(struct snd_compr_stream *stream)
2952{
2953 struct wm_adsp_compr *compr = stream->runtime->private_data;
2954 struct wm_adsp *dsp = compr->dsp;
2955
2956 mutex_lock(&dsp->pwr_lock);
2957
Charles Keepax721be3b2016-05-04 17:11:56 +01002958 wm_adsp_compr_detach(compr);
Charles Keepax406abc92015-12-15 11:29:45 +00002959 dsp->compr = NULL;
2960
Charles Keepax83a40ce2016-01-06 12:33:19 +00002961 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00002962 kfree(compr);
2963
2964 mutex_unlock(&dsp->pwr_lock);
2965
2966 return 0;
2967}
2968EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
2969
2970static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
2971 struct snd_compr_params *params)
2972{
2973 struct wm_adsp_compr *compr = stream->runtime->private_data;
2974 struct wm_adsp *dsp = compr->dsp;
2975 const struct wm_adsp_fw_caps *caps;
2976 const struct snd_codec_desc *desc;
2977 int i, j;
2978
2979 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
2980 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
2981 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
2982 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
2983 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
2984 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
2985 params->buffer.fragment_size,
2986 params->buffer.fragments);
2987
2988 return -EINVAL;
2989 }
2990
2991 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
2992 caps = &wm_adsp_fw[dsp->fw].caps[i];
2993 desc = &caps->desc;
2994
2995 if (caps->id != params->codec.id)
2996 continue;
2997
2998 if (stream->direction == SND_COMPRESS_PLAYBACK) {
2999 if (desc->max_ch < params->codec.ch_out)
3000 continue;
3001 } else {
3002 if (desc->max_ch < params->codec.ch_in)
3003 continue;
3004 }
3005
3006 if (!(desc->formats & (1 << params->codec.format)))
3007 continue;
3008
3009 for (j = 0; j < desc->num_sample_rates; ++j)
3010 if (desc->sample_rates[j] == params->codec.sample_rate)
3011 return 0;
3012 }
3013
3014 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
3015 params->codec.id, params->codec.ch_in, params->codec.ch_out,
3016 params->codec.sample_rate, params->codec.format);
3017 return -EINVAL;
3018}
3019
Charles Keepax565ace42016-01-06 12:33:18 +00003020static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
3021{
3022 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
3023}
3024
Charles Keepax406abc92015-12-15 11:29:45 +00003025int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
3026 struct snd_compr_params *params)
3027{
3028 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00003029 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00003030 int ret;
3031
3032 ret = wm_adsp_compr_check_params(stream, params);
3033 if (ret)
3034 return ret;
3035
3036 compr->size = params->buffer;
3037
3038 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
3039 compr->size.fragment_size, compr->size.fragments);
3040
Charles Keepax83a40ce2016-01-06 12:33:19 +00003041 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
3042 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
3043 if (!compr->raw_buf)
3044 return -ENOMEM;
3045
Charles Keepaxda2b3352016-02-02 16:41:36 +00003046 compr->sample_rate = params->codec.sample_rate;
3047
Charles Keepax406abc92015-12-15 11:29:45 +00003048 return 0;
3049}
3050EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
3051
3052int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
3053 struct snd_compr_caps *caps)
3054{
3055 struct wm_adsp_compr *compr = stream->runtime->private_data;
3056 int fw = compr->dsp->fw;
3057 int i;
3058
3059 if (wm_adsp_fw[fw].caps) {
3060 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
3061 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
3062
3063 caps->num_codecs = i;
3064 caps->direction = wm_adsp_fw[fw].compr_direction;
3065
3066 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
3067 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
3068 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
3069 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
3070 }
3071
3072 return 0;
3073}
3074EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
3075
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003076static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
3077 unsigned int mem_addr,
3078 unsigned int num_words, u32 *data)
3079{
3080 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3081 unsigned int i, reg;
3082 int ret;
3083
3084 if (!mem)
3085 return -EINVAL;
3086
3087 reg = wm_adsp_region_to_reg(mem, mem_addr);
3088
3089 ret = regmap_raw_read(dsp->regmap, reg, data,
3090 sizeof(*data) * num_words);
3091 if (ret < 0)
3092 return ret;
3093
3094 for (i = 0; i < num_words; ++i)
3095 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
3096
3097 return 0;
3098}
3099
3100static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
3101 unsigned int mem_addr, u32 *data)
3102{
3103 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
3104}
3105
3106static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
3107 unsigned int mem_addr, u32 data)
3108{
3109 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3110 unsigned int reg;
3111
3112 if (!mem)
3113 return -EINVAL;
3114
3115 reg = wm_adsp_region_to_reg(mem, mem_addr);
3116
3117 data = cpu_to_be32(data & 0x00ffffffu);
3118
3119 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
3120}
3121
3122static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
3123 unsigned int field_offset, u32 *data)
3124{
3125 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
3126 buf->host_buf_ptr + field_offset, data);
3127}
3128
3129static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
3130 unsigned int field_offset, u32 data)
3131{
3132 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
3133 buf->host_buf_ptr + field_offset, data);
3134}
3135
3136static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
3137{
3138 struct wm_adsp_alg_region *alg_region;
3139 struct wm_adsp *dsp = buf->dsp;
3140 u32 xmalg, addr, magic;
3141 int i, ret;
3142
3143 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
3144 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
3145
3146 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
3147 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
3148 if (ret < 0)
3149 return ret;
3150
3151 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
3152 return -EINVAL;
3153
3154 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
3155 for (i = 0; i < 5; ++i) {
3156 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
3157 &buf->host_buf_ptr);
3158 if (ret < 0)
3159 return ret;
3160
3161 if (buf->host_buf_ptr)
3162 break;
3163
3164 usleep_range(1000, 2000);
3165 }
3166
3167 if (!buf->host_buf_ptr)
3168 return -EIO;
3169
3170 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
3171
3172 return 0;
3173}
3174
3175static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
3176{
3177 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
3178 struct wm_adsp_buffer_region *region;
3179 u32 offset = 0;
3180 int i, ret;
3181
3182 for (i = 0; i < caps->num_regions; ++i) {
3183 region = &buf->regions[i];
3184
3185 region->offset = offset;
3186 region->mem_type = caps->region_defs[i].mem_type;
3187
3188 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3189 &region->base_addr);
3190 if (ret < 0)
3191 return ret;
3192
3193 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3194 &offset);
3195 if (ret < 0)
3196 return ret;
3197
3198 region->cumulative_size = offset;
3199
3200 adsp_dbg(buf->dsp,
3201 "region=%d type=%d base=%04x off=%04x size=%04x\n",
3202 i, region->mem_type, region->base_addr,
3203 region->offset, region->cumulative_size);
3204 }
3205
3206 return 0;
3207}
3208
3209static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3210{
3211 struct wm_adsp_compr_buf *buf;
3212 int ret;
3213
3214 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3215 if (!buf)
3216 return -ENOMEM;
3217
3218 buf->dsp = dsp;
Charles Keepax565ace42016-01-06 12:33:18 +00003219 buf->read_index = -1;
3220 buf->irq_count = 0xFFFFFFFF;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003221
3222 ret = wm_adsp_buffer_locate(buf);
3223 if (ret < 0) {
3224 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
3225 goto err_buffer;
3226 }
3227
3228 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
3229 sizeof(*buf->regions), GFP_KERNEL);
3230 if (!buf->regions) {
3231 ret = -ENOMEM;
3232 goto err_buffer;
3233 }
3234
3235 ret = wm_adsp_buffer_populate(buf);
3236 if (ret < 0) {
3237 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
3238 goto err_regions;
3239 }
3240
3241 dsp->buffer = buf;
3242
3243 return 0;
3244
3245err_regions:
3246 kfree(buf->regions);
3247err_buffer:
3248 kfree(buf);
3249 return ret;
3250}
3251
3252static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3253{
3254 if (dsp->buffer) {
Charles Keepax721be3b2016-05-04 17:11:56 +01003255 wm_adsp_compr_detach(dsp->buffer->compr);
3256
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003257 kfree(dsp->buffer->regions);
3258 kfree(dsp->buffer);
3259
3260 dsp->buffer = NULL;
3261 }
3262
3263 return 0;
3264}
3265
Charles Keepax95fe9592015-12-15 11:29:47 +00003266int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
3267{
3268 struct wm_adsp_compr *compr = stream->runtime->private_data;
3269 struct wm_adsp *dsp = compr->dsp;
3270 int ret = 0;
3271
3272 adsp_dbg(dsp, "Trigger: %d\n", cmd);
3273
3274 mutex_lock(&dsp->pwr_lock);
3275
3276 switch (cmd) {
3277 case SNDRV_PCM_TRIGGER_START:
3278 if (wm_adsp_compr_attached(compr))
3279 break;
3280
3281 ret = wm_adsp_compr_attach(compr);
3282 if (ret < 0) {
3283 adsp_err(dsp, "Failed to link buffer and stream: %d\n",
3284 ret);
3285 break;
3286 }
Charles Keepax565ace42016-01-06 12:33:18 +00003287
3288 /* Trigger the IRQ at one fragment of data */
3289 ret = wm_adsp_buffer_write(compr->buf,
3290 HOST_BUFFER_FIELD(high_water_mark),
3291 wm_adsp_compr_frag_words(compr));
3292 if (ret < 0) {
3293 adsp_err(dsp, "Failed to set high water mark: %d\n",
3294 ret);
3295 break;
3296 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003297 break;
3298 case SNDRV_PCM_TRIGGER_STOP:
3299 break;
3300 default:
3301 ret = -EINVAL;
3302 break;
3303 }
3304
3305 mutex_unlock(&dsp->pwr_lock);
3306
3307 return ret;
3308}
3309EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
3310
Charles Keepax565ace42016-01-06 12:33:18 +00003311static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
3312{
3313 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
3314
3315 return buf->regions[last_region].cumulative_size;
3316}
3317
3318static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
3319{
3320 u32 next_read_index, next_write_index;
3321 int write_index, read_index, avail;
3322 int ret;
3323
3324 /* Only sync read index if we haven't already read a valid index */
3325 if (buf->read_index < 0) {
3326 ret = wm_adsp_buffer_read(buf,
3327 HOST_BUFFER_FIELD(next_read_index),
3328 &next_read_index);
3329 if (ret < 0)
3330 return ret;
3331
3332 read_index = sign_extend32(next_read_index, 23);
3333
3334 if (read_index < 0) {
3335 adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
3336 return 0;
3337 }
3338
3339 buf->read_index = read_index;
3340 }
3341
3342 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
3343 &next_write_index);
3344 if (ret < 0)
3345 return ret;
3346
3347 write_index = sign_extend32(next_write_index, 23);
3348
3349 avail = write_index - buf->read_index;
3350 if (avail < 0)
3351 avail += wm_adsp_buffer_size(buf);
3352
3353 adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
Charles Keepax33d740e2016-03-28 14:29:21 +01003354 buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
Charles Keepax565ace42016-01-06 12:33:18 +00003355
3356 buf->avail = avail;
3357
3358 return 0;
3359}
3360
Charles Keepax9771b182016-04-06 11:21:53 +01003361static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3362{
3363 int ret;
3364
3365 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
3366 if (ret < 0) {
3367 adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
3368 return ret;
3369 }
3370 if (buf->error != 0) {
3371 adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
3372 return -EIO;
3373 }
3374
3375 return 0;
3376}
3377
Charles Keepax565ace42016-01-06 12:33:18 +00003378int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
3379{
Charles Keepax612047f2016-03-28 14:29:22 +01003380 struct wm_adsp_compr_buf *buf;
3381 struct wm_adsp_compr *compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003382 int ret = 0;
3383
3384 mutex_lock(&dsp->pwr_lock);
3385
Charles Keepax612047f2016-03-28 14:29:22 +01003386 buf = dsp->buffer;
3387 compr = dsp->compr;
3388
Charles Keepax565ace42016-01-06 12:33:18 +00003389 if (!buf) {
Charles Keepax565ace42016-01-06 12:33:18 +00003390 ret = -ENODEV;
3391 goto out;
3392 }
3393
3394 adsp_dbg(dsp, "Handling buffer IRQ\n");
3395
Charles Keepax9771b182016-04-06 11:21:53 +01003396 ret = wm_adsp_buffer_get_error(buf);
3397 if (ret < 0)
Charles Keepax58476092016-04-06 11:21:54 +01003398 goto out_notify; /* Wake poll to report error */
Charles Keepax565ace42016-01-06 12:33:18 +00003399
3400 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
3401 &buf->irq_count);
3402 if (ret < 0) {
3403 adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
3404 goto out;
3405 }
3406
3407 ret = wm_adsp_buffer_update_avail(buf);
3408 if (ret < 0) {
3409 adsp_err(dsp, "Error reading avail: %d\n", ret);
3410 goto out;
3411 }
3412
Charles Keepax20b7f7c2016-05-13 16:45:17 +01003413 if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
3414 ret = WM_ADSP_COMPR_VOICE_TRIGGER;
3415
Charles Keepax58476092016-04-06 11:21:54 +01003416out_notify:
Charles Keepaxc7dae7c2016-02-19 14:44:41 +00003417 if (compr && compr->stream)
Charles Keepax83a40ce2016-01-06 12:33:19 +00003418 snd_compr_fragment_elapsed(compr->stream);
3419
Charles Keepax565ace42016-01-06 12:33:18 +00003420out:
3421 mutex_unlock(&dsp->pwr_lock);
3422
3423 return ret;
3424}
3425EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
3426
3427static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
3428{
3429 if (buf->irq_count & 0x01)
3430 return 0;
3431
3432 adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
3433 buf->irq_count);
3434
3435 buf->irq_count |= 0x01;
3436
3437 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
3438 buf->irq_count);
3439}
3440
3441int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
3442 struct snd_compr_tstamp *tstamp)
3443{
3444 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax565ace42016-01-06 12:33:18 +00003445 struct wm_adsp *dsp = compr->dsp;
Charles Keepax612047f2016-03-28 14:29:22 +01003446 struct wm_adsp_compr_buf *buf;
Charles Keepax565ace42016-01-06 12:33:18 +00003447 int ret = 0;
3448
3449 adsp_dbg(dsp, "Pointer request\n");
3450
3451 mutex_lock(&dsp->pwr_lock);
3452
Charles Keepax612047f2016-03-28 14:29:22 +01003453 buf = compr->buf;
3454
Charles Keepax28ee3d72016-06-13 14:17:12 +01003455 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003456 snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax565ace42016-01-06 12:33:18 +00003457 ret = -EIO;
3458 goto out;
3459 }
3460
3461 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
3462 ret = wm_adsp_buffer_update_avail(buf);
3463 if (ret < 0) {
3464 adsp_err(dsp, "Error reading avail: %d\n", ret);
3465 goto out;
3466 }
3467
3468 /*
3469 * If we really have less than 1 fragment available tell the
3470 * DSP to inform us once a whole fragment is available.
3471 */
3472 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
Charles Keepax58476092016-04-06 11:21:54 +01003473 ret = wm_adsp_buffer_get_error(buf);
Charles Keepax8d280662016-06-13 14:17:11 +01003474 if (ret < 0) {
3475 if (compr->buf->error)
3476 snd_compr_stop_error(stream,
3477 SNDRV_PCM_STATE_XRUN);
Charles Keepax58476092016-04-06 11:21:54 +01003478 goto out;
Charles Keepax8d280662016-06-13 14:17:11 +01003479 }
Charles Keepax58476092016-04-06 11:21:54 +01003480
Charles Keepax565ace42016-01-06 12:33:18 +00003481 ret = wm_adsp_buffer_reenable_irq(buf);
3482 if (ret < 0) {
3483 adsp_err(dsp,
3484 "Failed to re-enable buffer IRQ: %d\n",
3485 ret);
3486 goto out;
3487 }
3488 }
3489 }
3490
3491 tstamp->copied_total = compr->copied_total;
3492 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00003493 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00003494
3495out:
3496 mutex_unlock(&dsp->pwr_lock);
3497
3498 return ret;
3499}
3500EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
3501
Charles Keepax83a40ce2016-01-06 12:33:19 +00003502static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
3503{
3504 struct wm_adsp_compr_buf *buf = compr->buf;
3505 u8 *pack_in = (u8 *)compr->raw_buf;
3506 u8 *pack_out = (u8 *)compr->raw_buf;
3507 unsigned int adsp_addr;
3508 int mem_type, nwords, max_read;
3509 int i, j, ret;
3510
3511 /* Calculate read parameters */
3512 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
3513 if (buf->read_index < buf->regions[i].cumulative_size)
3514 break;
3515
3516 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
3517 return -EINVAL;
3518
3519 mem_type = buf->regions[i].mem_type;
3520 adsp_addr = buf->regions[i].base_addr +
3521 (buf->read_index - buf->regions[i].offset);
3522
3523 max_read = wm_adsp_compr_frag_words(compr);
3524 nwords = buf->regions[i].cumulative_size - buf->read_index;
3525
3526 if (nwords > target)
3527 nwords = target;
3528 if (nwords > buf->avail)
3529 nwords = buf->avail;
3530 if (nwords > max_read)
3531 nwords = max_read;
3532 if (!nwords)
3533 return 0;
3534
3535 /* Read data from DSP */
3536 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
3537 nwords, compr->raw_buf);
3538 if (ret < 0)
3539 return ret;
3540
3541 /* Remove the padding bytes from the data read from the DSP */
3542 for (i = 0; i < nwords; i++) {
3543 for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
3544 *pack_out++ = *pack_in++;
3545
3546 pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
3547 }
3548
3549 /* update read index to account for words read */
3550 buf->read_index += nwords;
3551 if (buf->read_index == wm_adsp_buffer_size(buf))
3552 buf->read_index = 0;
3553
3554 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
3555 buf->read_index);
3556 if (ret < 0)
3557 return ret;
3558
3559 /* update avail to account for words read */
3560 buf->avail -= nwords;
3561
3562 return nwords;
3563}
3564
3565static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
3566 char __user *buf, size_t count)
3567{
3568 struct wm_adsp *dsp = compr->dsp;
3569 int ntotal = 0;
3570 int nwords, nbytes;
3571
3572 adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
3573
Charles Keepax28ee3d72016-06-13 14:17:12 +01003574 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003575 snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax83a40ce2016-01-06 12:33:19 +00003576 return -EIO;
Charles Keepax8d280662016-06-13 14:17:11 +01003577 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00003578
3579 count /= WM_ADSP_DATA_WORD_SIZE;
3580
3581 do {
3582 nwords = wm_adsp_buffer_capture_block(compr, count);
3583 if (nwords < 0) {
3584 adsp_err(dsp, "Failed to capture block: %d\n", nwords);
3585 return nwords;
3586 }
3587
3588 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
3589
3590 adsp_dbg(dsp, "Read %d bytes\n", nbytes);
3591
3592 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
3593 adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
3594 ntotal, nbytes);
3595 return -EFAULT;
3596 }
3597
3598 count -= nwords;
3599 ntotal += nbytes;
3600 } while (nwords > 0 && count > 0);
3601
3602 compr->copied_total += ntotal;
3603
3604 return ntotal;
3605}
3606
3607int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
3608 size_t count)
3609{
3610 struct wm_adsp_compr *compr = stream->runtime->private_data;
3611 struct wm_adsp *dsp = compr->dsp;
3612 int ret;
3613
3614 mutex_lock(&dsp->pwr_lock);
3615
3616 if (stream->direction == SND_COMPRESS_CAPTURE)
3617 ret = wm_adsp_compr_read(compr, buf, count);
3618 else
3619 ret = -ENOTSUPP;
3620
3621 mutex_unlock(&dsp->pwr_lock);
3622
3623 return ret;
3624}
3625EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
3626
Praveen Diwakar0a37c6ef2014-07-04 11:17:41 +05303627MODULE_LICENSE("GPL v2");