blob: 45d3235ad6c2490f62ce28504401f323578f52a1 [file] [log] [blame]
Simon Glass1938f4a2013-03-11 06:49:53 +00001/*
2 * Copyright (c) 2011 The Chromium OS Authors.
3 * (C) Copyright 2002-2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Simon Glass1938f4a2013-03-11 06:49:53 +000011 */
12
13#include <common.h>
14#include <linux/compiler.h>
15#include <version.h>
Simon Glass24b852a2015-11-08 23:47:45 -070016#include <console.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000017#include <environment.h>
Simon Glassab7cd622014-07-23 06:55:04 -060018#include <dm.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000019#include <fdtdec.h>
Simon Glassf828bf22013-04-20 08:42:41 +000020#include <fs.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000021#if defined(CONFIG_CMD_IDE)
22#include <ide.h>
23#endif
24#include <i2c.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000025#include <initcall.h>
26#include <logbuff.h>
Simon Glassfb5cf7f2015-02-27 22:06:36 -070027#include <malloc.h>
Joe Hershberger0eb25b62015-03-22 17:08:59 -050028#include <mapmem.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000029
30/* TODO: Can we move these into arch/ headers? */
31#ifdef CONFIG_8xx
32#include <mpc8xx.h>
33#endif
34#ifdef CONFIG_5xx
35#include <mpc5xx.h>
36#endif
37#ifdef CONFIG_MPC5xxx
38#include <mpc5xxx.h>
39#endif
Gabriel Huauec3b4822014-09-03 13:57:54 -070040#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Gabriel Huaua76df702014-07-26 11:35:43 -070041#include <asm/mp.h>
42#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +000043
Simon Glassa733b062013-04-26 02:53:43 +000044#include <os.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000045#include <post.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000046#include <spi.h>
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020047#include <status_led.h>
Simon Glass1057e6c2016-02-24 09:14:50 -070048#include <timer.h>
Simon Glass71c52db2013-06-11 11:14:42 -070049#include <trace.h>
Simon Glass5a541942016-01-18 19:52:21 -070050#include <video.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000051#include <watchdog.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090052#include <linux/errno.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000053#include <asm/io.h>
54#include <asm/sections.h>
Alexey Brodkin3fb80162015-02-24 19:40:36 +030055#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +000056#include <asm/init_helpers.h>
Chris Zankelde5e5ce2016-08-10 18:36:43 +030057#endif
58#if defined(CONFIG_X86) || defined(CONFIG_ARC) || defined(CONFIG_XTENSA)
Simon Glass48a33802013-03-05 14:39:52 +000059#include <asm/relocate.h>
60#endif
Simon Glassab7cd622014-07-23 06:55:04 -060061#include <dm/root.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000062#include <linux/compiler.h>
63
64/*
65 * Pointer to initial global data area
66 *
67 * Here we initialize it if needed.
68 */
69#ifdef XTRN_DECLARE_GLOBAL_DATA_PTR
70#undef XTRN_DECLARE_GLOBAL_DATA_PTR
71#define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */
72DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR);
73#else
74DECLARE_GLOBAL_DATA_PTR;
75#endif
76
77/*
Simon Glass4c509342015-04-28 20:25:03 -060078 * TODO(sjg@chromium.org): IMO this code should be
Simon Glass1938f4a2013-03-11 06:49:53 +000079 * refactored to a single function, something like:
80 *
81 * void led_set_state(enum led_colour_t colour, int on);
82 */
83/************************************************************************
84 * Coloured LED functionality
85 ************************************************************************
86 * May be supplied by boards if desired
87 */
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020088__weak void coloured_LED_init(void) {}
89__weak void red_led_on(void) {}
90__weak void red_led_off(void) {}
91__weak void green_led_on(void) {}
92__weak void green_led_off(void) {}
93__weak void yellow_led_on(void) {}
94__weak void yellow_led_off(void) {}
95__weak void blue_led_on(void) {}
96__weak void blue_led_off(void) {}
Simon Glass1938f4a2013-03-11 06:49:53 +000097
98/*
99 * Why is gd allocated a register? Prior to reloc it might be better to
100 * just pass it around to each function in this file?
101 *
102 * After reloc one could argue that it is hardly used and doesn't need
103 * to be in a register. Or if it is it should perhaps hold pointers to all
104 * global data for all modules, so that post-reloc we can avoid the massive
105 * literal pool we get on ARM. Or perhaps just encourage each module to use
106 * a structure...
107 */
108
109/*
110 * Could the CONFIG_SPL_BUILD infection become a flag in gd?
111 */
112
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800113#if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000114static int init_func_watchdog_init(void)
115{
Tom Riniea3310e2017-03-14 11:08:10 -0400116# if defined(CONFIG_HW_WATCHDOG) && \
117 (defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100118 defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \
Anatolij Gustschin46d7a3b2016-06-13 14:24:23 +0200119 defined(CONFIG_DESIGNWARE_WATCHDOG) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100120 defined(CONFIG_IMX_WATCHDOG))
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800121 hw_watchdog_init();
Simon Glasse4fef6c2013-03-11 14:30:42 +0000122 puts(" Watchdog enabled\n");
Anatolij Gustschinba169d92016-06-13 14:24:24 +0200123# endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000124 WATCHDOG_RESET();
125
126 return 0;
127}
128
129int init_func_watchdog_reset(void)
130{
131 WATCHDOG_RESET();
132
133 return 0;
134}
135#endif /* CONFIG_WATCHDOG */
136
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200137__weak void board_add_ram_info(int use_default)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000138{
139 /* please define platform specific board_add_ram_info() */
140}
141
Simon Glass1938f4a2013-03-11 06:49:53 +0000142static int init_baud_rate(void)
143{
144 gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE);
145 return 0;
146}
147
148static int display_text_info(void)
149{
Ben Stoltz9b217492015-07-31 09:31:37 -0600150#if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP)
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100151 ulong bss_start, bss_end, text_base;
Simon Glass1938f4a2013-03-11 06:49:53 +0000152
Simon Glass632efa72013-03-11 07:06:48 +0000153 bss_start = (ulong)&__bss_start;
154 bss_end = (ulong)&__bss_end;
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100155
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800156#ifdef CONFIG_SYS_TEXT_BASE
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100157 text_base = CONFIG_SYS_TEXT_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800158#else
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100159 text_base = CONFIG_SYS_MONITOR_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800160#endif
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100161
162 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n",
163 text_base, bss_start, bss_end);
Simon Glassa733b062013-04-26 02:53:43 +0000164#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000165
Simon Glass1938f4a2013-03-11 06:49:53 +0000166#ifdef CONFIG_USE_IRQ
167 debug("IRQ Stack: %08lx\n", IRQ_STACK_START);
168 debug("FIQ Stack: %08lx\n", FIQ_STACK_START);
169#endif
170
171 return 0;
172}
173
174static int announce_dram_init(void)
175{
176 puts("DRAM: ");
177 return 0;
178}
179
angelo@sysam.ite310b932015-02-12 01:40:17 +0100180#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000181static int init_func_ram(void)
182{
Simon Glass088454c2017-03-31 08:40:25 -0600183 return initdram();
Simon Glasse4fef6c2013-03-11 14:30:42 +0000184}
185#endif
186
Simon Glass1938f4a2013-03-11 06:49:53 +0000187static int show_dram_config(void)
188{
York Sunfa39ffe2014-05-02 17:28:05 -0700189 unsigned long long size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000190
191#ifdef CONFIG_NR_DRAM_BANKS
192 int i;
193
194 debug("\nRAM Configuration:\n");
195 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
196 size += gd->bd->bi_dram[i].size;
Bin Meng715f5992015-08-06 01:31:20 -0700197 debug("Bank #%d: %llx ", i,
198 (unsigned long long)(gd->bd->bi_dram[i].start));
Simon Glass1938f4a2013-03-11 06:49:53 +0000199#ifdef DEBUG
200 print_size(gd->bd->bi_dram[i].size, "\n");
201#endif
202 }
203 debug("\nDRAM: ");
204#else
205 size = gd->ram_size;
206#endif
207
Simon Glasse4fef6c2013-03-11 14:30:42 +0000208 print_size(size, "");
209 board_add_ram_info(0);
210 putc('\n');
Simon Glass1938f4a2013-03-11 06:49:53 +0000211
212 return 0;
213}
214
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200215__weak void dram_init_banksize(void)
Simon Glass1938f4a2013-03-11 06:49:53 +0000216{
217#if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE)
218 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
219 gd->bd->bi_dram[0].size = get_effective_memsize();
220#endif
221}
222
Heiko Schocherea818db2013-01-29 08:53:15 +0100223#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000224static int init_func_i2c(void)
225{
226 puts("I2C: ");
trem815a76f2013-09-21 18:13:34 +0200227#ifdef CONFIG_SYS_I2C
228 i2c_init_all();
229#else
Simon Glasse4fef6c2013-03-11 14:30:42 +0000230 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
trem815a76f2013-09-21 18:13:34 +0200231#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000232 puts("ready\n");
233 return 0;
234}
235#endif
236
237#if defined(CONFIG_HARD_SPI)
238static int init_func_spi(void)
239{
240 puts("SPI: ");
241 spi_init();
242 puts("ready\n");
243 return 0;
244}
245#endif
246
247__maybe_unused
Simon Glass1938f4a2013-03-11 06:49:53 +0000248static int zero_global_data(void)
249{
250 memset((void *)gd, '\0', sizeof(gd_t));
251
252 return 0;
253}
254
255static int setup_mon_len(void)
256{
Michal Simeke945f6d2014-05-08 16:08:44 +0200257#if defined(__ARM__) || defined(__MICROBLAZE__)
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100258 gd->mon_len = (ulong)&__bss_end - (ulong)_start;
Ben Stoltz9b217492015-07-31 09:31:37 -0600259#elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP)
Simon Glassa733b062013-04-26 02:53:43 +0000260 gd->mon_len = (ulong)&_end - (ulong)_init;
Tom Riniea3310e2017-03-14 11:08:10 -0400261#elif defined(CONFIG_NIOS2) || defined(CONFIG_XTENSA)
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800262 gd->mon_len = CONFIG_SYS_MONITOR_LEN;
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200263#elif defined(CONFIG_NDS32) || defined(CONFIG_SH)
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800264 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start);
Simon Glassb0b35952016-05-14 18:49:28 -0600265#elif defined(CONFIG_SYS_MONITOR_BASE)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000266 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */
267 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE;
Simon Glass632efa72013-03-11 07:06:48 +0000268#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000269 return 0;
270}
271
272__weak int arch_cpu_init(void)
273{
274 return 0;
275}
276
Paul Burton8ebf5062016-09-21 11:18:46 +0100277__weak int mach_cpu_init(void)
278{
279 return 0;
280}
281
Simon Glass1938f4a2013-03-11 06:49:53 +0000282/* Get the top of usable RAM */
283__weak ulong board_get_usable_ram_top(ulong total_size)
284{
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700285#ifdef CONFIG_SYS_SDRAM_BASE
286 /*
Simon Glass4c509342015-04-28 20:25:03 -0600287 * Detect whether we have so much RAM that it goes past the end of our
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700288 * 32-bit address space. If so, clip the usable RAM so it doesn't.
289 */
290 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE)
291 /*
292 * Will wrap back to top of 32-bit space when reservations
293 * are made.
294 */
295 return 0;
296#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000297 return gd->ram_top;
298}
299
300static int setup_dest_addr(void)
301{
302 debug("Monitor len: %08lX\n", gd->mon_len);
303 /*
304 * Ram is setup, size stored in gd !!
305 */
306 debug("Ram size: %08lX\n", (ulong)gd->ram_size);
York Sun36cc0de2017-03-06 09:02:28 -0800307#if defined(CONFIG_SYS_MEM_TOP_HIDE)
Simon Glass1938f4a2013-03-11 06:49:53 +0000308 /*
309 * Subtract specified amount of memory to hide so that it won't
310 * get "touched" at all by U-Boot. By fixing up gd->ram_size
311 * the Linux kernel should now get passed the now "corrected"
York Sun36cc0de2017-03-06 09:02:28 -0800312 * memory size and won't touch it either. This should work
313 * for arch/ppc and arch/powerpc. Only Linux board ports in
314 * arch/powerpc with bootwrapper support, that recalculate the
315 * memory size from the SDRAM controller setup will have to
316 * get fixed.
Simon Glass1938f4a2013-03-11 06:49:53 +0000317 */
York Sun36cc0de2017-03-06 09:02:28 -0800318 gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE;
319#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000320#ifdef CONFIG_SYS_SDRAM_BASE
321 gd->ram_top = CONFIG_SYS_SDRAM_BASE;
322#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000323 gd->ram_top += get_effective_memsize();
Simon Glass1938f4a2013-03-11 06:49:53 +0000324 gd->ram_top = board_get_usable_ram_top(gd->mon_len);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000325 gd->relocaddr = gd->ram_top;
Simon Glass1938f4a2013-03-11 06:49:53 +0000326 debug("Ram top: %08lX\n", (ulong)gd->ram_top);
Gabriel Huauec3b4822014-09-03 13:57:54 -0700327#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Simon Glasse4fef6c2013-03-11 14:30:42 +0000328 /*
329 * We need to make sure the location we intend to put secondary core
330 * boot code is reserved and not used by any part of u-boot
331 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000332 if (gd->relocaddr > determine_mp_bootpg(NULL)) {
333 gd->relocaddr = determine_mp_bootpg(NULL);
334 debug("Reserving MP boot page to %08lx\n", gd->relocaddr);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000335 }
336#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000337 return 0;
338}
339
Simon Glassb56db482017-03-31 08:40:28 -0600340#if defined(CONFIG_LOGBUFFER)
Simon Glass1938f4a2013-03-11 06:49:53 +0000341static int reserve_logbuffer(void)
342{
Simon Glassb56db482017-03-31 08:40:28 -0600343#ifndef CONFIG_ALT_LB_ADDR
Simon Glass1938f4a2013-03-11 06:49:53 +0000344 /* reserve kernel log buffer */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000345 gd->relocaddr -= LOGBUFF_RESERVE;
Simon Glass1938f4a2013-03-11 06:49:53 +0000346 debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000347 gd->relocaddr);
Simon Glassb56db482017-03-31 08:40:28 -0600348#endif
349
Simon Glass1938f4a2013-03-11 06:49:53 +0000350 return 0;
351}
352#endif
353
354#ifdef CONFIG_PRAM
355/* reserve protected RAM */
356static int reserve_pram(void)
357{
358 ulong reg;
359
360 reg = getenv_ulong("pram", 10, CONFIG_PRAM);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000361 gd->relocaddr -= (reg << 10); /* size is in kB */
Simon Glass1938f4a2013-03-11 06:49:53 +0000362 debug("Reserving %ldk for protected RAM at %08lx\n", reg,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000363 gd->relocaddr);
Simon Glass1938f4a2013-03-11 06:49:53 +0000364 return 0;
365}
366#endif /* CONFIG_PRAM */
367
368/* Round memory pointer down to next 4 kB limit */
369static int reserve_round_4k(void)
370{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000371 gd->relocaddr &= ~(4096 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000372 return 0;
373}
374
Simon Glass80d4bcd2017-03-31 08:40:29 -0600375#ifdef CONFIG_ARM
Simon Glass1938f4a2013-03-11 06:49:53 +0000376static int reserve_mmu(void)
377{
Simon Glass80d4bcd2017-03-31 08:40:29 -0600378#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
Simon Glass1938f4a2013-03-11 06:49:53 +0000379 /* reserve TLB table */
David Fengcce6be72013-12-14 11:47:36 +0800380 gd->arch.tlb_size = PGTABLE_SIZE;
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000381 gd->relocaddr -= gd->arch.tlb_size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000382
383 /* round down to next 64 kB limit */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000384 gd->relocaddr &= ~(0x10000 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000385
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000386 gd->arch.tlb_addr = gd->relocaddr;
Simon Glass1938f4a2013-03-11 06:49:53 +0000387 debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr,
388 gd->arch.tlb_addr + gd->arch.tlb_size);
York Sun50e93b92016-06-24 16:46:19 -0700389
390#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
391 /*
392 * Record allocated tlb_addr in case gd->tlb_addr to be overwritten
393 * with location within secure ram.
394 */
395 gd->arch.tlb_allocated = gd->arch.tlb_addr;
396#endif
Simon Glass80d4bcd2017-03-31 08:40:29 -0600397#endif
York Sun50e93b92016-06-24 16:46:19 -0700398
Simon Glass1938f4a2013-03-11 06:49:53 +0000399 return 0;
400}
401#endif
402
Simon Glass5a541942016-01-18 19:52:21 -0700403#ifdef CONFIG_DM_VIDEO
404static int reserve_video(void)
405{
406 ulong addr;
407 int ret;
408
409 addr = gd->relocaddr;
410 ret = video_reserve(&addr);
411 if (ret)
412 return ret;
413 gd->relocaddr = addr;
414
415 return 0;
416}
417#else
418
419# ifdef CONFIG_LCD
Simon Glass1938f4a2013-03-11 06:49:53 +0000420static int reserve_lcd(void)
421{
Simon Glass5a541942016-01-18 19:52:21 -0700422# ifdef CONFIG_FB_ADDR
Simon Glass1938f4a2013-03-11 06:49:53 +0000423 gd->fb_base = CONFIG_FB_ADDR;
Simon Glass5a541942016-01-18 19:52:21 -0700424# else
Simon Glass1938f4a2013-03-11 06:49:53 +0000425 /* reserve memory for LCD display (always full pages) */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000426 gd->relocaddr = lcd_setmem(gd->relocaddr);
427 gd->fb_base = gd->relocaddr;
Simon Glass5a541942016-01-18 19:52:21 -0700428# endif /* CONFIG_FB_ADDR */
429
Simon Glass1938f4a2013-03-11 06:49:53 +0000430 return 0;
431}
Simon Glass5a541942016-01-18 19:52:21 -0700432# endif /* CONFIG_LCD */
Simon Glass1938f4a2013-03-11 06:49:53 +0000433
Simon Glass5a541942016-01-18 19:52:21 -0700434# if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
Simon Glass8703ef32016-01-18 19:52:20 -0700435 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
Tom Riniea3310e2017-03-14 11:08:10 -0400436 !defined(CONFIG_M68K)
Simon Glass8703ef32016-01-18 19:52:20 -0700437static int reserve_legacy_video(void)
438{
439 /* reserve memory for video display (always full pages) */
440 gd->relocaddr = video_setmem(gd->relocaddr);
441 gd->fb_base = gd->relocaddr;
442
443 return 0;
444}
Simon Glass5a541942016-01-18 19:52:21 -0700445# endif
446#endif /* !CONFIG_DM_VIDEO */
Simon Glass8703ef32016-01-18 19:52:20 -0700447
Simon Glass71c52db2013-06-11 11:14:42 -0700448static int reserve_trace(void)
449{
450#ifdef CONFIG_TRACE
451 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE;
452 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE);
453 debug("Reserving %dk for trace data at: %08lx\n",
454 CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr);
455#endif
456
457 return 0;
458}
459
Simon Glass1938f4a2013-03-11 06:49:53 +0000460static int reserve_uboot(void)
461{
462 /*
463 * reserve memory for U-Boot code, data & bss
464 * round down to next 4 kB limit
465 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000466 gd->relocaddr -= gd->mon_len;
467 gd->relocaddr &= ~(4096 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000468#ifdef CONFIG_E500
469 /* round down to next 64 kB limit so that IVPR stays aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000470 gd->relocaddr &= ~(65536 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000471#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000472
473 debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000474 gd->relocaddr);
475
476 gd->start_addr_sp = gd->relocaddr;
477
Simon Glass1938f4a2013-03-11 06:49:53 +0000478 return 0;
479}
480
Simon Glass8cae8a62013-03-05 14:39:45 +0000481#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000482/* reserve memory for malloc() area */
483static int reserve_malloc(void)
484{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000485 gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN;
Simon Glass1938f4a2013-03-11 06:49:53 +0000486 debug("Reserving %dk for malloc() at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000487 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000488 return 0;
489}
490
491/* (permanently) allocate a Board Info struct */
492static int reserve_board(void)
493{
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800494 if (!gd->bd) {
495 gd->start_addr_sp -= sizeof(bd_t);
496 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t));
497 memset(gd->bd, '\0', sizeof(bd_t));
498 debug("Reserving %zu Bytes for Board Info at: %08lx\n",
499 sizeof(bd_t), gd->start_addr_sp);
500 }
Simon Glass1938f4a2013-03-11 06:49:53 +0000501 return 0;
502}
Simon Glass8cae8a62013-03-05 14:39:45 +0000503#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000504
505static int setup_machine(void)
506{
507#ifdef CONFIG_MACH_TYPE
508 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */
509#endif
510 return 0;
511}
512
513static int reserve_global_data(void)
514{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000515 gd->start_addr_sp -= sizeof(gd_t);
516 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t));
Simon Glass1938f4a2013-03-11 06:49:53 +0000517 debug("Reserving %zu Bytes for Global Data at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000518 sizeof(gd_t), gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000519 return 0;
520}
521
522static int reserve_fdt(void)
523{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100524#ifndef CONFIG_OF_EMBED
Simon Glass1938f4a2013-03-11 06:49:53 +0000525 /*
Simon Glass4c509342015-04-28 20:25:03 -0600526 * If the device tree is sitting immediately above our image then we
Simon Glass1938f4a2013-03-11 06:49:53 +0000527 * must relocate it. If it is embedded in the data section, then it
528 * will be relocated with other data.
529 */
530 if (gd->fdt_blob) {
531 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32);
532
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000533 gd->start_addr_sp -= gd->fdt_size;
534 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size);
Simon Glassa733b062013-04-26 02:53:43 +0000535 debug("Reserving %lu Bytes for FDT at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000536 gd->fdt_size, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000537 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100538#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000539
540 return 0;
541}
542
Andreas Bießmann68145d42015-02-06 23:06:45 +0100543int arch_reserve_stacks(void)
544{
545 return 0;
546}
547
Simon Glass1938f4a2013-03-11 06:49:53 +0000548static int reserve_stacks(void)
549{
Andreas Bießmann68145d42015-02-06 23:06:45 +0100550 /* make stack pointer 16-byte aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000551 gd->start_addr_sp -= 16;
552 gd->start_addr_sp &= ~0xf;
Simon Glass1938f4a2013-03-11 06:49:53 +0000553
554 /*
Simon Glass4c509342015-04-28 20:25:03 -0600555 * let the architecture-specific code tailor gd->start_addr_sp and
Andreas Bießmann68145d42015-02-06 23:06:45 +0100556 * gd->irq_sp
Simon Glass1938f4a2013-03-11 06:49:53 +0000557 */
Andreas Bießmann68145d42015-02-06 23:06:45 +0100558 return arch_reserve_stacks();
Simon Glass1938f4a2013-03-11 06:49:53 +0000559}
560
561static int display_new_sp(void)
562{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000563 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000564
565 return 0;
566}
567
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200568#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
569 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000570static int setup_board_part1(void)
571{
572 bd_t *bd = gd->bd;
573
574 /*
575 * Save local variables to board info struct
576 */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000577 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */
578 bd->bi_memsize = gd->ram_size; /* size in bytes */
579
580#ifdef CONFIG_SYS_SRAM_BASE
581 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */
582 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */
583#endif
584
Masahiro Yamada58dac322014-03-05 17:40:10 +0900585#if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \
Simon Glasse4fef6c2013-03-11 14:30:42 +0000586 defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
587 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */
588#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100589#if defined(CONFIG_MPC5xxx) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000590 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */
591#endif
592#if defined(CONFIG_MPC83xx)
593 bd->bi_immrbar = CONFIG_SYS_IMMR;
594#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000595
596 return 0;
597}
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100598#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000599
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100600#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000601static int setup_board_part2(void)
602{
603 bd_t *bd = gd->bd;
604
605 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */
606 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */
607#if defined(CONFIG_CPM2)
608 bd->bi_cpmfreq = gd->arch.cpm_clk;
609 bd->bi_brgfreq = gd->arch.brg_clk;
610 bd->bi_sccfreq = gd->arch.scc_clk;
611 bd->bi_vco = gd->arch.vco_out;
612#endif /* CONFIG_CPM2 */
613#if defined(CONFIG_MPC512X)
614 bd->bi_ipsfreq = gd->arch.ips_clk;
615#endif /* CONFIG_MPC512X */
616#if defined(CONFIG_MPC5xxx)
617 bd->bi_ipbfreq = gd->arch.ipb_clk;
618 bd->bi_pcifreq = gd->pci_clk;
619#endif /* CONFIG_MPC5xxx */
Alison Wang1313db42015-02-12 18:33:15 +0800620#if defined(CONFIG_M68K) && defined(CONFIG_PCI)
621 bd->bi_pcifreq = gd->pci_clk;
622#endif
623#if defined(CONFIG_EXTRA_CLOCK)
624 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */
625 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */
626 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */
627#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000628
629 return 0;
630}
631#endif
632
633#ifdef CONFIG_SYS_EXTBDINFO
634static int setup_board_extra(void)
635{
636 bd_t *bd = gd->bd;
637
638 strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version));
639 strncpy((char *) bd->bi_r_version, U_BOOT_VERSION,
640 sizeof(bd->bi_r_version));
641
642 bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */
643 bd->bi_plb_busfreq = gd->bus_clk;
644#if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \
645 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
646 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
647 bd->bi_pci_busfreq = get_PCI_freq();
648 bd->bi_opbfreq = get_OPB_freq();
649#elif defined(CONFIG_XILINX_405)
650 bd->bi_pci_busfreq = get_PCI_freq();
651#endif
652
653 return 0;
654}
655#endif
656
Simon Glass1938f4a2013-03-11 06:49:53 +0000657#ifdef CONFIG_POST
658static int init_post(void)
659{
660 post_bootmode_init();
661 post_run(NULL, POST_ROM | post_bootmode_get(0));
662
663 return 0;
664}
665#endif
666
Simon Glass1938f4a2013-03-11 06:49:53 +0000667static int setup_dram_config(void)
668{
669 /* Ram is board specific, so move it to board code ... */
670 dram_init_banksize();
671
672 return 0;
673}
674
675static int reloc_fdt(void)
676{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100677#ifndef CONFIG_OF_EMBED
Simon Glassf05ad9b2015-08-04 12:33:39 -0600678 if (gd->flags & GD_FLG_SKIP_RELOC)
679 return 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000680 if (gd->new_fdt) {
681 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size);
682 gd->fdt_blob = gd->new_fdt;
683 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100684#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000685
686 return 0;
687}
688
689static int setup_reloc(void)
690{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600691 if (gd->flags & GD_FLG_SKIP_RELOC) {
692 debug("Skipping relocation due to flag\n");
693 return 0;
694 }
695
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800696#ifdef CONFIG_SYS_TEXT_BASE
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000697 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE;
angelo@sysam.ite310b932015-02-12 01:40:17 +0100698#ifdef CONFIG_M68K
699 /*
700 * On all ColdFire arch cpu, monitor code starts always
701 * just after the default vector table location, so at 0x400
702 */
703 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400);
704#endif
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800705#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000706 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t));
707
708 debug("Relocation Offset is: %08lx\n", gd->reloc_off);
Simon Glassa733b062013-04-26 02:53:43 +0000709 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000710 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd),
711 gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000712
713 return 0;
714}
715
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100716#ifdef CONFIG_OF_BOARD_FIXUP
717static int fix_fdt(void)
718{
719 return board_fix_fdt((void *)gd->fdt_blob);
720}
721#endif
722
Simon Glass1938f4a2013-03-11 06:49:53 +0000723/* ARM calls relocate_code from its crt0.S */
Simon Glass530f27e2017-01-16 07:03:49 -0700724#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
725 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000726
727static int jump_to_copy(void)
728{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600729 if (gd->flags & GD_FLG_SKIP_RELOC)
730 return 0;
Simon Glass48a33802013-03-05 14:39:52 +0000731 /*
732 * x86 is special, but in a nice way. It uses a trampoline which
733 * enables the dcache if possible.
734 *
735 * For now, other archs use relocate_code(), which is implemented
736 * similarly for all archs. When we do generic relocation, hopefully
737 * we can make all archs enable the dcache prior to relocation.
738 */
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300739#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000740 /*
741 * SDRAM and console are now initialised. The final stack can now
742 * be setup in SDRAM. Code execution will continue in Flash, but
743 * with the stack in SDRAM and Global Data in temporary memory
744 * (CPU cache)
745 */
Simon Glassf0c7d9c2015-08-10 20:44:32 -0600746 arch_setup_gd(gd->new_gd);
Simon Glass48a33802013-03-05 14:39:52 +0000747 board_init_f_r_trampoline(gd->start_addr_sp);
748#else
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000749 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +0000750#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000751
752 return 0;
753}
754#endif
755
756/* Record the board_init_f() bootstage (after arch_cpu_init()) */
757static int mark_bootstage(void)
758{
759 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f");
760
761 return 0;
762}
763
Simon Glass9854a872015-11-08 23:47:48 -0700764static int initf_console_record(void)
765{
766#if defined(CONFIG_CONSOLE_RECORD) && defined(CONFIG_SYS_MALLOC_F_LEN)
767 return console_record_init();
768#else
769 return 0;
770#endif
771}
772
Simon Glassab7cd622014-07-23 06:55:04 -0600773static int initf_dm(void)
774{
775#if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN)
776 int ret;
777
778 ret = dm_init_and_scan(true);
779 if (ret)
780 return ret;
781#endif
Simon Glass1057e6c2016-02-24 09:14:50 -0700782#ifdef CONFIG_TIMER_EARLY
783 ret = dm_timer_init();
784 if (ret)
785 return ret;
786#endif
Simon Glassab7cd622014-07-23 06:55:04 -0600787
788 return 0;
789}
790
Simon Glass146251f2015-01-19 22:16:12 -0700791/* Architecture-specific memory reservation */
792__weak int reserve_arch(void)
793{
794 return 0;
795}
796
Simon Glassd4c671c2015-03-05 12:25:16 -0700797__weak int arch_cpu_init_dm(void)
798{
799 return 0;
800}
801
Simon Glass4acff452017-01-16 07:03:50 -0700802static const init_fnc_t init_sequence_f[] = {
Simon Glass1938f4a2013-03-11 06:49:53 +0000803 setup_mon_len,
Simon Glassb45122f2015-02-27 22:06:34 -0700804#ifdef CONFIG_OF_CONTROL
Simon Glass08793612015-02-27 22:06:35 -0700805 fdtdec_setup,
Simon Glassb45122f2015-02-27 22:06:34 -0700806#endif
Kevin Hilmand2107182014-12-09 15:03:58 -0800807#ifdef CONFIG_TRACE
Simon Glass71c52db2013-06-11 11:14:42 -0700808 trace_early_init,
Kevin Hilmand2107182014-12-09 15:03:58 -0800809#endif
Simon Glass768e0f52014-11-10 18:00:18 -0700810 initf_malloc,
Simon Glass9854a872015-11-08 23:47:48 -0700811 initf_console_record,
Simon Glass671549e2017-03-28 10:27:18 -0600812#if defined(CONFIG_HAVE_FSP)
813 arch_fsp_init,
Bin Menga52a0682015-08-20 06:40:18 -0700814#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000815 arch_cpu_init, /* basic arch cpu dependent setup */
Paul Burton8ebf5062016-09-21 11:18:46 +0100816 mach_cpu_init, /* SoC/machine dependent CPU setup */
Simon Glass3ea09532014-09-03 17:36:59 -0600817 initf_dm,
Simon Glassd4c671c2015-03-05 12:25:16 -0700818 arch_cpu_init_dm,
Thomas Chou67521952015-10-30 15:35:51 +0800819 mark_bootstage, /* need timer, go after init dm */
Simon Glass1938f4a2013-03-11 06:49:53 +0000820#if defined(CONFIG_BOARD_EARLY_INIT_F)
821 board_early_init_f,
822#endif
Simon Glass727e94a2017-03-28 10:27:26 -0600823#if defined(CONFIG_PPC) || defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K)
Simon Glassc252c062017-03-28 10:27:19 -0600824 /* get CPU and bus clocks according to the environment variable */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000825 get_clocks, /* get CPU and bus clocks (etc.) */
Simon Glass1793e782017-03-28 10:27:23 -0600826#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000827 timer_init, /* initialize timer */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000828#if defined(CONFIG_BOARD_POSTCLK_INIT)
829 board_postclk_init,
830#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000831 env_init, /* initialize environment */
832 init_baud_rate, /* initialze baudrate settings */
833 serial_init, /* serial communications setup */
834 console_init_f, /* stage 1 init of console */
835 display_options, /* say that we are here */
836 display_text_info, /* show debugging info if required */
Simon Glass76d1d022017-03-28 10:27:30 -0600837#if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_SH) || \
838 defined(CONFIG_X86)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000839 checkcpu,
840#endif
Simon Glasscc664002017-01-23 13:31:25 -0700841#if defined(CONFIG_DISPLAY_CPUINFO)
Simon Glass1938f4a2013-03-11 06:49:53 +0000842 print_cpuinfo, /* display cpu info (and speed) */
Simon Glasscc664002017-01-23 13:31:25 -0700843#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000844#if defined(CONFIG_DISPLAY_BOARDINFO)
Masahiro Yamada0365ffc2015-01-14 17:07:05 +0900845 show_board_info,
Simon Glass1938f4a2013-03-11 06:49:53 +0000846#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000847 INIT_FUNC_WATCHDOG_INIT
848#if defined(CONFIG_MISC_INIT_F)
849 misc_init_f,
850#endif
851 INIT_FUNC_WATCHDOG_RESET
Heiko Schocherea818db2013-01-29 08:53:15 +0100852#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000853 init_func_i2c,
854#endif
855#if defined(CONFIG_HARD_SPI)
856 init_func_spi,
857#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000858 announce_dram_init,
859 /* TODO: unify all these dram functions? */
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800860#if defined(CONFIG_ARM) || defined(CONFIG_X86) || defined(CONFIG_NDS32) || \
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200861 defined(CONFIG_MICROBLAZE) || defined(CONFIG_AVR32) || \
862 defined(CONFIG_SH)
Simon Glass1938f4a2013-03-11 06:49:53 +0000863 dram_init, /* configure available RAM banks */
864#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100865#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000866 init_func_ram,
867#endif
868#ifdef CONFIG_POST
869 post_init_f,
870#endif
871 INIT_FUNC_WATCHDOG_RESET
872#if defined(CONFIG_SYS_DRAM_TEST)
873 testdram,
874#endif /* CONFIG_SYS_DRAM_TEST */
875 INIT_FUNC_WATCHDOG_RESET
876
Simon Glass1938f4a2013-03-11 06:49:53 +0000877#ifdef CONFIG_POST
878 init_post,
879#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000880 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000881 /*
882 * Now that we have DRAM mapped and working, we can
883 * relocate the code and continue running from DRAM.
884 *
885 * Reserve memory at end of RAM for (top down in that order):
886 * - area that won't get touched by U-Boot and Linux (optional)
887 * - kernel log buffer
888 * - protected RAM
889 * - LCD framebuffer
890 * - monitor code
891 * - board info struct
892 */
893 setup_dest_addr,
Simon Glassb56db482017-03-31 08:40:28 -0600894#if defined(CONFIG_LOGBUFFER)
Simon Glass1938f4a2013-03-11 06:49:53 +0000895 reserve_logbuffer,
896#endif
897#ifdef CONFIG_PRAM
898 reserve_pram,
899#endif
900 reserve_round_4k,
Simon Glass80d4bcd2017-03-31 08:40:29 -0600901#ifdef CONFIG_ARM
Simon Glass1938f4a2013-03-11 06:49:53 +0000902 reserve_mmu,
903#endif
Simon Glass5a541942016-01-18 19:52:21 -0700904#ifdef CONFIG_DM_VIDEO
905 reserve_video,
906#else
907# ifdef CONFIG_LCD
Simon Glass1938f4a2013-03-11 06:49:53 +0000908 reserve_lcd,
Simon Glass5a541942016-01-18 19:52:21 -0700909# endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000910 /* TODO: Why the dependency on CONFIG_8xx? */
Simon Glass5a541942016-01-18 19:52:21 -0700911# if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800912 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
Tom Riniea3310e2017-03-14 11:08:10 -0400913 !defined(CONFIG_M68K)
Simon Glass5a541942016-01-18 19:52:21 -0700914 reserve_legacy_video,
915# endif
916#endif /* CONFIG_DM_VIDEO */
Simon Glass8703ef32016-01-18 19:52:20 -0700917 reserve_trace,
Simon Glass1938f4a2013-03-11 06:49:53 +0000918 reserve_uboot,
Simon Glass8cae8a62013-03-05 14:39:45 +0000919#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000920 reserve_malloc,
921 reserve_board,
Simon Glass8cae8a62013-03-05 14:39:45 +0000922#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000923 setup_machine,
924 reserve_global_data,
925 reserve_fdt,
Simon Glass146251f2015-01-19 22:16:12 -0700926 reserve_arch,
Simon Glass1938f4a2013-03-11 06:49:53 +0000927 reserve_stacks,
928 setup_dram_config,
929 show_dram_config,
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200930#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
931 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000932 setup_board_part1,
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100933#endif
934#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000935 INIT_FUNC_WATCHDOG_RESET
936 setup_board_part2,
937#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000938 display_new_sp,
Simon Glasse4fef6c2013-03-11 14:30:42 +0000939#ifdef CONFIG_SYS_EXTBDINFO
940 setup_board_extra,
941#endif
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100942#ifdef CONFIG_OF_BOARD_FIXUP
943 fix_fdt,
944#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000945 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000946 reloc_fdt,
947 setup_reloc,
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300948#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass313aef32015-01-01 16:18:09 -0700949 copy_uboot_to_ram,
Simon Glass313aef32015-01-01 16:18:09 -0700950 do_elf_reloc_fixups,
Simon Glass6bda55a2017-01-16 07:03:52 -0700951 clear_bss,
Simon Glass313aef32015-01-01 16:18:09 -0700952#endif
Chris Zankelde5e5ce2016-08-10 18:36:43 +0300953#if defined(CONFIG_XTENSA)
954 clear_bss,
955#endif
Simon Glass530f27e2017-01-16 07:03:49 -0700956#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
957 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000958 jump_to_copy,
959#endif
960 NULL,
961};
962
963void board_init_f(ulong boot_flags)
964{
York Sun2a1680e2014-05-02 17:28:04 -0700965#ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA
966 /*
Robert P. J. Dayfc0b5942016-09-07 14:27:59 -0400967 * For some architectures, global data is initialized and used before
York Sun2a1680e2014-05-02 17:28:04 -0700968 * calling this function. The data should be preserved. For others,
969 * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack
970 * here to host global data until relocation.
971 */
Simon Glass1938f4a2013-03-11 06:49:53 +0000972 gd_t data;
973
974 gd = &data;
975
David Fengcce6be72013-12-14 11:47:36 +0800976 /*
977 * Clear global data before it is accessed at debug print
978 * in initcall_run_list. Otherwise the debug print probably
Robert P. J. Dayfc0b5942016-09-07 14:27:59 -0400979 * get the wrong value of gd->have_console.
David Fengcce6be72013-12-14 11:47:36 +0800980 */
David Fengcce6be72013-12-14 11:47:36 +0800981 zero_global_data();
982#endif
983
Simon Glass1938f4a2013-03-11 06:49:53 +0000984 gd->flags = boot_flags;
Alexey Brodkin9aed5a22013-11-27 22:32:40 +0400985 gd->have_console = 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000986
987 if (initcall_run_list(init_sequence_f))
988 hang();
989
Ben Stoltz9b217492015-07-31 09:31:37 -0600990#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
Simon Glass530f27e2017-01-16 07:03:49 -0700991 !defined(CONFIG_EFI_APP) && !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000992 /* NOTREACHED - jump_to_copy() does not return */
993 hang();
994#endif
995}
996
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300997#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000998/*
999 * For now this code is only used on x86.
1000 *
1001 * init_sequence_f_r is the list of init functions which are run when
1002 * U-Boot is executing from Flash with a semi-limited 'C' environment.
1003 * The following limitations must be considered when implementing an
1004 * '_f_r' function:
1005 * - 'static' variables are read-only
1006 * - Global Data (gd->xxx) is read/write
1007 *
1008 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if
1009 * supported). It _should_, if possible, copy global data to RAM and
1010 * initialise the CPU caches (to speed up the relocation process)
1011 *
1012 * NOTE: At present only x86 uses this route, but it is intended that
1013 * all archs will move to this when generic relocation is implemented.
1014 */
Simon Glass4acff452017-01-16 07:03:50 -07001015static const init_fnc_t init_sequence_f_r[] = {
Simon Glass530f27e2017-01-16 07:03:49 -07001016#if !CONFIG_IS_ENABLED(X86_64)
Simon Glass48a33802013-03-05 14:39:52 +00001017 init_cache_f_r,
Simon Glass530f27e2017-01-16 07:03:49 -07001018#endif
Simon Glass48a33802013-03-05 14:39:52 +00001019
1020 NULL,
1021};
1022
1023void board_init_f_r(void)
1024{
1025 if (initcall_run_list(init_sequence_f_r))
1026 hang();
1027
1028 /*
Simon Glasse4d6ab02016-03-11 22:06:51 -07001029 * The pre-relocation drivers may be using memory that has now gone
1030 * away. Mark serial as unavailable - this will fall back to the debug
1031 * UART if available.
1032 */
1033 gd->flags &= ~GD_FLG_SERIAL_READY;
1034
1035 /*
Simon Glass48a33802013-03-05 14:39:52 +00001036 * U-Boot has been copied into SDRAM, the BSS has been cleared etc.
1037 * Transfer execution from Flash to RAM by calculating the address
1038 * of the in-RAM copy of board_init_r() and calling it
1039 */
Alexey Brodkin7bf9f202015-02-25 17:59:02 +03001040 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +00001041
1042 /* NOTREACHED - board_init_r() does not return */
1043 hang();
1044}
Alexey Brodkin5bcd19a2015-03-24 11:12:47 +03001045#endif /* CONFIG_X86 */