blob: 407fddf94c3ff39372f215a6e967d27574029822 [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk71f95112003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000012
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <linux/list.h>
Peng Fan3697e592016-09-01 11:13:38 +080014#include <linux/sizes.h>
Lad, Prabhakar0d986e62012-06-24 21:35:20 +000015#include <linux/compiler.h>
Mateusz Zalega07a2d422014-04-30 13:04:15 +020016#include <part.h>
Andy Fleming272cc702008-10-30 16:41:01 -050017
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020018/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19#define SD_VERSION_SD (1U << 31)
20#define MMC_VERSION_MMC (1U << 30)
21
22#define MAKE_SDMMC_VERSION(a, b, c) \
23 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24#define MAKE_SD_VERSION(a, b, c) \
25 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26#define MAKE_MMC_VERSION(a, b, c) \
27 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28
29#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
30 (((u32)(x) >> 16) & 0xff)
31#define EXTRACT_SDMMC_MINOR_VERSION(x) \
32 (((u32)(x) >> 8) & 0xff)
33#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
34 ((u32)(x) & 0xff)
35
36#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
37#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
38#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
39#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
40
41#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
42#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
43#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
44#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
45#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
46#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
47#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
48#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
49#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
50#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
51#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
52#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1a3619c2016-06-16 17:54:06 +000053#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Fleming272cc702008-10-30 16:41:01 -050054
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020055#define MMC_CAP(mode) (1 << mode)
56#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
57#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
58#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +020059#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020060
61#define MMC_MODE_8BIT BIT(30)
62#define MMC_MODE_4BIT BIT(29)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +020063#define MMC_MODE_1BIT BIT(28)
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020064#define MMC_MODE_SPI BIT(27)
65
Ɓukasz Majewski62722032012-03-12 22:07:18 +000066
Andy Fleming272cc702008-10-30 16:41:01 -050067#define SD_DATA_4BIT 0x00040000
68
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020069#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov3f2da752015-03-19 07:44:02 -050070#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Fleming272cc702008-10-30 16:41:01 -050071
72#define MMC_DATA_READ 1
73#define MMC_DATA_WRITE 2
74
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020075#define MMC_CMD_GO_IDLE_STATE 0
76#define MMC_CMD_SEND_OP_COND 1
77#define MMC_CMD_ALL_SEND_CID 2
78#define MMC_CMD_SET_RELATIVE_ADDR 3
79#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050080#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020081#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050082#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020083#define MMC_CMD_SEND_CSD 9
84#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -050085#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020086#define MMC_CMD_SEND_STATUS 13
87#define MMC_CMD_SET_BLOCKLEN 16
88#define MMC_CMD_READ_SINGLE_BLOCK 17
89#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +020090#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
Pierre Aubert91fdabc2014-04-24 10:30:06 +020091#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Fleming272cc702008-10-30 16:41:01 -050092#define MMC_CMD_WRITE_SINGLE_BLOCK 24
93#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +000094#define MMC_CMD_ERASE_GROUP_START 35
95#define MMC_CMD_ERASE_GROUP_END 36
96#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020097#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +000098#define MMC_CMD_SPI_READ_OCR 58
99#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar3690d6d2013-04-27 11:42:58 +0530100#define MMC_CMD_RES_MAN 62
101
102#define MMC_CMD62_ARG1 0xefac62ec
103#define MMC_CMD62_ARG2 0xcbaea7
104
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200105
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200106#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -0500107#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200108#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorf022d362015-02-17 10:42:43 -0200109#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200110
111#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fan3697e592016-09-01 11:13:38 +0800112#define SD_CMD_APP_SD_STATUS 13
Lei Wene6f99a52011-06-22 17:03:31 +0000113#define SD_CMD_ERASE_WR_BLK_START 32
114#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200115#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -0500116#define SD_CMD_APP_SEND_SCR 51
117
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200118static inline bool mmc_is_tuning_cmd(uint cmdidx)
119{
120 if (cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
121 return true;
122 return false;
123}
124
Andy Fleming272cc702008-10-30 16:41:01 -0500125/* SCR definitions in different words */
126#define SD_HIGHSPEED_BUSY 0x00020000
127#define SD_HIGHSPEED_SUPPORTED 0x00020000
128
Thomas Chouabe2c932011-04-19 03:48:31 +0000129#define OCR_BUSY 0x80000000
130#define OCR_HCS 0x40000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000131#define OCR_VOLTAGE_MASK 0x007FFF80
132#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500133
Eric Nelson1aa2d072015-12-07 07:50:01 -0700134#define MMC_ERASE_ARG 0x00000000
135#define MMC_SECURE_ERASE_ARG 0x80000000
136#define MMC_TRIM_ARG 0x00000001
137#define MMC_DISCARD_ARG 0x00000003
138#define MMC_SECURE_TRIM1_ARG 0x80000001
139#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wene6f99a52011-06-22 17:03:31 +0000140
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000141#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasov6b2221b2014-04-03 04:34:32 -0500142#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chouabe2c932011-04-19 03:48:31 +0000143#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
144#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000145#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000146
Jan Kloetzked617c422012-02-05 22:29:12 +0000147#define MMC_STATE_PRG (7 << 9)
148
Andy Fleming272cc702008-10-30 16:41:01 -0500149#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
150#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
151#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
152#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
153#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
154#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
155#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
156#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
157#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
158#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
159#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
160#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
161#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
162#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
163#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
164#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
165#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
166
167#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
168#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
169 addressed by index which are
170 1 in value field */
171#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
172 addressed by index, which are
173 1 in value field */
174#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
175
176#define SD_SWITCH_CHECK 0
177#define SD_SWITCH_SWITCH 1
178
179/*
180 * EXT_CSD fields
181 */
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100182#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
183#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600184#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebeld7b29122014-11-18 15:11:42 +0100185#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metz1937e5a2013-10-01 20:32:07 +0200186#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100187#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen0560db12011-10-03 20:35:10 +0000188#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini33ace362014-02-07 14:15:20 -0500189#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melincd3d4882016-11-25 11:01:03 +0200190#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100191#define EXT_CSD_WR_REL_PARAM 166 /* R */
192#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600193#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000194#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar3690d6d2013-04-27 11:42:58 +0530195#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen0560db12011-10-03 20:35:10 +0000196#define EXT_CSD_PART_CONF 179 /* R/W */
197#define EXT_CSD_BUS_WIDTH 183 /* R/W */
198#define EXT_CSD_HS_TIMING 185 /* R/W */
199#define EXT_CSD_REV 192 /* RO */
200#define EXT_CSD_CARD_TYPE 196 /* RO */
201#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrenf866a462013-06-11 15:14:01 -0600202#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000203#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren8948ea82012-07-30 10:55:43 +0000204#define EXT_CSD_BOOT_MULT 226 /* RO */
Tomas Melincd3d4882016-11-25 11:01:03 +0200205#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Fleming272cc702008-10-30 16:41:01 -0500206
207/*
208 * EXT_CSD field definitions
209 */
210
Thomas Chouabe2c932011-04-19 03:48:31 +0000211#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
212#define EXT_CSD_CMD_SET_SECURE (1 << 1)
213#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500214
Thomas Chouabe2c932011-04-19 03:48:31 +0000215#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
216#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900217#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
218#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
219#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
220 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Fleming272cc702008-10-30 16:41:01 -0500221
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200222#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
223 /* SDR mode @1.8V I/O */
224#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
225 /* SDR mode @1.2V I/O */
226#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
227 EXT_CSD_CARD_TYPE_HS200_1_2V)
228
Andy Fleming272cc702008-10-30 16:41:01 -0500229#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
230#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
231#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900232#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
233#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200234#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200235
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200236#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
237#define EXT_CSD_TIMING_HS 1 /* HS */
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200238#define EXT_CSD_TIMING_HS200 2 /* HS200 */
239
Amar3690d6d2013-04-27 11:42:58 +0530240#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
241#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
242#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
243#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
244
245#define EXT_CSD_BOOT_ACK(x) (x << 6)
246#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
247#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
248
Angelo Dureghellobdb60992017-08-01 14:27:10 +0200249#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
250#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
251#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
252
Tom Rini5a99b9d2014-02-05 10:24:22 -0500253#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
254#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
255#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar3690d6d2013-04-27 11:42:58 +0530256
Markus Niebeld7b29122014-11-18 15:11:42 +0100257#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
258
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100259#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
260#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
261
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100262#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
263
264#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
265#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
266
Andy Fleming1de97f92008-10-30 16:31:39 -0500267#define R1_ILLEGAL_COMMAND (1 << 22)
268#define R1_APP_CMD (1 << 5)
269
Andy Fleming272cc702008-10-30 16:41:01 -0500270#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000271#define MMC_RSP_136 (1 << 1) /* 136 bit response */
272#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
273#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
274#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500275
Thomas Chouabe2c932011-04-19 03:48:31 +0000276#define MMC_RSP_NONE (0)
277#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500278#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
279 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000280#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
281#define MMC_RSP_R3 (MMC_RSP_PRESENT)
282#define MMC_RSP_R4 (MMC_RSP_PRESENT)
283#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
284#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
285#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500286
Lei Wenbc897b12011-05-02 16:26:26 +0000287#define MMCPART_NOAVAILABLE (0xff)
288#define PART_ACCESS_MASK (0x7)
289#define PART_SUPPORT (0x1)
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100290#define ENHNCD_SUPPORT (0x2)
Oliver Metz1937e5a2013-10-01 20:32:07 +0200291#define PART_ENH_ATTRIB (0x1f)
wdenk71f95112003-06-15 22:40:42 +0000292
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +0200293enum mmc_voltage {
294 MMC_SIGNAL_VOLTAGE_000 = 0,
295 MMC_SIGNAL_VOLTAGE_120,
296 MMC_SIGNAL_VOLTAGE_180,
297 MMC_SIGNAL_VOLTAGE_330
298};
299
Simon Glass8bfa1952013-04-03 08:54:30 +0000300/* Maximum block size for MMC */
301#define MMC_MAX_BLOCK_LEN 512
302
Amar3690d6d2013-04-27 11:42:58 +0530303/* The number of MMC physical partitions. These consist of:
304 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
305 */
306#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200307#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar3690d6d2013-04-27 11:42:58 +0530308
Simon Glasse7ecf7c2015-06-23 15:38:48 -0600309/* Driver model support */
310
311/**
312 * struct mmc_uclass_priv - Holds information about a device used by the uclass
313 */
314struct mmc_uclass_priv {
315 struct mmc *mmc;
316};
317
318/**
319 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
320 *
321 * Provided that the device is already probed and ready for use, this value
322 * will be available.
323 *
324 * @dev: Device
325 * @return associated mmc struct pointer if available, else NULL
326 */
327struct mmc *mmc_get_mmc_dev(struct udevice *dev);
328
329/* End of driver model support */
330
Andy Fleming1de97f92008-10-30 16:31:39 -0500331struct mmc_cid {
332 unsigned long psn;
333 unsigned short oid;
334 unsigned char mid;
335 unsigned char prv;
336 unsigned char mdt;
337 char pnm[7];
338};
339
Andy Fleming272cc702008-10-30 16:41:01 -0500340struct mmc_cmd {
341 ushort cmdidx;
342 uint resp_type;
343 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530344 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500345};
346
347struct mmc_data {
348 union {
349 char *dest;
350 const char *src; /* src buffers don't get written to */
351 };
352 uint flags;
353 uint blocks;
354 uint blocksize;
355};
356
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200357/* forward decl. */
358struct mmc;
359
Simon Glasse7881d82017-07-29 11:35:31 -0600360#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -0600361struct dm_mmc_ops {
362 /**
363 * send_cmd() - Send a command to the MMC device
364 *
365 * @dev: Device to receive the command
366 * @cmd: Command to send
367 * @data: Additional data to send/receive
368 * @return 0 if OK, -ve on error
369 */
370 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
371 struct mmc_data *data);
372
373 /**
374 * set_ios() - Set the I/O speed/width for an MMC device
375 *
376 * @dev: Device to update
377 * @return 0 if OK, -ve on error
378 */
379 int (*set_ios)(struct udevice *dev);
380
381 /**
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +0200382 * send_init_stream() - send the initialization stream: 74 clock cycles
383 * This is used after power up before sending the first command
384 *
385 * @dev: Device to update
386 */
387 void (*send_init_stream)(struct udevice *dev);
388
389 /**
Simon Glass8ca51e52016-06-12 23:30:22 -0600390 * get_cd() - See whether a card is present
391 *
392 * @dev: Device to check
393 * @return 0 if not present, 1 if present, -ve on error
394 */
395 int (*get_cd)(struct udevice *dev);
396
397 /**
398 * get_wp() - See whether a card has write-protect enabled
399 *
400 * @dev: Device to check
401 * @return 0 if write-enabled, 1 if write-protected, -ve on error
402 */
403 int (*get_wp)(struct udevice *dev);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200404
405 /**
406 * execute_tuning() - Start the tuning process
407 *
408 * @dev: Device to start the tuning
409 * @opcode: Command opcode to send
410 * @return 0 if OK, -ve on error
411 */
412 int (*execute_tuning)(struct udevice *dev, uint opcode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600413};
414
415#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
416
417int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
418 struct mmc_data *data);
419int dm_mmc_set_ios(struct udevice *dev);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +0200420void dm_mmc_send_init_stream(struct udevice *dev);
Simon Glass8ca51e52016-06-12 23:30:22 -0600421int dm_mmc_get_cd(struct udevice *dev);
422int dm_mmc_get_wp(struct udevice *dev);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200423int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600424
425/* Transition functions for compatibility */
426int mmc_set_ios(struct mmc *mmc);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +0200427void mmc_send_init_stream(struct mmc *mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -0600428int mmc_getcd(struct mmc *mmc);
429int mmc_getwp(struct mmc *mmc);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200430int mmc_execute_tuning(struct mmc *mmc, uint opcode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600431
432#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200433struct mmc_ops {
434 int (*send_cmd)(struct mmc *mmc,
435 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900436 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200437 int (*init)(struct mmc *mmc);
438 int (*getcd)(struct mmc *mmc);
439 int (*getwp)(struct mmc *mmc);
440};
Simon Glass8ca51e52016-06-12 23:30:22 -0600441#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200442
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200443struct mmc_config {
444 const char *name;
Simon Glasse7881d82017-07-29 11:35:31 -0600445#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200446 const struct mmc_ops *ops;
Simon Glass8ca51e52016-06-12 23:30:22 -0600447#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200448 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500449 uint voltages;
Andy Fleming272cc702008-10-30 16:41:01 -0500450 uint f_min;
451 uint f_max;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200452 uint b_max;
453 unsigned char part_type;
454};
455
Peng Fan3697e592016-09-01 11:13:38 +0800456struct sd_ssr {
457 unsigned int au; /* In sectors */
458 unsigned int erase_timeout; /* In milliseconds */
459 unsigned int erase_offset; /* In milliseconds */
460};
461
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200462enum bus_mode {
463 MMC_LEGACY,
464 SD_LEGACY,
465 MMC_HS,
466 SD_HS,
467 UHS_SDR12,
468 UHS_SDR25,
469 UHS_SDR50,
470 UHS_SDR104,
471 UHS_DDR50,
472 MMC_HS_52,
473 MMC_DDR_52,
474 MMC_HS_200,
475 MMC_MODES_END
476};
477
478const char *mmc_mode_name(enum bus_mode mode);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +0200479void mmc_dump_capabilities(const char *text, uint caps);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200480
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200481static inline bool mmc_is_mode_ddr(enum bus_mode mode)
482{
483 if ((mode == MMC_DDR_52) || (mode == UHS_DDR50))
484 return true;
485 else
486 return false;
487}
488
Simon Glass8ca51e52016-06-12 23:30:22 -0600489/*
490 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
491 * with mmc_get_mmc_dev().
492 *
493 * TODO struct mmc should be in mmc_private but it's hard to fix right now
494 */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200495struct mmc {
Simon Glassc4d660d2017-07-04 13:31:19 -0600496#if !CONFIG_IS_ENABLED(BLK)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200497 struct list_head link;
Simon Glass33fb2112016-05-01 13:52:41 -0600498#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200499 const struct mmc_config *cfg; /* provided configuration */
500 uint version;
501 void *priv;
502 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500503 int high_capacity;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +0200504 bool clk_disable; /* true if the clock can be turned off */
Andy Fleming272cc702008-10-30 16:41:01 -0500505 uint bus_width;
506 uint clock;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +0200507 enum mmc_voltage signal_voltage;
Andy Fleming272cc702008-10-30 16:41:01 -0500508 uint card_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500509 uint ocr;
Markus Niebelab711882013-12-16 13:40:46 +0100510 uint dsr;
511 uint dsr_imp;
Andy Fleming272cc702008-10-30 16:41:01 -0500512 uint scr[2];
513 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530514 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500515 ushort rca;
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100516 u8 part_support;
517 u8 part_attr;
Diego Santa Cruz9e41a002014-12-23 10:50:33 +0100518 u8 wr_rel_set;
Tom Rini7ca0d3d2017-05-10 15:20:16 -0400519 u8 part_config;
Andy Fleming272cc702008-10-30 16:41:01 -0500520 uint tran_speed;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200521 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Fleming272cc702008-10-30 16:41:01 -0500522 uint read_bl_len;
523 uint write_bl_len;
Diego Santa Cruza4ff9f82014-12-23 10:50:24 +0100524 uint erase_grp_size; /* in 512-byte sectors */
Diego Santa Cruz037dc0a2014-12-23 10:50:25 +0100525 uint hc_wp_grp_size; /* in 512-byte sectors */
Peng Fan3697e592016-09-01 11:13:38 +0800526 struct sd_ssr ssr; /* SD status register */
Andy Fleming272cc702008-10-30 16:41:01 -0500527 u64 capacity;
Stephen Warrenf866a462013-06-11 15:14:01 -0600528 u64 capacity_user;
529 u64 capacity_boot;
530 u64 capacity_rpmb;
531 u64 capacity_gp[4];
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100532 u64 enh_user_start;
533 u64 enh_user_size;
Simon Glassc4d660d2017-07-04 13:31:19 -0600534#if !CONFIG_IS_ENABLED(BLK)
Simon Glass4101f682016-02-29 15:25:34 -0700535 struct blk_desc block_dev;
Simon Glass33fb2112016-05-01 13:52:41 -0600536#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +0000537 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
538 char init_in_progress; /* 1 if we have done mmc_start_init() */
539 char preinit; /* start init as early as possible */
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600540 int ddr_mode;
Simon Glassc4d660d2017-07-04 13:31:19 -0600541#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glasscffe5d82016-05-01 13:52:34 -0600542 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +0200543#if CONFIG_IS_ENABLED(DM_REGULATOR)
544 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
545 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
546#endif
Simon Glasscffe5d82016-05-01 13:52:34 -0600547#endif
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +0200548 u8 *ext_csd;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200549 enum bus_mode selected_mode;
Andy Fleming272cc702008-10-30 16:41:01 -0500550};
551
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100552struct mmc_hwpart_conf {
553 struct {
554 uint enh_start; /* in 512-byte sectors */
555 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100556 unsigned wr_rel_change : 1;
557 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100558 } user;
559 struct {
560 uint size; /* in 512-byte sectors */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100561 unsigned enhanced : 1;
562 unsigned wr_rel_change : 1;
563 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100564 } gp_part[4];
565};
566
567enum mmc_hwpart_conf_mode {
568 MMC_HWPART_CONF_CHECK,
569 MMC_HWPART_CONF_SET,
570 MMC_HWPART_CONF_COMPLETE,
571};
572
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200573struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassad27dd52016-05-01 13:52:40 -0600574
575/**
576 * mmc_bind() - Set up a new MMC device ready for probing
577 *
578 * A child block device is bound with the IF_TYPE_MMC interface type. This
579 * allows the device to be used with CONFIG_BLK
580 *
581 * @dev: MMC device to set up
582 * @mmc: MMC struct
583 * @cfg: MMC configuration
584 * @return 0 if OK, -ve on error
585 */
586int mmc_bind(struct udevice *dev, struct mmc *mmc,
587 const struct mmc_config *cfg);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200588void mmc_destroy(struct mmc *mmc);
Simon Glassad27dd52016-05-01 13:52:40 -0600589
590/**
591 * mmc_unbind() - Unbind a MMC device's child block device
592 *
593 * @dev: MMC device
594 * @return 0 if OK, -ve on error
595 */
596int mmc_unbind(struct udevice *dev);
Andy Fleming272cc702008-10-30 16:41:01 -0500597int mmc_initialize(bd_t *bis);
598int mmc_init(struct mmc *mmc);
599int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +0200600
601/**
602 * mmc_set_clock() - change the bus clock
603 * @mmc: MMC struct
604 * @clock: bus frequency in Hz
605 * @disable: flag indicating if the clock must on or off
606 * @return 0 if OK, -ve on error
607 */
608int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
609
Andy Fleming272cc702008-10-30 16:41:01 -0500610struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700611int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500612void print_mmc_devices(char separator);
Kever Yang46683f32016-07-22 17:22:50 +0800613
614/**
615 * get_mmc_num() - get the total MMC device number
616 *
617 * @return 0 if there is no MMC device, else the number of devices
618 */
Lei Wenea6ebe22011-05-02 16:26:25 +0000619int get_mmc_num(void);
Marek Vasutb5b838f2016-12-01 02:06:33 +0100620int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100621int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
622 enum mmc_hwpart_conf_mode mode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600623
Simon Glasse7881d82017-07-29 11:35:31 -0600624#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +0000625int mmc_getcd(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200626int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000627int mmc_getwp(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200628int board_mmc_getwp(struct mmc *mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -0600629#endif
630
Markus Niebelab711882013-12-16 13:40:46 +0100631int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar3690d6d2013-04-27 11:42:58 +0530632/* Function to change the size of boot partition and rpmb partitions */
633int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
634 unsigned long rpmbsize);
Tom Rini792970b2014-02-05 10:24:21 -0500635/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
636int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini5a99b9d2014-02-05 10:24:22 -0500637/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
638int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini33ace362014-02-07 14:15:20 -0500639/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
640int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200641/* Functions to read / write the RPMB partition */
642int mmc_rpmb_set_key(struct mmc *mmc, void *key);
643int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
644int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
645 unsigned short cnt, unsigned char *key);
646int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
647 unsigned short cnt, unsigned char *key);
Tomas Melincd3d4882016-11-25 11:01:03 +0200648#ifdef CONFIG_CMD_BKOPS_ENABLE
649int mmc_set_bkops_enable(struct mmc *mmc);
650#endif
651
Che-Liang Chioue9550442012-11-28 15:21:13 +0000652/**
653 * Start device initialization and return immediately; it does not block on
654 * polling OCR (operation condition register) status. Then you should call
655 * mmc_init, which would block on polling OCR status and complete the device
656 * initializatin.
657 *
658 * @param mmc Pointer to a MMC device struct
659 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
660 */
661int mmc_start_init(struct mmc *mmc);
662
663/**
664 * Set preinit flag of mmc device.
665 *
666 * This will cause the device to be pre-inited during mmc_initialize(),
667 * which may save boot time if the device is not accessed until later.
668 * Some eMMC devices take 200-300ms to init, but unfortunately they
669 * must be sent a series of commands to even get them to start preparing
670 * for operation.
671 *
672 * @param mmc Pointer to a MMC device struct
673 * @param preinit preinit flag value
674 */
675void mmc_set_preinit(struct mmc *mmc, int preinit);
676
Paul Burton8687d5c2013-09-04 16:12:26 +0100677#ifdef CONFIG_MMC_SPI
Tom Rini0b2da7e2014-03-28 16:55:29 -0400678#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burton8687d5c2013-09-04 16:12:26 +0100679#else
680#define mmc_host_is_spi(mmc) 0
681#endif
Thomas Choud52ebf12010-12-24 13:12:21 +0000682struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200683
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +0100684void board_mmc_power_init(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200685int board_mmc_init(bd_t *bis);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200686int cpu_mmc_init(bd_t *bis);
Jeroen Hofsteeaeb80552014-10-08 22:58:05 +0200687int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Clemens Gruberaa844fe2016-01-26 16:20:38 +0100688int mmc_get_env_dev(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200689
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200690/* Set block count limit because of 16 bit register limit on some hardware*/
691#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
692#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
693#endif
694
Simon Glasscb5ec332016-05-01 13:52:27 -0600695/**
696 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
697 *
698 * @mmc: MMC device
699 * @return block device if found, else NULL
700 */
701struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
702
wdenk71f95112003-06-15 22:40:42 +0000703#endif /* _MMC_H_ */