Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2013 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * Author: Fabio Estevam <fabio.estevam@freescale.com> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 6 | */ |
| 7 | |
Simon Glass | 5255932 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 8 | #include <init.h> |
Simon Glass | 90526e9 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 9 | #include <net.h> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 10 | #include <asm/arch/clock.h> |
| 11 | #include <asm/arch/imx-regs.h> |
| 12 | #include <asm/arch/iomux.h> |
Simon Glass | 9fb625c | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 13 | #include <env.h> |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 14 | #include <malloc.h> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 15 | #include <asm/arch/mx6-pins.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 16 | #include <asm/global_data.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 17 | #include <linux/delay.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 18 | #include <linux/errno.h> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 19 | #include <asm/gpio.h> |
Stefano Babic | 552a848 | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 20 | #include <asm/mach-imx/iomux-v3.h> |
| 21 | #include <asm/mach-imx/sata.h> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 22 | #include <asm/arch/crm_regs.h> |
| 23 | #include <asm/io.h> |
| 24 | #include <asm/arch/sys_proto.h> |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 25 | #include <micrel.h> |
| 26 | #include <miiphy.h> |
| 27 | #include <netdev.h> |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 28 | |
| 29 | DECLARE_GLOBAL_DATA_PTR; |
| 30 | |
| 31 | #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 32 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ |
| 33 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
| 34 | |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 35 | #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 36 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) |
| 37 | |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 38 | #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ |
| 39 | PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ |
| 40 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
| 41 | |
| 42 | #define WDT_EN IMX_GPIO_NR(5, 4) |
| 43 | #define WDT_TRG IMX_GPIO_NR(3, 19) |
| 44 | |
| 45 | int dram_init(void) |
| 46 | { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 47 | gd->ram_size = imx_ddr_size(); |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 48 | |
| 49 | return 0; |
| 50 | } |
| 51 | |
| 52 | static iomux_v3_cfg_t const uart2_pads[] = { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 53 | IOMUX_PADS(PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
| 54 | IOMUX_PADS(PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 55 | }; |
| 56 | |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 57 | static iomux_v3_cfg_t const wdog_pads[] = { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 58 | IOMUX_PADS(PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
| 59 | IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19), |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 60 | }; |
| 61 | |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 62 | int mx6_rgmii_rework(struct phy_device *phydev) |
| 63 | { |
| 64 | /* |
| 65 | * Bug: Apparently uDoo does not works with Gigabit switches... |
| 66 | * Limiting speed to 10/100Mbps, and setting master mode, seems to |
| 67 | * be the only way to have a successfull PHY auto negotiation. |
| 68 | * How to fix: Understand why Linux kernel do not have this issue. |
| 69 | */ |
| 70 | phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0x1c00); |
| 71 | |
| 72 | /* control data pad skew - devaddr = 0x02, register = 0x04 */ |
| 73 | ksz9031_phy_extended_write(phydev, 0x02, |
| 74 | MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW, |
| 75 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 76 | /* rx data pad skew - devaddr = 0x02, register = 0x05 */ |
| 77 | ksz9031_phy_extended_write(phydev, 0x02, |
| 78 | MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW, |
| 79 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 80 | /* tx data pad skew - devaddr = 0x02, register = 0x05 */ |
| 81 | ksz9031_phy_extended_write(phydev, 0x02, |
| 82 | MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW, |
| 83 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 84 | /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */ |
| 85 | ksz9031_phy_extended_write(phydev, 0x02, |
| 86 | MII_KSZ9031_EXT_RGMII_CLOCK_SKEW, |
| 87 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF); |
| 88 | return 0; |
| 89 | } |
| 90 | |
| 91 | static iomux_v3_cfg_t const enet_pads1[] = { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 92 | IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 93 | IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 94 | IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 95 | IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 96 | IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 97 | IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 98 | IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 99 | IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 100 | IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 101 | IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 102 | /* RGMII reset */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 103 | IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 104 | /* Ethernet power supply */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 105 | IOMUX_PADS(PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 106 | /* pin 32 - 1 - (MODE0) all */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 107 | IOMUX_PADS(PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 108 | /* pin 31 - 1 - (MODE1) all */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 109 | IOMUX_PADS(PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 110 | /* pin 28 - 1 - (MODE2) all */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 111 | IOMUX_PADS(PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 112 | /* pin 27 - 1 - (MODE3) all */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 113 | IOMUX_PADS(PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 114 | /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */ |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 115 | IOMUX_PADS(PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 116 | }; |
| 117 | |
| 118 | static iomux_v3_cfg_t const enet_pads2[] = { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 119 | IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 120 | IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 121 | IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 122 | IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 123 | IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | static void setup_iomux_enet(void) |
| 127 | { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 128 | SETUP_IOMUX_PADS(enet_pads1); |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 129 | udelay(20); |
| 130 | gpio_direction_output(IMX_GPIO_NR(2, 31), 1); /* Power supply on */ |
| 131 | |
| 132 | gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* assert PHY rst */ |
| 133 | |
| 134 | gpio_direction_output(IMX_GPIO_NR(6, 24), 1); |
| 135 | gpio_direction_output(IMX_GPIO_NR(6, 25), 1); |
| 136 | gpio_direction_output(IMX_GPIO_NR(6, 27), 1); |
| 137 | gpio_direction_output(IMX_GPIO_NR(6, 28), 1); |
| 138 | gpio_direction_output(IMX_GPIO_NR(6, 29), 1); |
| 139 | udelay(1000); |
| 140 | |
| 141 | gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* deassert PHY rst */ |
| 142 | |
| 143 | /* Need 100ms delay to exit from reset. */ |
| 144 | udelay(1000 * 100); |
| 145 | |
| 146 | gpio_free(IMX_GPIO_NR(6, 24)); |
| 147 | gpio_free(IMX_GPIO_NR(6, 25)); |
| 148 | gpio_free(IMX_GPIO_NR(6, 27)); |
| 149 | gpio_free(IMX_GPIO_NR(6, 28)); |
| 150 | gpio_free(IMX_GPIO_NR(6, 29)); |
| 151 | |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 152 | SETUP_IOMUX_PADS(enet_pads2); |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 153 | } |
| 154 | |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 155 | static void setup_iomux_uart(void) |
| 156 | { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 157 | SETUP_IOMUX_PADS(uart2_pads); |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | static void setup_iomux_wdog(void) |
| 161 | { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 162 | SETUP_IOMUX_PADS(wdog_pads); |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 163 | gpio_direction_output(WDT_TRG, 0); |
| 164 | gpio_direction_output(WDT_EN, 1); |
Giuseppe Pagano | db6801d | 2013-11-15 17:42:54 +0100 | [diff] [blame] | 165 | gpio_direction_input(WDT_TRG); |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 166 | } |
| 167 | |
Masahiro Yamada | b75d8dc | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 168 | int board_eth_init(struct bd_info *bis) |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 169 | { |
| 170 | uint32_t base = IMX_FEC_BASE; |
| 171 | struct mii_dev *bus = NULL; |
| 172 | struct phy_device *phydev = NULL; |
| 173 | int ret; |
| 174 | |
| 175 | setup_iomux_enet(); |
| 176 | |
| 177 | #ifdef CONFIG_FEC_MXC |
| 178 | bus = fec_get_miibus(base, -1); |
| 179 | if (!bus) |
Fabio Estevam | 84c311f | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 180 | return -EINVAL; |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 181 | /* scan phy 4,5,6,7 */ |
| 182 | phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII); |
| 183 | |
| 184 | if (!phydev) { |
Fabio Estevam | 84c311f | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 185 | ret = -EINVAL; |
| 186 | goto free_bus; |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 187 | } |
| 188 | printf("using phy at %d\n", phydev->addr); |
| 189 | ret = fec_probe(bis, -1, base, bus, phydev); |
Fabio Estevam | 84c311f | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 190 | if (ret) |
| 191 | goto free_phydev; |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 192 | #endif |
| 193 | return 0; |
Fabio Estevam | 84c311f | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 194 | |
| 195 | free_phydev: |
| 196 | free(phydev); |
| 197 | free_bus: |
| 198 | free(bus); |
| 199 | return ret; |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 200 | } |
| 201 | |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 202 | int board_early_init_f(void) |
| 203 | { |
| 204 | setup_iomux_wdog(); |
| 205 | setup_iomux_uart(); |
| 206 | |
| 207 | return 0; |
| 208 | } |
| 209 | |
Giuseppe Pagano | 078813d | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 210 | int board_phy_config(struct phy_device *phydev) |
| 211 | { |
| 212 | mx6_rgmii_rework(phydev); |
| 213 | if (phydev->drv->config) |
| 214 | phydev->drv->config(phydev); |
| 215 | |
| 216 | return 0; |
| 217 | } |
| 218 | |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 219 | int board_init(void) |
| 220 | { |
| 221 | /* address of boot parameters */ |
| 222 | gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; |
| 223 | |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 224 | return 0; |
| 225 | } |
| 226 | |
| 227 | int board_late_init(void) |
| 228 | { |
| 229 | #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG |
| 230 | if (is_cpu_type(MXC_CPU_MX6Q)) |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 231 | env_set("board_rev", "MX6Q"); |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 232 | else |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 233 | env_set("board_rev", "MX6DL"); |
Giuseppe Pagano | 98d0122 | 2013-11-28 12:32:49 +0100 | [diff] [blame] | 234 | #endif |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 235 | return 0; |
| 236 | } |
| 237 | |
| 238 | int checkboard(void) |
| 239 | { |
vpeter4 | 78506c2 | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 240 | if (is_cpu_type(MXC_CPU_MX6Q)) |
| 241 | puts("Board: Udoo Quad\n"); |
| 242 | else |
| 243 | puts("Board: Udoo DualLite\n"); |
Fabio Estevam | 0c5e266 | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 244 | |
| 245 | return 0; |
| 246 | } |