blob: 742495eb5526206d9f32bf7b19faf37c1d82b451 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
Magnus Damm2bc58a62011-06-13 06:46:44 +010016#ifndef __ASM_ASSEMBLER_H__
17#define __ASM_ASSEMBLER_H__
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#ifndef __ASSEMBLY__
20#error "Only include this from assembly code"
21#endif
22
23#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010024#include <asm/domain.h>
Dave Martin80c59da2012-02-09 08:47:17 -080025#include <asm/opcodes-virt.h>
Catalin Marinas0b1f68e2014-04-02 10:57:49 +010026#include <asm/asm-offsets.h>
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +010027#include <asm/page.h>
28#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Rob Herring6f6f6a72012-03-10 10:30:31 -060030#define IOMEM(x) (x)
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * Endian independent macros for shifting bytes within registers.
34 */
35#ifndef __ARMEB__
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010036#define lspull lsr
37#define lspush lsl
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define get_byte_0 lsl #0
39#define get_byte_1 lsr #8
40#define get_byte_2 lsr #16
41#define get_byte_3 lsr #24
42#define put_byte_0 lsl #0
43#define put_byte_1 lsl #8
44#define put_byte_2 lsl #16
45#define put_byte_3 lsl #24
46#else
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010047#define lspull lsl
48#define lspush lsr
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define get_byte_0 lsr #24
50#define get_byte_1 lsr #16
51#define get_byte_2 lsr #8
52#define get_byte_3 lsl #0
53#define put_byte_0 lsl #24
54#define put_byte_1 lsl #16
55#define put_byte_2 lsl #8
56#define put_byte_3 lsl #0
57#endif
58
Ben Dooks457c2402013-02-12 18:59:57 +000059/* Select code for any configuration running in BE8 mode */
60#ifdef CONFIG_CPU_ENDIAN_BE8
61#define ARM_BE8(code...) code
62#else
63#define ARM_BE8(code...)
64#endif
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/*
67 * Data preload for architectures that support it
68 */
69#if __LINUX_ARM_ARCH__ >= 5
70#define PLD(code...) code
71#else
72#define PLD(code...)
73#endif
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040076 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
80 * is used).
81 *
82 * On Feroceon there is much to gain however, regardless of cache mode.
83 */
84#ifdef CONFIG_CPU_FEROCEON
85#define CALGN(code...) code
86#else
87#define CALGN(code...)
88#endif
89
90/*
Russell King9c429542006-03-23 16:59:37 +000091 * Enable and disable interrupts
92 */
93#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020094 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000095 cpsid i
96 .endm
97
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020098 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000099 cpsie i
100 .endm
101#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200102 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000103 msr cpsr_c, #PSR_I_BIT | SVC_MODE
104 .endm
105
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200106 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000107 msr cpsr_c, #SVC_MODE
108 .endm
109#endif
110
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200111 .macro asm_trace_hardirqs_off
112#if defined(CONFIG_TRACE_IRQFLAGS)
113 stmdb sp!, {r0-r3, ip, lr}
114 bl trace_hardirqs_off
115 ldmia sp!, {r0-r3, ip, lr}
116#endif
117 .endm
118
Russell King01e09a22015-08-20 14:22:48 +0100119 .macro asm_trace_hardirqs_on, cond=al
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200120#if defined(CONFIG_TRACE_IRQFLAGS)
121 /*
122 * actually the registers should be pushed and pop'd conditionally, but
123 * after bl the flags are certainly clobbered
124 */
125 stmdb sp!, {r0-r3, ip, lr}
126 bl\cond trace_hardirqs_on
127 ldmia sp!, {r0-r3, ip, lr}
128#endif
129 .endm
130
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200131 .macro disable_irq
132 disable_irq_notrace
133 asm_trace_hardirqs_off
134 .endm
135
136 .macro enable_irq
137 asm_trace_hardirqs_on
138 enable_irq_notrace
139 .endm
Russell King9c429542006-03-23 16:59:37 +0000140/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 * Save the current IRQ state and disable IRQs. Note that this macro
142 * assumes FIQs are enabled, and that the processor is in SVC mode.
143 */
Russell King59d1ff32005-11-09 15:04:22 +0000144 .macro save_and_disable_irqs, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100145#ifdef CONFIG_CPU_V7M
146 mrs \oldcpsr, primask
147#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 mrs \oldcpsr, cpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100149#endif
Russell King9c429542006-03-23 16:59:37 +0000150 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 .endm
152
Rabin Vincent8e43a902012-02-15 16:01:42 +0100153 .macro save_and_disable_irqs_notrace, oldcpsr
154 mrs \oldcpsr, cpsr
155 disable_irq_notrace
156 .endm
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158/*
159 * Restore interrupt state previously stored in a register. We don't
160 * guarantee that this will preserve the flags.
161 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200162 .macro restore_irqs_notrace, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100163#ifdef CONFIG_CPU_V7M
164 msr primask, \oldcpsr
165#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 msr cpsr_c, \oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100167#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 .endm
169
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200170 .macro restore_irqs, oldcpsr
171 tst \oldcpsr, #PSR_I_BIT
Russell King01e09a22015-08-20 14:22:48 +0100172 asm_trace_hardirqs_on cond=eq
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200173 restore_irqs_notrace \oldcpsr
174 .endm
175
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100176/*
Russell King14327c62015-04-21 14:17:25 +0100177 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
178 * reference local symbols in the same assembly file which are to be
179 * resolved by the assembler. Other usage is undefined.
180 */
181 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
182 .macro badr\c, rd, sym
183#ifdef CONFIG_THUMB2_KERNEL
184 adr\c \rd, \sym + 1
185#else
186 adr\c \rd, \sym
187#endif
188 .endm
189 .endr
190
191/*
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100192 * Get current thread_info.
193 */
194 .macro get_thread_info, rd
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100195 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100196 THUMB( mov \rd, sp )
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100197 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
198 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100199 .endm
200
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100201/*
202 * Increment/decrement the preempt count.
203 */
204#ifdef CONFIG_PREEMPT_COUNT
205 .macro inc_preempt_count, ti, tmp
206 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
207 add \tmp, \tmp, #1 @ increment it
208 str \tmp, [\ti, #TI_PREEMPT]
209 .endm
210
211 .macro dec_preempt_count, ti, tmp
212 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
213 sub \tmp, \tmp, #1 @ decrement it
214 str \tmp, [\ti, #TI_PREEMPT]
215 .endm
216
217 .macro dec_preempt_count_ti, ti, tmp
218 get_thread_info \ti
219 dec_preempt_count \ti, \tmp
220 .endm
221#else
222 .macro inc_preempt_count, ti, tmp
223 .endm
224
225 .macro dec_preempt_count, ti, tmp
226 .endm
227
228 .macro dec_preempt_count_ti, ti, tmp
229 .endm
230#endif
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define USER(x...) \
2339999: x; \
Russell King42604152010-04-19 10:15:03 +0100234 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 .align 3; \
236 .long 9999b,9001f; \
Russell King42604152010-04-19 10:15:03 +0100237 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100238
Russell Kingf00ec482010-09-04 10:47:48 +0100239#ifdef CONFIG_SMP
240#define ALT_SMP(instr...) \
2419998: instr
Dave Martined3768a2010-12-01 15:39:23 +0100242/*
243 * Note: if you get assembler errors from ALT_UP() when building with
244 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
245 * ALT_SMP( W(instr) ... )
246 */
Russell Kingf00ec482010-09-04 10:47:48 +0100247#define ALT_UP(instr...) \
248 .pushsection ".alt.smp.init", "a" ;\
249 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +01002509997: instr ;\
Russell King89c6bc52015-04-09 12:59:35 +0100251 .if . - 9997b == 2 ;\
252 nop ;\
253 .endif ;\
Dave Martined3768a2010-12-01 15:39:23 +0100254 .if . - 9997b != 4 ;\
255 .error "ALT_UP() content must assemble to exactly 4 bytes";\
256 .endif ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100257 .popsection
258#define ALT_UP_B(label) \
259 .equ up_b_offset, label - 9998b ;\
260 .pushsection ".alt.smp.init", "a" ;\
261 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +0100262 W(b) . + up_b_offset ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100263 .popsection
264#else
265#define ALT_SMP(instr...)
266#define ALT_UP(instr...) instr
267#define ALT_UP_B(label) b label
268#endif
269
Russell Kingbac4e962009-05-25 20:58:00 +0100270/*
Will Deacond675d0b2011-11-22 17:30:28 +0000271 * Instruction barrier
272 */
273 .macro instr_sync
274#if __LINUX_ARM_ARCH__ >= 7
275 isb
276#elif __LINUX_ARM_ARCH__ == 6
277 mcr p15, 0, r0, c7, c5, 4
278#endif
279 .endm
280
281/*
Russell Kingbac4e962009-05-25 20:58:00 +0100282 * SMP data memory barrier
283 */
Dave Martined3768a2010-12-01 15:39:23 +0100284 .macro smp_dmb mode
Russell Kingbac4e962009-05-25 20:58:00 +0100285#ifdef CONFIG_SMP
286#if __LINUX_ARM_ARCH__ >= 7
Dave Martined3768a2010-12-01 15:39:23 +0100287 .ifeqs "\mode","arm"
Will Deacon3ea12802013-05-10 18:07:19 +0100288 ALT_SMP(dmb ish)
Dave Martined3768a2010-12-01 15:39:23 +0100289 .else
Will Deacon3ea12802013-05-10 18:07:19 +0100290 ALT_SMP(W(dmb) ish)
Dave Martined3768a2010-12-01 15:39:23 +0100291 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100292#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100293 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
294#else
295#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100296#endif
Dave Martined3768a2010-12-01 15:39:23 +0100297 .ifeqs "\mode","arm"
Russell Kingf00ec482010-09-04 10:47:48 +0100298 ALT_UP(nop)
Dave Martined3768a2010-12-01 15:39:23 +0100299 .else
300 ALT_UP(W(nop))
301 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100302#endif
303 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100304
Catalin Marinas55bdd692010-05-21 18:06:41 +0100305#if defined(CONFIG_CPU_V7M)
306 /*
307 * setmode is used to assert to be in svc mode during boot. For v7-M
308 * this is done in __v7m_setup, so setmode can be empty here.
309 */
310 .macro setmode, mode, reg
311 .endm
312#elif defined(CONFIG_THUMB2_KERNEL)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100313 .macro setmode, mode, reg
314 mov \reg, #\mode
315 msr cpsr_c, \reg
316 .endm
317#else
318 .macro setmode, mode, reg
319 msr cpsr_c, #\mode
320 .endm
321#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100322
323/*
Dave Martin80c59da2012-02-09 08:47:17 -0800324 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
325 * a scratch register for the macro to overwrite.
326 *
327 * This macro is intended for forcing the CPU into SVC mode at boot time.
328 * you cannot return to the original mode.
Dave Martin80c59da2012-02-09 08:47:17 -0800329 */
330.macro safe_svcmode_maskall reg:req
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100331#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
Dave Martin80c59da2012-02-09 08:47:17 -0800332 mrs \reg , cpsr
Russell King8e9c24a2012-12-03 15:39:43 +0000333 eor \reg, \reg, #HYP_MODE
334 tst \reg, #MODE_MASK
Dave Martin80c59da2012-02-09 08:47:17 -0800335 bic \reg , \reg , #MODE_MASK
Russell King8e9c24a2012-12-03 15:39:43 +0000336 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
Dave Martin80c59da2012-02-09 08:47:17 -0800337THUMB( orr \reg , \reg , #PSR_T_BIT )
Dave Martin80c59da2012-02-09 08:47:17 -0800338 bne 1f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100339 orr \reg, \reg, #PSR_A_BIT
Russell King14327c62015-04-21 14:17:25 +0100340 badr lr, 2f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100341 msr spsr_cxsf, \reg
Dave Martin80c59da2012-02-09 08:47:17 -0800342 __MSR_ELR_HYP(14)
343 __ERET
Marc Zyngier2a552d52012-10-06 17:03:17 +01003441: msr cpsr_c, \reg
Dave Martin80c59da2012-02-09 08:47:17 -08003452:
Dave Martin1ecec692012-12-10 18:35:22 +0100346#else
347/*
348 * workaround for possibly broken pre-v6 hardware
349 * (akita, Sharp Zaurus C-1000, PXA270-based)
350 */
351 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
352#endif
Dave Martin80c59da2012-02-09 08:47:17 -0800353.endm
354
355/*
Catalin Marinas8b592782009-07-24 12:32:57 +0100356 * STRT/LDRT access macros with ARM and Thumb-2 variants
357 */
358#ifdef CONFIG_THUMB2_KERNEL
359
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100360 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +01003619999:
362 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100363 \instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100364 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100365 \instr\cond\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100366 .else
367 .error "Unsupported inc macro argument"
368 .endif
369
Russell King42604152010-04-19 10:15:03 +0100370 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100371 .align 3
372 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100373 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100374 .endm
375
376 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
377 @ explicit IT instruction needed because of the label
378 @ introduced by the USER macro
379 .ifnc \cond,al
380 .if \rept == 1
381 itt \cond
382 .elseif \rept == 2
383 ittt \cond
384 .else
385 .error "Unsupported rept macro argument"
386 .endif
387 .endif
388
389 @ Slightly optimised to avoid incrementing the pointer twice
390 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
391 .if \rept == 2
Will Deacon1142b712010-11-19 13:18:31 +0100392 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
Catalin Marinas8b592782009-07-24 12:32:57 +0100393 .endif
394
395 add\cond \ptr, #\rept * \inc
396 .endm
397
398#else /* !CONFIG_THUMB2_KERNEL */
399
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100400 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +0100401 .rept \rept
4029999:
403 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100404 \instr\cond\()b\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100405 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100406 \instr\cond\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100407 .else
408 .error "Unsupported inc macro argument"
409 .endif
410
Russell King42604152010-04-19 10:15:03 +0100411 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100412 .align 3
413 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100414 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100415 .endr
416 .endm
417
418#endif /* CONFIG_THUMB2_KERNEL */
419
420 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
421 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
422 .endm
423
424 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
425 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
426 .endm
Dave Martin8f519652011-06-23 17:10:05 +0100427
428/* Utility macro for declaring string literals */
429 .macro string name:req, string
430 .type \name , #object
431\name:
432 .asciz "\string"
433 .size \name , . - \name
434 .endm
435
Russell King84046632012-09-07 18:22:28 +0100436 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
437#ifndef CONFIG_CPU_USE_DOMAINS
438 adds \tmp, \addr, #\size - 1
439 sbcccs \tmp, \tmp, \limit
440 bcs \bad
441#endif
442 .endm
443
Russell King6ebbf2c2014-06-30 16:29:12 +0100444 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
445 .macro ret\c, reg
446#if __LINUX_ARM_ARCH__ < 6
447 mov\c pc, \reg
448#else
449 .ifeqs "\reg", "lr"
450 bx\c \reg
451 .else
452 mov\c pc, \reg
453 .endif
454#endif
455 .endm
456 .endr
457
458 .macro ret.w, reg
459 ret \reg
460#ifdef CONFIG_THUMB2_KERNEL
461 nop
462#endif
463 .endm
464
Magnus Damm2bc58a62011-06-13 06:46:44 +0100465#endif /* __ASM_ASSEMBLER_H__ */