blob: fd3170b65fbb8b976171c106cb2bdd3486f90f0c [file] [log] [blame]
Andrew Victor1a0ed732006-12-01 09:04:47 +01001/*
Andrew Victorad48ce72008-04-16 20:43:49 +01002 * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x
Andrew Victor1a0ed732006-12-01 09:04:47 +01003 *
4 * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France
5 * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France
Andrew Victorad48ce72008-04-16 20:43:49 +01006 * Converted to ClockSource/ClockEvents by David Brownell.
Andrew Victor1a0ed732006-12-01 09:04:47 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020012
13#include <linux/clk.h>
14#include <linux/clockchips.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010015#include <linux/interrupt.h>
16#include <linux/irq.h>
17#include <linux/kernel.h>
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010018#include <linux/of.h>
19#include <linux/of_address.h>
20#include <linux/of_irq.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010021
Andrew Victor1a0ed732006-12-01 09:04:47 +010022#include <asm/mach/time.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010023#include <mach/hardware.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010024
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080025#define AT91_PIT_MR 0x00 /* Mode Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020026#define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */
27#define AT91_PIT_PITEN BIT(24) /* Timer Enabled */
28#define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010029
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080030#define AT91_PIT_SR 0x04 /* Status Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020031#define AT91_PIT_PITS BIT(0) /* Timer Status */
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080032
33#define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */
34#define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020035#define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */
36#define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010037
38#define PIT_CPIV(x) ((x) & AT91_PIT_CPIV)
39#define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20)
40
Andrew Victorad48ce72008-04-16 20:43:49 +010041static u32 pit_cycle; /* write-once */
42static u32 pit_cnt; /* access only w/system irq blocked */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080043static void __iomem *pit_base_addr __read_mostly;
Boris BREZILLON7034be82013-10-11 13:46:28 +020044static struct clk *mck;
Andrew Victorad48ce72008-04-16 20:43:49 +010045
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080046static inline unsigned int pit_read(unsigned int reg_offset)
47{
48 return __raw_readl(pit_base_addr + reg_offset);
49}
50
51static inline void pit_write(unsigned int reg_offset, unsigned long value)
52{
53 __raw_writel(value, pit_base_addr + reg_offset);
54}
Andrew Victorad48ce72008-04-16 20:43:49 +010055
Andrew Victor1a0ed732006-12-01 09:04:47 +010056/*
Andrew Victorad48ce72008-04-16 20:43:49 +010057 * Clocksource: just a monotonic counter of MCK/16 cycles.
58 * We don't care whether or not PIT irqs are enabled.
Andrew Victor1a0ed732006-12-01 09:04:47 +010059 */
Magnus Damm8e196082009-04-21 12:24:00 -070060static cycle_t read_pit_clk(struct clocksource *cs)
Andrew Victor1a0ed732006-12-01 09:04:47 +010061{
Andrew Victorad48ce72008-04-16 20:43:49 +010062 unsigned long flags;
63 u32 elapsed;
64 u32 t;
Andrew Victor1a0ed732006-12-01 09:04:47 +010065
Andrew Victorad48ce72008-04-16 20:43:49 +010066 raw_local_irq_save(flags);
67 elapsed = pit_cnt;
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080068 t = pit_read(AT91_PIT_PIIR);
Andrew Victorad48ce72008-04-16 20:43:49 +010069 raw_local_irq_restore(flags);
Andrew Victor1a0ed732006-12-01 09:04:47 +010070
Andrew Victorad48ce72008-04-16 20:43:49 +010071 elapsed += PIT_PICNT(t) * pit_cycle;
72 elapsed += PIT_CPIV(t);
73 return elapsed;
Andrew Victor1a0ed732006-12-01 09:04:47 +010074}
75
Andrew Victorad48ce72008-04-16 20:43:49 +010076static struct clocksource pit_clk = {
77 .name = "pit",
78 .rating = 175,
79 .read = read_pit_clk,
Andrew Victorad48ce72008-04-16 20:43:49 +010080 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
81};
82
83
84/*
85 * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16)
86 */
87static void
88pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev)
89{
Andrew Victorad48ce72008-04-16 20:43:49 +010090 switch (mode) {
91 case CLOCK_EVT_MODE_PERIODIC:
Uwe Kleine-König501d7032009-09-21 09:30:09 +020092 /* update clocksource counter */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080093 pit_cnt += pit_cycle * PIT_PICNT(pit_read(AT91_PIT_PIVR));
94 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN
Andrew Victorad48ce72008-04-16 20:43:49 +010095 | AT91_PIT_PITIEN);
Andrew Victorad48ce72008-04-16 20:43:49 +010096 break;
97 case CLOCK_EVT_MODE_ONESHOT:
98 BUG();
99 /* FALLTHROUGH */
100 case CLOCK_EVT_MODE_SHUTDOWN:
101 case CLOCK_EVT_MODE_UNUSED:
102 /* disable irq, leaving the clocksource active */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800103 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN);
Andrew Victorad48ce72008-04-16 20:43:49 +0100104 break;
105 case CLOCK_EVT_MODE_RESUME:
106 break;
107 }
108}
109
Stephen Warren49356ae2012-11-07 16:32:41 -0700110static void at91sam926x_pit_suspend(struct clock_event_device *cedev)
111{
112 /* Disable timer */
113 pit_write(AT91_PIT_MR, 0);
114}
115
116static void at91sam926x_pit_reset(void)
117{
118 /* Disable timer and irqs */
119 pit_write(AT91_PIT_MR, 0);
120
121 /* Clear any pending interrupts, wait for PIT to stop counting */
122 while (PIT_CPIV(pit_read(AT91_PIT_PIVR)) != 0)
123 cpu_relax();
124
125 /* Start PIT but don't enable IRQ */
126 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN);
127}
128
129static void at91sam926x_pit_resume(struct clock_event_device *cedev)
130{
131 at91sam926x_pit_reset();
132}
133
Andrew Victorad48ce72008-04-16 20:43:49 +0100134static struct clock_event_device pit_clkevt = {
135 .name = "pit",
136 .features = CLOCK_EVT_FEAT_PERIODIC,
137 .shift = 32,
138 .rating = 100,
Andrew Victorad48ce72008-04-16 20:43:49 +0100139 .set_mode = pit_clkevt_mode,
Stephen Warren49356ae2012-11-07 16:32:41 -0700140 .suspend = at91sam926x_pit_suspend,
141 .resume = at91sam926x_pit_resume,
Andrew Victorad48ce72008-04-16 20:43:49 +0100142};
143
144
Andrew Victor1a0ed732006-12-01 09:04:47 +0100145/*
146 * IRQ handler for the timer.
147 */
Andrew Victorad48ce72008-04-16 20:43:49 +0100148static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100149{
Uwe Kleine-König501d7032009-09-21 09:30:09 +0200150 /*
151 * irqs should be disabled here, but as the irq is shared they are only
152 * guaranteed to be off if the timer irq is registered first.
153 */
154 WARN_ON_ONCE(!irqs_disabled());
Andrew Victor1a0ed732006-12-01 09:04:47 +0100155
Andrew Victorad48ce72008-04-16 20:43:49 +0100156 /* The PIT interrupt may be disabled, and is shared */
157 if ((pit_clkevt.mode == CLOCK_EVT_MODE_PERIODIC)
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800158 && (pit_read(AT91_PIT_SR) & AT91_PIT_PITS)) {
Andrew Victorad48ce72008-04-16 20:43:49 +0100159 unsigned nr_ticks;
160
161 /* Get number of ticks performed before irq, and ack it */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800162 nr_ticks = PIT_PICNT(pit_read(AT91_PIT_PIVR));
Andrew Victor1a0ed732006-12-01 09:04:47 +0100163 do {
Andrew Victorad48ce72008-04-16 20:43:49 +0100164 pit_cnt += pit_cycle;
165 pit_clkevt.event_handler(&pit_clkevt);
Andrew Victor1a0ed732006-12-01 09:04:47 +0100166 nr_ticks--;
167 } while (nr_ticks);
168
Andrew Victor1a0ed732006-12-01 09:04:47 +0100169 return IRQ_HANDLED;
Andrew Victorad48ce72008-04-16 20:43:49 +0100170 }
171
172 return IRQ_NONE;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100173}
174
Andrew Victorad48ce72008-04-16 20:43:49 +0100175static struct irqaction at91sam926x_pit_irq = {
Andrew Victor1a0ed732006-12-01 09:04:47 +0100176 .name = "at91_tick",
Michael Opdenacker9ceb3892013-09-04 06:54:39 +0200177 .flags = IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL,
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100178 .handler = at91sam926x_pit_interrupt,
Ludovic Desroches8fe82a52012-06-21 14:47:27 +0200179 .irq = NR_IRQS_LEGACY + AT91_ID_SYS,
Andrew Victor1a0ed732006-12-01 09:04:47 +0100180};
181
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100182#ifdef CONFIG_OF
183static struct of_device_id pit_timer_ids[] = {
184 { .compatible = "atmel,at91sam9260-pit" },
185 { /* sentinel */ }
186};
187
188static int __init of_at91sam926x_pit_init(void)
189{
190 struct device_node *np;
191 int ret;
192
193 np = of_find_matching_node(NULL, pit_timer_ids);
194 if (!np)
195 goto err;
196
197 pit_base_addr = of_iomap(np, 0);
198 if (!pit_base_addr)
199 goto node_err;
200
Boris BREZILLON7034be82013-10-11 13:46:28 +0200201 mck = of_clk_get(np, 0);
202
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100203 /* Get the interrupts property */
204 ret = irq_of_parse_and_map(np, 0);
Nicolas Ferre986c2652012-02-17 11:54:29 +0100205 if (!ret) {
206 pr_crit("AT91: PIT: Unable to get IRQ from DT\n");
Boris BREZILLON7034be82013-10-11 13:46:28 +0200207 if (!IS_ERR(mck))
208 clk_put(mck);
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100209 goto ioremap_err;
Nicolas Ferre986c2652012-02-17 11:54:29 +0100210 }
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100211 at91sam926x_pit_irq.irq = ret;
212
213 of_node_put(np);
214
215 return 0;
216
217ioremap_err:
218 iounmap(pit_base_addr);
219node_err:
220 of_node_put(np);
221err:
222 return -EINVAL;
223}
224#else
225static int __init of_at91sam926x_pit_init(void)
226{
227 return -EINVAL;
228}
229#endif
230
Andrew Victor1a0ed732006-12-01 09:04:47 +0100231/*
Andrew Victorad48ce72008-04-16 20:43:49 +0100232 * Set up both clocksource and clockevent support.
Andrew Victor1a0ed732006-12-01 09:04:47 +0100233 */
Stephen Warren6bb27d72012-11-08 12:40:59 -0700234void __init at91sam926x_pit_init(void)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100235{
Andrew Victorad48ce72008-04-16 20:43:49 +0100236 unsigned long pit_rate;
237 unsigned bits;
Nicolas Ferre986c2652012-02-17 11:54:29 +0100238 int ret;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100239
Boris BREZILLON7034be82013-10-11 13:46:28 +0200240 mck = ERR_PTR(-ENOENT);
241
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100242 /* For device tree enabled device: initialize here */
243 of_at91sam926x_pit_init();
244
Andrew Victorad48ce72008-04-16 20:43:49 +0100245 /*
246 * Use our actual MCK to figure out how many MCK/16 ticks per
247 * 1/HZ period (instead of a compile-time constant LATCH).
248 */
Boris BREZILLON7034be82013-10-11 13:46:28 +0200249 if (IS_ERR(mck))
250 mck = clk_get(NULL, "mck");
251
252 if (IS_ERR(mck))
253 panic("AT91: PIT: Unable to get mck clk\n");
254 pit_rate = clk_get_rate(mck) / 16;
Andrew Victorad48ce72008-04-16 20:43:49 +0100255 pit_cycle = (pit_rate + HZ/2) / HZ;
256 WARN_ON(((pit_cycle - 1) & ~AT91_PIT_PIV) != 0);
257
258 /* Initialize and enable the timer */
259 at91sam926x_pit_reset();
260
261 /*
262 * Register clocksource. The high order bits of PIV are unused,
263 * so this isn't a 32-bit counter unless we get clockevent irqs.
264 */
Andrew Victorad48ce72008-04-16 20:43:49 +0100265 bits = 12 /* PICNT */ + ilog2(pit_cycle) /* PIV */;
266 pit_clk.mask = CLOCKSOURCE_MASK(bits);
Russell King132b1632010-12-13 13:14:55 +0000267 clocksource_register_hz(&pit_clk, pit_rate);
Andrew Victorad48ce72008-04-16 20:43:49 +0100268
269 /* Set up irq handler */
Nicolas Ferre986c2652012-02-17 11:54:29 +0100270 ret = setup_irq(at91sam926x_pit_irq.irq, &at91sam926x_pit_irq);
271 if (ret)
272 pr_crit("AT91: PIT: Unable to setup IRQ\n");
Andrew Victorad48ce72008-04-16 20:43:49 +0100273
274 /* Set up and register clockevents */
275 pit_clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, pit_clkevt.shift);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030276 pit_clkevt.cpumask = cpumask_of(0);
Andrew Victorad48ce72008-04-16 20:43:49 +0100277 clockevents_register_device(&pit_clkevt);
Andrew Victor1a0ed732006-12-01 09:04:47 +0100278}
279
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800280void __init at91sam926x_ioremap_pit(u32 addr)
281{
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100282#if defined(CONFIG_OF)
283 struct device_node *np =
284 of_find_matching_node(NULL, pit_timer_ids);
285
286 if (np) {
287 of_node_put(np);
288 return;
289 }
290#endif
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800291 pit_base_addr = ioremap(addr, 16);
292
293 if (!pit_base_addr)
294 panic("Impossible to ioremap PIT\n");
Andrew Victor1a0ed732006-12-01 09:04:47 +0100295}