blob: 7c567f0c87f57fe71ae82c45695bad09cbe0ce69 [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/kernel.h>
13#include <linux/device.h>
14#include <linux/smp.h>
15#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010016#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000017#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010018#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000019#include <linux/interrupt.h>
20#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070021#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070023#include <linux/slab.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070024#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000025#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000026
27#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000028#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000029
30#include <clocksource/arm_arch_timer.h>
31
Stephen Boyd22006992013-07-18 16:59:32 -070032#define CNTTIDR 0x08
33#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
34
Robin Murphye392d602016-02-01 12:00:48 +000035#define CNTACR(n) (0x40 + ((n) * 4))
36#define CNTACR_RPCT BIT(0)
37#define CNTACR_RVCT BIT(1)
38#define CNTACR_RFRQ BIT(2)
39#define CNTACR_RVOFF BIT(3)
40#define CNTACR_RWVT BIT(4)
41#define CNTACR_RWPT BIT(5)
42
Stephen Boyd22006992013-07-18 16:59:32 -070043#define CNTVCT_LO 0x08
44#define CNTVCT_HI 0x0c
45#define CNTFRQ 0x10
46#define CNTP_TVAL 0x28
47#define CNTP_CTL 0x2c
48#define CNTV_TVAL 0x38
49#define CNTV_CTL 0x3c
50
51#define ARCH_CP15_TIMER BIT(0)
52#define ARCH_MEM_TIMER BIT(1)
53static unsigned arch_timers_present __initdata;
54
55static void __iomem *arch_counter_base;
56
57struct arch_timer {
58 void __iomem *base;
59 struct clock_event_device evt;
60};
61
62#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
63
Mark Rutland8a4da6e2012-11-12 14:33:44 +000064static u32 arch_timer_rate;
65
66enum ppi_nr {
67 PHYS_SECURE_PPI,
68 PHYS_NONSECURE_PPI,
69 VIRT_PPI,
70 HYP_PPI,
71 MAX_TIMER_PPI
72};
73
74static int arch_timer_ppi[MAX_TIMER_PPI];
75
76static struct clock_event_device __percpu *arch_timer_evt;
77
78static bool arch_timer_use_virtual = true;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010079static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070080static bool arch_timer_mem_use_virtual;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000081
82/*
83 * Architected system timer support.
84 */
85
Stephen Boyd60faddf2013-07-18 16:59:31 -070086static __always_inline
87void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +020088 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -070089{
Stephen Boyd22006992013-07-18 16:59:32 -070090 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
91 struct arch_timer *timer = to_arch_timer(clk);
92 switch (reg) {
93 case ARCH_TIMER_REG_CTRL:
94 writel_relaxed(val, timer->base + CNTP_CTL);
95 break;
96 case ARCH_TIMER_REG_TVAL:
97 writel_relaxed(val, timer->base + CNTP_TVAL);
98 break;
99 }
100 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
101 struct arch_timer *timer = to_arch_timer(clk);
102 switch (reg) {
103 case ARCH_TIMER_REG_CTRL:
104 writel_relaxed(val, timer->base + CNTV_CTL);
105 break;
106 case ARCH_TIMER_REG_TVAL:
107 writel_relaxed(val, timer->base + CNTV_TVAL);
108 break;
109 }
110 } else {
111 arch_timer_reg_write_cp15(access, reg, val);
112 }
Stephen Boyd60faddf2013-07-18 16:59:31 -0700113}
114
115static __always_inline
116u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200117 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -0700118{
Stephen Boyd22006992013-07-18 16:59:32 -0700119 u32 val;
120
121 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
122 struct arch_timer *timer = to_arch_timer(clk);
123 switch (reg) {
124 case ARCH_TIMER_REG_CTRL:
125 val = readl_relaxed(timer->base + CNTP_CTL);
126 break;
127 case ARCH_TIMER_REG_TVAL:
128 val = readl_relaxed(timer->base + CNTP_TVAL);
129 break;
130 }
131 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
132 struct arch_timer *timer = to_arch_timer(clk);
133 switch (reg) {
134 case ARCH_TIMER_REG_CTRL:
135 val = readl_relaxed(timer->base + CNTV_CTL);
136 break;
137 case ARCH_TIMER_REG_TVAL:
138 val = readl_relaxed(timer->base + CNTV_TVAL);
139 break;
140 }
141 } else {
142 val = arch_timer_reg_read_cp15(access, reg);
143 }
144
145 return val;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700146}
147
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700148static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000149 struct clock_event_device *evt)
150{
151 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200152
Stephen Boyd60faddf2013-07-18 16:59:31 -0700153 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000154 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
155 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700156 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000157 evt->event_handler(evt);
158 return IRQ_HANDLED;
159 }
160
161 return IRQ_NONE;
162}
163
164static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
165{
166 struct clock_event_device *evt = dev_id;
167
168 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
169}
170
171static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
172{
173 struct clock_event_device *evt = dev_id;
174
175 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
176}
177
Stephen Boyd22006992013-07-18 16:59:32 -0700178static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
179{
180 struct clock_event_device *evt = dev_id;
181
182 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
183}
184
185static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
186{
187 struct clock_event_device *evt = dev_id;
188
189 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
190}
191
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530192static __always_inline int timer_shutdown(const int access,
193 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000194{
195 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530196
197 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
198 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
199 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
200
201 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000202}
203
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530204static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000205{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530206 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000207}
208
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530209static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000210{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530211 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000212}
213
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530214static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700215{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530216 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700217}
218
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530219static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700220{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530221 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700222}
223
Stephen Boyd60faddf2013-07-18 16:59:31 -0700224static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200225 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000226{
227 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700228 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000229 ctrl |= ARCH_TIMER_CTRL_ENABLE;
230 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700231 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
232 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000233}
234
235static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700236 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000237{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700238 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000239 return 0;
240}
241
242static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700243 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000244{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700245 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000246 return 0;
247}
248
Stephen Boyd22006992013-07-18 16:59:32 -0700249static int arch_timer_set_next_event_virt_mem(unsigned long evt,
250 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000251{
Stephen Boyd22006992013-07-18 16:59:32 -0700252 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
253 return 0;
254}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000255
Stephen Boyd22006992013-07-18 16:59:32 -0700256static int arch_timer_set_next_event_phys_mem(unsigned long evt,
257 struct clock_event_device *clk)
258{
259 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
260 return 0;
261}
262
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200263static void __arch_timer_setup(unsigned type,
264 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700265{
266 clk->features = CLOCK_EVT_FEAT_ONESHOT;
267
268 if (type == ARCH_CP15_TIMER) {
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100269 if (arch_timer_c3stop)
270 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700271 clk->name = "arch_sys_timer";
272 clk->rating = 450;
273 clk->cpumask = cpumask_of(smp_processor_id());
274 if (arch_timer_use_virtual) {
275 clk->irq = arch_timer_ppi[VIRT_PPI];
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530276 clk->set_state_shutdown = arch_timer_shutdown_virt;
Stephen Boyd22006992013-07-18 16:59:32 -0700277 clk->set_next_event = arch_timer_set_next_event_virt;
278 } else {
279 clk->irq = arch_timer_ppi[PHYS_SECURE_PPI];
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530280 clk->set_state_shutdown = arch_timer_shutdown_phys;
Stephen Boyd22006992013-07-18 16:59:32 -0700281 clk->set_next_event = arch_timer_set_next_event_phys;
282 }
283 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800284 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700285 clk->name = "arch_mem_timer";
286 clk->rating = 400;
287 clk->cpumask = cpu_all_mask;
288 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530289 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700290 clk->set_next_event =
291 arch_timer_set_next_event_virt_mem;
292 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530293 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700294 clk->set_next_event =
295 arch_timer_set_next_event_phys_mem;
296 }
297 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000298
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530299 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000300
Stephen Boyd22006992013-07-18 16:59:32 -0700301 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
302}
303
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200304static void arch_timer_evtstrm_enable(int divider)
305{
306 u32 cntkctl = arch_timer_get_cntkctl();
307
308 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
309 /* Set the divider and enable virtual event stream */
310 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
311 | ARCH_TIMER_VIRT_EVT_EN;
312 arch_timer_set_cntkctl(cntkctl);
313 elf_hwcap |= HWCAP_EVTSTRM;
314#ifdef CONFIG_COMPAT
315 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
316#endif
317}
318
Will Deacon037f6372013-08-23 15:32:29 +0100319static void arch_timer_configure_evtstream(void)
320{
321 int evt_stream_div, pos;
322
323 /* Find the closest power of two to the divisor */
324 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
325 pos = fls(evt_stream_div);
326 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
327 pos--;
328 /* enable event stream */
329 arch_timer_evtstrm_enable(min(pos, 15));
330}
331
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200332static void arch_counter_set_user_access(void)
333{
334 u32 cntkctl = arch_timer_get_cntkctl();
335
336 /* Disable user access to the timers and the physical counter */
337 /* Also disable virtual event stream */
338 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
339 | ARCH_TIMER_USR_VT_ACCESS_EN
340 | ARCH_TIMER_VIRT_EVT_EN
341 | ARCH_TIMER_USR_PCT_ACCESS_EN);
342
343 /* Enable user access to the virtual counter */
344 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
345
346 arch_timer_set_cntkctl(cntkctl);
347}
348
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400349static int arch_timer_setup(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000350{
Stephen Boyd22006992013-07-18 16:59:32 -0700351 __arch_timer_setup(ARCH_CP15_TIMER, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000352
353 if (arch_timer_use_virtual)
354 enable_percpu_irq(arch_timer_ppi[VIRT_PPI], 0);
355 else {
356 enable_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI], 0);
357 if (arch_timer_ppi[PHYS_NONSECURE_PPI])
358 enable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI], 0);
359 }
360
361 arch_counter_set_user_access();
Will Deacon037f6372013-08-23 15:32:29 +0100362 if (IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM))
363 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000364
365 return 0;
366}
367
Stephen Boyd22006992013-07-18 16:59:32 -0700368static void
369arch_timer_detect_rate(void __iomem *cntbase, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000370{
Stephen Boyd22006992013-07-18 16:59:32 -0700371 /* Who has more than one independent system counter? */
372 if (arch_timer_rate)
373 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000374
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000375 /*
376 * Try to determine the frequency from the device tree or CNTFRQ,
377 * if ACPI is enabled, get the frequency from CNTFRQ ONLY.
378 */
379 if (!acpi_disabled ||
380 of_property_read_u32(np, "clock-frequency", &arch_timer_rate)) {
Stephen Boyd22006992013-07-18 16:59:32 -0700381 if (cntbase)
382 arch_timer_rate = readl_relaxed(cntbase + CNTFRQ);
383 else
384 arch_timer_rate = arch_timer_get_cntfrq();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000385 }
386
Stephen Boyd22006992013-07-18 16:59:32 -0700387 /* Check the timer frequency. */
388 if (arch_timer_rate == 0)
389 pr_warn("Architected timer frequency not available\n");
390}
391
392static void arch_timer_banner(unsigned type)
393{
394 pr_info("Architected %s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
395 type & ARCH_CP15_TIMER ? "cp15" : "",
396 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? " and " : "",
397 type & ARCH_MEM_TIMER ? "mmio" : "",
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000398 (unsigned long)arch_timer_rate / 1000000,
399 (unsigned long)(arch_timer_rate / 10000) % 100,
Stephen Boyd22006992013-07-18 16:59:32 -0700400 type & ARCH_CP15_TIMER ?
401 arch_timer_use_virtual ? "virt" : "phys" :
402 "",
403 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? "/" : "",
404 type & ARCH_MEM_TIMER ?
405 arch_timer_mem_use_virtual ? "virt" : "phys" :
406 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000407}
408
409u32 arch_timer_get_rate(void)
410{
411 return arch_timer_rate;
412}
413
Stephen Boyd22006992013-07-18 16:59:32 -0700414static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000415{
Stephen Boyd22006992013-07-18 16:59:32 -0700416 u32 vct_lo, vct_hi, tmp_hi;
417
418 do {
419 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
420 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
421 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
422 } while (vct_hi != tmp_hi);
423
424 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000425}
426
Stephen Boyd22006992013-07-18 16:59:32 -0700427/*
428 * Default to cp15 based access because arm64 uses this function for
429 * sched_clock() before DT is probed and the cp15 method is guaranteed
430 * to exist on arm64. arm doesn't use this before DT is probed so even
431 * if we don't have the cp15 accessors we won't have a problem.
432 */
433u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
434
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000435static cycle_t arch_counter_read(struct clocksource *cs)
436{
Stephen Boyd22006992013-07-18 16:59:32 -0700437 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000438}
439
440static cycle_t arch_counter_read_cc(const struct cyclecounter *cc)
441{
Stephen Boyd22006992013-07-18 16:59:32 -0700442 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000443}
444
445static struct clocksource clocksource_counter = {
446 .name = "arch_sys_counter",
447 .rating = 400,
448 .read = arch_counter_read,
449 .mask = CLOCKSOURCE_MASK(56),
Stephen Boyd4fbcdc82013-09-27 13:13:12 -0700450 .flags = CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000451};
452
453static struct cyclecounter cyclecounter = {
454 .read = arch_counter_read_cc,
455 .mask = CLOCKSOURCE_MASK(56),
456};
457
458static struct timecounter timecounter;
459
460struct timecounter *arch_timer_get_timecounter(void)
461{
462 return &timecounter;
463}
464
Stephen Boyd22006992013-07-18 16:59:32 -0700465static void __init arch_counter_register(unsigned type)
466{
467 u64 start_count;
468
469 /* Register the CP15 based counter if we have one */
Nathan Lynch423bd692014-09-29 01:50:06 +0200470 if (type & ARCH_CP15_TIMER) {
Catalin Marinasd6ad3692014-12-10 11:02:09 +0000471 if (IS_ENABLED(CONFIG_ARM64) || arch_timer_use_virtual)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800472 arch_timer_read_counter = arch_counter_get_cntvct;
473 else
474 arch_timer_read_counter = arch_counter_get_cntpct;
Nathan Lynch423bd692014-09-29 01:50:06 +0200475 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700476 arch_timer_read_counter = arch_counter_get_cntvct_mem;
477
Nathan Lynch423bd692014-09-29 01:50:06 +0200478 /* If the clocksource name is "arch_sys_counter" the
479 * VDSO will attempt to read the CP15-based counter.
480 * Ensure this does not happen when CP15-based
481 * counter is not available.
482 */
483 clocksource_counter.name = "arch_mem_counter";
484 }
485
Stephen Boyd22006992013-07-18 16:59:32 -0700486 start_count = arch_timer_read_counter();
487 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
488 cyclecounter.mult = clocksource_counter.mult;
489 cyclecounter.shift = clocksource_counter.shift;
490 timecounter_init(&timecounter, &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +0200491
492 /* 56 bits minimum, so we assume worst case rollover */
493 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -0700494}
495
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400496static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000497{
498 pr_debug("arch_timer_teardown disable IRQ%d cpu #%d\n",
499 clk->irq, smp_processor_id());
500
501 if (arch_timer_use_virtual)
502 disable_percpu_irq(arch_timer_ppi[VIRT_PPI]);
503 else {
504 disable_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI]);
505 if (arch_timer_ppi[PHYS_NONSECURE_PPI])
506 disable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI]);
507 }
508
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530509 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000510}
511
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400512static int arch_timer_cpu_notify(struct notifier_block *self,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000513 unsigned long action, void *hcpu)
514{
Stephen Boydf31c2f12013-04-17 16:26:18 -0700515 /*
516 * Grab cpu pointer in each case to avoid spurious
517 * preemptible warnings
518 */
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000519 switch (action & ~CPU_TASKS_FROZEN) {
520 case CPU_STARTING:
Stephen Boydf31c2f12013-04-17 16:26:18 -0700521 arch_timer_setup(this_cpu_ptr(arch_timer_evt));
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000522 break;
523 case CPU_DYING:
Stephen Boydf31c2f12013-04-17 16:26:18 -0700524 arch_timer_stop(this_cpu_ptr(arch_timer_evt));
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000525 break;
526 }
527
528 return NOTIFY_OK;
529}
530
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400531static struct notifier_block arch_timer_cpu_nb = {
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000532 .notifier_call = arch_timer_cpu_notify,
533};
534
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100535#ifdef CONFIG_CPU_PM
536static unsigned int saved_cntkctl;
537static int arch_timer_cpu_pm_notify(struct notifier_block *self,
538 unsigned long action, void *hcpu)
539{
540 if (action == CPU_PM_ENTER)
541 saved_cntkctl = arch_timer_get_cntkctl();
542 else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT)
543 arch_timer_set_cntkctl(saved_cntkctl);
544 return NOTIFY_OK;
545}
546
547static struct notifier_block arch_timer_cpu_pm_notifier = {
548 .notifier_call = arch_timer_cpu_pm_notify,
549};
550
551static int __init arch_timer_cpu_pm_init(void)
552{
553 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
554}
555#else
556static int __init arch_timer_cpu_pm_init(void)
557{
558 return 0;
559}
560#endif
561
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000562static int __init arch_timer_register(void)
563{
564 int err;
565 int ppi;
566
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000567 arch_timer_evt = alloc_percpu(struct clock_event_device);
568 if (!arch_timer_evt) {
569 err = -ENOMEM;
570 goto out;
571 }
572
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000573 if (arch_timer_use_virtual) {
574 ppi = arch_timer_ppi[VIRT_PPI];
575 err = request_percpu_irq(ppi, arch_timer_handler_virt,
576 "arch_timer", arch_timer_evt);
577 } else {
578 ppi = arch_timer_ppi[PHYS_SECURE_PPI];
579 err = request_percpu_irq(ppi, arch_timer_handler_phys,
580 "arch_timer", arch_timer_evt);
581 if (!err && arch_timer_ppi[PHYS_NONSECURE_PPI]) {
582 ppi = arch_timer_ppi[PHYS_NONSECURE_PPI];
583 err = request_percpu_irq(ppi, arch_timer_handler_phys,
584 "arch_timer", arch_timer_evt);
585 if (err)
586 free_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI],
587 arch_timer_evt);
588 }
589 }
590
591 if (err) {
592 pr_err("arch_timer: can't register interrupt %d (%d)\n",
593 ppi, err);
594 goto out_free;
595 }
596
597 err = register_cpu_notifier(&arch_timer_cpu_nb);
598 if (err)
599 goto out_free_irq;
600
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100601 err = arch_timer_cpu_pm_init();
602 if (err)
603 goto out_unreg_notify;
604
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000605 /* Immediately configure the timer on the boot CPU */
606 arch_timer_setup(this_cpu_ptr(arch_timer_evt));
607
608 return 0;
609
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100610out_unreg_notify:
611 unregister_cpu_notifier(&arch_timer_cpu_nb);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000612out_free_irq:
613 if (arch_timer_use_virtual)
614 free_percpu_irq(arch_timer_ppi[VIRT_PPI], arch_timer_evt);
615 else {
616 free_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI],
617 arch_timer_evt);
618 if (arch_timer_ppi[PHYS_NONSECURE_PPI])
619 free_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI],
620 arch_timer_evt);
621 }
622
623out_free:
624 free_percpu(arch_timer_evt);
625out:
626 return err;
627}
628
Stephen Boyd22006992013-07-18 16:59:32 -0700629static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
630{
631 int ret;
632 irq_handler_t func;
633 struct arch_timer *t;
634
635 t = kzalloc(sizeof(*t), GFP_KERNEL);
636 if (!t)
637 return -ENOMEM;
638
639 t->base = base;
640 t->evt.irq = irq;
641 __arch_timer_setup(ARCH_MEM_TIMER, &t->evt);
642
643 if (arch_timer_mem_use_virtual)
644 func = arch_timer_handler_virt_mem;
645 else
646 func = arch_timer_handler_phys_mem;
647
648 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
649 if (ret) {
650 pr_err("arch_timer: Failed to request mem timer irq\n");
651 kfree(t);
652 }
653
654 return ret;
655}
656
657static const struct of_device_id arch_timer_of_match[] __initconst = {
658 { .compatible = "arm,armv7-timer", },
659 { .compatible = "arm,armv8-timer", },
660 {},
661};
662
663static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
664 { .compatible = "arm,armv7-timer-mem", },
665 {},
666};
667
Sudeep Hollac387f072014-09-29 01:50:05 +0200668static bool __init
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200669arch_timer_needs_probing(int type, const struct of_device_id *matches)
Sudeep Hollac387f072014-09-29 01:50:05 +0200670{
671 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200672 bool needs_probing = false;
Sudeep Hollac387f072014-09-29 01:50:05 +0200673
674 dn = of_find_matching_node(NULL, matches);
Marc Zyngier59aa8962014-10-15 16:06:20 +0100675 if (dn && of_device_is_available(dn) && !(arch_timers_present & type))
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200676 needs_probing = true;
Sudeep Hollac387f072014-09-29 01:50:05 +0200677 of_node_put(dn);
678
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200679 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +0200680}
681
Stephen Boyd22006992013-07-18 16:59:32 -0700682static void __init arch_timer_common_init(void)
683{
684 unsigned mask = ARCH_CP15_TIMER | ARCH_MEM_TIMER;
685
686 /* Wait until both nodes are probed if we have two timers */
687 if ((arch_timers_present & mask) != mask) {
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200688 if (arch_timer_needs_probing(ARCH_MEM_TIMER, arch_timer_mem_of_match))
Stephen Boyd22006992013-07-18 16:59:32 -0700689 return;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200690 if (arch_timer_needs_probing(ARCH_CP15_TIMER, arch_timer_of_match))
Stephen Boyd22006992013-07-18 16:59:32 -0700691 return;
692 }
693
694 arch_timer_banner(arch_timers_present);
695 arch_counter_register(arch_timers_present);
696 arch_timer_arch_init();
697}
698
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000699static void __init arch_timer_init(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000700{
Doug Anderson65b57322014-10-08 00:33:47 -0700701 /*
Marc Zyngier82668912013-01-10 11:13:07 +0000702 * If HYP mode is available, we know that the physical timer
703 * has been configured to be accessible from PL1. Use it, so
704 * that a guest can use the virtual timer instead.
705 *
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000706 * If no interrupt provided for virtual timer, we'll have to
707 * stick to the physical timer. It'd better be accessible...
708 */
Marc Zyngier82668912013-01-10 11:13:07 +0000709 if (is_hyp_mode_available() || !arch_timer_ppi[VIRT_PPI]) {
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000710 arch_timer_use_virtual = false;
711
712 if (!arch_timer_ppi[PHYS_SECURE_PPI] ||
713 !arch_timer_ppi[PHYS_NONSECURE_PPI]) {
714 pr_warn("arch_timer: No interrupt available, giving up\n");
Rob Herring0583fe42013-04-10 18:27:51 -0500715 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000716 }
717 }
718
Rob Herring0583fe42013-04-10 18:27:51 -0500719 arch_timer_register();
Stephen Boyd22006992013-07-18 16:59:32 -0700720 arch_timer_common_init();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000721}
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000722
723static void __init arch_timer_of_init(struct device_node *np)
724{
725 int i;
726
727 if (arch_timers_present & ARCH_CP15_TIMER) {
728 pr_warn("arch_timer: multiple nodes in dt, skipping\n");
729 return;
730 }
731
732 arch_timers_present |= ARCH_CP15_TIMER;
733 for (i = PHYS_SECURE_PPI; i < MAX_TIMER_PPI; i++)
734 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
735
736 arch_timer_detect_rate(NULL, np);
737
738 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
739
740 /*
741 * If we cannot rely on firmware initializing the timer registers then
742 * we should use the physical timers instead.
743 */
744 if (IS_ENABLED(CONFIG_ARM) &&
745 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
746 arch_timer_use_virtual = false;
747
748 arch_timer_init();
749}
750CLOCKSOURCE_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
751CLOCKSOURCE_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -0700752
753static void __init arch_timer_mem_init(struct device_node *np)
754{
755 struct device_node *frame, *best_frame = NULL;
756 void __iomem *cntctlbase, *base;
757 unsigned int irq;
758 u32 cnttidr;
759
760 arch_timers_present |= ARCH_MEM_TIMER;
761 cntctlbase = of_iomap(np, 0);
762 if (!cntctlbase) {
763 pr_err("arch_timer: Can't find CNTCTLBase\n");
764 return;
765 }
766
767 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -0700768
769 /*
770 * Try to find a virtual capable frame. Otherwise fall back to a
771 * physical capable frame.
772 */
773 for_each_available_child_of_node(np, frame) {
774 int n;
Robin Murphye392d602016-02-01 12:00:48 +0000775 u32 cntacr;
Stephen Boyd22006992013-07-18 16:59:32 -0700776
777 if (of_property_read_u32(frame, "frame-number", &n)) {
778 pr_err("arch_timer: Missing frame-number\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700779 of_node_put(frame);
Robin Murphye392d602016-02-01 12:00:48 +0000780 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700781 }
782
Robin Murphye392d602016-02-01 12:00:48 +0000783 /* Try enabling everything, and see what sticks */
784 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
785 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
786 writel_relaxed(cntacr, cntctlbase + CNTACR(n));
787 cntacr = readl_relaxed(cntctlbase + CNTACR(n));
788
789 if ((cnttidr & CNTTIDR_VIRT(n)) &&
790 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -0700791 of_node_put(best_frame);
792 best_frame = frame;
793 arch_timer_mem_use_virtual = true;
794 break;
795 }
Robin Murphye392d602016-02-01 12:00:48 +0000796
797 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
798 continue;
799
Stephen Boyd22006992013-07-18 16:59:32 -0700800 of_node_put(best_frame);
801 best_frame = of_node_get(frame);
802 }
803
804 base = arch_counter_base = of_iomap(best_frame, 0);
805 if (!base) {
806 pr_err("arch_timer: Can't map frame's registers\n");
Robin Murphye392d602016-02-01 12:00:48 +0000807 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700808 }
809
810 if (arch_timer_mem_use_virtual)
811 irq = irq_of_parse_and_map(best_frame, 1);
812 else
813 irq = irq_of_parse_and_map(best_frame, 0);
Robin Murphye392d602016-02-01 12:00:48 +0000814
Stephen Boyd22006992013-07-18 16:59:32 -0700815 if (!irq) {
816 pr_err("arch_timer: Frame missing %s irq",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200817 arch_timer_mem_use_virtual ? "virt" : "phys");
Robin Murphye392d602016-02-01 12:00:48 +0000818 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700819 }
820
821 arch_timer_detect_rate(base, np);
822 arch_timer_mem_register(base, irq);
823 arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +0000824out:
825 iounmap(cntctlbase);
826 of_node_put(best_frame);
Stephen Boyd22006992013-07-18 16:59:32 -0700827}
828CLOCKSOURCE_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
829 arch_timer_mem_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000830
831#ifdef CONFIG_ACPI
832static int __init map_generic_timer_interrupt(u32 interrupt, u32 flags)
833{
834 int trigger, polarity;
835
836 if (!interrupt)
837 return 0;
838
839 trigger = (flags & ACPI_GTDT_INTERRUPT_MODE) ? ACPI_EDGE_SENSITIVE
840 : ACPI_LEVEL_SENSITIVE;
841
842 polarity = (flags & ACPI_GTDT_INTERRUPT_POLARITY) ? ACPI_ACTIVE_LOW
843 : ACPI_ACTIVE_HIGH;
844
845 return acpi_register_gsi(NULL, interrupt, trigger, polarity);
846}
847
848/* Initialize per-processor generic timer */
849static int __init arch_timer_acpi_init(struct acpi_table_header *table)
850{
851 struct acpi_table_gtdt *gtdt;
852
853 if (arch_timers_present & ARCH_CP15_TIMER) {
854 pr_warn("arch_timer: already initialized, skipping\n");
855 return -EINVAL;
856 }
857
858 gtdt = container_of(table, struct acpi_table_gtdt, header);
859
860 arch_timers_present |= ARCH_CP15_TIMER;
861
862 arch_timer_ppi[PHYS_SECURE_PPI] =
863 map_generic_timer_interrupt(gtdt->secure_el1_interrupt,
864 gtdt->secure_el1_flags);
865
866 arch_timer_ppi[PHYS_NONSECURE_PPI] =
867 map_generic_timer_interrupt(gtdt->non_secure_el1_interrupt,
868 gtdt->non_secure_el1_flags);
869
870 arch_timer_ppi[VIRT_PPI] =
871 map_generic_timer_interrupt(gtdt->virtual_timer_interrupt,
872 gtdt->virtual_timer_flags);
873
874 arch_timer_ppi[HYP_PPI] =
875 map_generic_timer_interrupt(gtdt->non_secure_el2_interrupt,
876 gtdt->non_secure_el2_flags);
877
878 /* Get the frequency from CNTFRQ */
879 arch_timer_detect_rate(NULL, NULL);
880
881 /* Always-on capability */
882 arch_timer_c3stop = !(gtdt->non_secure_el1_flags & ACPI_GTDT_ALWAYS_ON);
883
884 arch_timer_init();
885 return 0;
886}
Marc Zyngierae281cb2015-09-28 15:49:17 +0100887CLOCKSOURCE_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000888#endif