blob: 8de1d71164615bf976e0574046d8b38c17597792 [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Nikita Yushchenko0759c882017-08-24 09:32:11 +030042 ds_1341,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070043 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070044 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070045 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070046 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080047 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070048 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020049 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070050 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070051 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070052};
53
David Brownell1abb0dc2006-06-25 05:48:17 -070054
55/* RTC registers don't differ much, except for the century flag */
56#define DS1307_REG_SECS 0x00 /* 00-59 */
57# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070058# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080059# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070060#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070061# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070062#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070063# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
64# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070065# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
66# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
67#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080068# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070069#define DS1307_REG_MDAY 0x04 /* 01-31 */
70#define DS1307_REG_MONTH 0x05 /* 01-12 */
71# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
72#define DS1307_REG_YEAR 0x06 /* 00-99 */
73
David Anders40ce9722012-03-23 15:02:37 -070074/*
75 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070076 * start at 7, and they differ a LOT. Only control and status matter for
77 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070078 */
David Brownell045e0e82007-07-17 04:04:55 -070079#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070080# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070081# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070082# define DS1307_BIT_SQWE 0x10
83# define DS1307_BIT_RS1 0x02
84# define DS1307_BIT_RS0 0x01
85#define DS1337_REG_CONTROL 0x0e
86# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070087# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070088# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070089# define DS1337_BIT_RS2 0x10
90# define DS1337_BIT_RS1 0x08
91# define DS1337_BIT_INTCN 0x04
92# define DS1337_BIT_A2IE 0x02
93# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070094#define DS1340_REG_CONTROL 0x07
95# define DS1340_BIT_OUT 0x80
96# define DS1340_BIT_FT 0x40
97# define DS1340_BIT_CALIB_SIGN 0x20
98# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070099#define DS1340_REG_FLAG 0x09
100# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700101#define DS1337_REG_STATUS 0x0f
102# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900103# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700104# define DS1337_BIT_A2I 0x02
105# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700106#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700107
108#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700109
Matthias Fuchsa2166852009-03-31 15:24:58 -0700110#define RX8025_REG_CTRL1 0x0e
111# define RX8025_BIT_2412 0x20
112#define RX8025_REG_CTRL2 0x0f
113# define RX8025_BIT_PON 0x10
114# define RX8025_BIT_VDET 0x40
115# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700116
117
118struct ds1307 {
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200119 struct nvmem_config nvmem_cfg;
David Brownell1abb0dc2006-06-25 05:48:17 -0700120 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700121 unsigned long flags;
122#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
123#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100124 struct device *dev;
125 struct regmap *regmap;
126 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700127 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900128#ifdef CONFIG_COMMON_CLK
129 struct clk_hw clks[2];
130#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700131};
132
David Brownell045e0e82007-07-17 04:04:55 -0700133struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700134 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700135 u16 nvram_offset;
136 u16 nvram_size;
Heiner Kallweite5531702017-07-12 07:49:47 +0200137 u8 offset; /* register's offset */
Heiner Kallweite48585d2017-06-05 17:57:33 +0200138 u8 century_reg;
139 u8 century_enable_bit;
140 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200141 u8 bbsqi_bit;
Heiner Kallweit45947122017-07-12 07:49:41 +0200142 irq_handler_t irq_handler;
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200143 const struct rtc_class_ops *rtc_ops;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700144 u16 trickle_charger_reg;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100145 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
146 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700147};
148
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200149static int ds1307_get_time(struct device *dev, struct rtc_time *t);
150static int ds1307_set_time(struct device *dev, struct rtc_time *t);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100151static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Heiner Kallweit45947122017-07-12 07:49:41 +0200152static irqreturn_t rx8130_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200153static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
154static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
155static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
Heiner Kallweit45947122017-07-12 07:49:41 +0200156static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200157static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
158static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
159static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
160
161static const struct rtc_class_ops rx8130_rtc_ops = {
162 .read_time = ds1307_get_time,
163 .set_time = ds1307_set_time,
164 .read_alarm = rx8130_read_alarm,
165 .set_alarm = rx8130_set_alarm,
166 .alarm_irq_enable = rx8130_alarm_irq_enable,
167};
168
169static const struct rtc_class_ops mcp794xx_rtc_ops = {
170 .read_time = ds1307_get_time,
171 .set_time = ds1307_set_time,
172 .read_alarm = mcp794xx_read_alarm,
173 .set_alarm = mcp794xx_set_alarm,
174 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
175};
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700176
Heiner Kallweit7624df42017-07-12 07:49:33 +0200177static const struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700178 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700179 .nvram_offset = 8,
180 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700181 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200182 [ds_1308] = {
183 .nvram_offset = 8,
184 .nvram_size = 56,
185 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700186 [ds_1337] = {
187 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200188 .century_reg = DS1307_REG_MONTH,
189 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700190 },
191 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700192 .nvram_offset = 8,
193 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700194 },
195 [ds_1339] = {
196 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200197 .century_reg = DS1307_REG_MONTH,
198 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200199 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700200 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700201 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700202 },
203 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200204 .century_reg = DS1307_REG_HOUR,
205 .century_enable_bit = DS1340_BIT_CENTURY_EN,
206 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700207 .trickle_charger_reg = 0x08,
208 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300209 [ds_1341] = {
210 .century_reg = DS1307_REG_MONTH,
211 .century_bit = DS1337_BIT_CENTURY,
212 },
Wolfram Sangeb86c302012-05-29 15:07:38 -0700213 [ds_1388] = {
Heiner Kallweite5531702017-07-12 07:49:47 +0200214 .offset = 1,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700215 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700216 },
217 [ds_3231] = {
218 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200219 .century_reg = DS1307_REG_MONTH,
220 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200221 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700222 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200223 [rx_8130] = {
224 .alarm = 1,
225 /* this is battery backed SRAM */
226 .nvram_offset = 0x20,
227 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
Heiner Kallweite5531702017-07-12 07:49:47 +0200228 .offset = 0x10,
Heiner Kallweit45947122017-07-12 07:49:41 +0200229 .irq_handler = rx8130_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200230 .rtc_ops = &rx8130_rtc_ops,
Marek Vasutee0981b2017-06-18 22:55:28 +0200231 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800232 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700233 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700234 /* this is battery backed SRAM */
235 .nvram_offset = 0x20,
236 .nvram_size = 0x40,
Heiner Kallweit45947122017-07-12 07:49:41 +0200237 .irq_handler = mcp794xx_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200238 .rtc_ops = &mcp794xx_rtc_ops,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700239 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700240};
David Brownell045e0e82007-07-17 04:04:55 -0700241
Jean Delvare3760f732008-04-29 23:11:40 +0200242static const struct i2c_device_id ds1307_id[] = {
243 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200244 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200245 { "ds1337", ds_1337 },
246 { "ds1338", ds_1338 },
247 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700248 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200249 { "ds1340", ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300250 { "ds1341", ds_1341 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700251 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700252 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200253 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800254 { "mcp7940x", mcp794xx },
255 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700256 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700257 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200258 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200259 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200260 { }
261};
262MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700263
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300264#ifdef CONFIG_OF
265static const struct of_device_id ds1307_of_match[] = {
266 {
267 .compatible = "dallas,ds1307",
268 .data = (void *)ds_1307
269 },
270 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200271 .compatible = "dallas,ds1308",
272 .data = (void *)ds_1308
273 },
274 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300275 .compatible = "dallas,ds1337",
276 .data = (void *)ds_1337
277 },
278 {
279 .compatible = "dallas,ds1338",
280 .data = (void *)ds_1338
281 },
282 {
283 .compatible = "dallas,ds1339",
284 .data = (void *)ds_1339
285 },
286 {
287 .compatible = "dallas,ds1388",
288 .data = (void *)ds_1388
289 },
290 {
291 .compatible = "dallas,ds1340",
292 .data = (void *)ds_1340
293 },
294 {
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300295 .compatible = "dallas,ds1341",
296 .data = (void *)ds_1341
297 },
298 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300299 .compatible = "maxim,ds3231",
300 .data = (void *)ds_3231
301 },
302 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200303 .compatible = "st,m41t0",
304 .data = (void *)m41t00
305 },
306 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300307 .compatible = "st,m41t00",
308 .data = (void *)m41t00
309 },
310 {
311 .compatible = "microchip,mcp7940x",
312 .data = (void *)mcp794xx
313 },
314 {
315 .compatible = "microchip,mcp7941x",
316 .data = (void *)mcp794xx
317 },
318 {
319 .compatible = "pericom,pt7c4338",
320 .data = (void *)ds_1307
321 },
322 {
323 .compatible = "epson,rx8025",
324 .data = (void *)rx_8025
325 },
326 {
327 .compatible = "isil,isl12057",
328 .data = (void *)ds_1337
329 },
330 { }
331};
332MODULE_DEVICE_TABLE(of, ds1307_of_match);
333#endif
334
Tin Huynh9c19b892016-11-30 09:57:31 +0700335#ifdef CONFIG_ACPI
336static const struct acpi_device_id ds1307_acpi_ids[] = {
337 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200338 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700339 { .id = "DS1337", .driver_data = ds_1337 },
340 { .id = "DS1338", .driver_data = ds_1338 },
341 { .id = "DS1339", .driver_data = ds_1339 },
342 { .id = "DS1388", .driver_data = ds_1388 },
343 { .id = "DS1340", .driver_data = ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300344 { .id = "DS1341", .driver_data = ds_1341 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700345 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700346 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700347 { .id = "M41T00", .driver_data = m41t00 },
348 { .id = "MCP7940X", .driver_data = mcp794xx },
349 { .id = "MCP7941X", .driver_data = mcp794xx },
350 { .id = "PT7C4338", .driver_data = ds_1307 },
351 { .id = "RX8025", .driver_data = rx_8025 },
352 { .id = "ISL12057", .driver_data = ds_1337 },
353 { }
354};
355MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
356#endif
357
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700358/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700359 * The ds1337 and ds1339 both have two alarms, but we only use the first
360 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
361 * signal; ds1339 chips have only one alarm signal.
362 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500363static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700364{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100365 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500366 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200367 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700368
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700369 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100370 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
371 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700372 goto out;
373
374 if (stat & DS1337_BIT_A1I) {
375 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100376 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700377
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200378 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
379 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100380 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700381 goto out;
382
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700383 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700384 }
385
386out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700387 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700388
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700389 return IRQ_HANDLED;
390}
391
392/*----------------------------------------------------------------------*/
393
David Brownell1abb0dc2006-06-25 05:48:17 -0700394static int ds1307_get_time(struct device *dev, struct rtc_time *t)
395{
396 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100397 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200398 const struct chip_desc *chip = &chips[ds1307->type];
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200399 u8 regs[7];
David Brownell1abb0dc2006-06-25 05:48:17 -0700400
David Brownell045e0e82007-07-17 04:04:55 -0700401 /* read the RTC date and time registers all at once */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200402 ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
403 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100404 if (ret) {
405 dev_err(dev, "%s error %d\n", "read", ret);
406 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700407 }
408
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200409 dev_dbg(dev, "%s: %7ph\n", "read", regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700410
Stefan Agner8566f702017-03-23 16:54:57 -0700411 /* if oscillator fail bit is set, no data can be trusted */
412 if (ds1307->type == m41t0 &&
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200413 regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
Stefan Agner8566f702017-03-23 16:54:57 -0700414 dev_warn_once(dev, "oscillator failed, set time!\n");
415 return -EINVAL;
416 }
417
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200418 t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
419 t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
420 tmp = regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700421 t->tm_hour = bcd2bin(tmp);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200422 t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
423 t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
424 tmp = regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700425 t->tm_mon = bcd2bin(tmp) - 1;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200426 t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700427
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200428 if (regs[chip->century_reg] & chip->century_bit &&
Heiner Kallweite48585d2017-06-05 17:57:33 +0200429 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
430 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200431
David Brownell1abb0dc2006-06-25 05:48:17 -0700432 dev_dbg(dev, "%s secs=%d, mins=%d, "
433 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
434 "read", t->tm_sec, t->tm_min,
435 t->tm_hour, t->tm_mday,
436 t->tm_mon, t->tm_year, t->tm_wday);
437
David Brownell045e0e82007-07-17 04:04:55 -0700438 /* initial clock setting can be undefined */
439 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700440}
441
442static int ds1307_set_time(struct device *dev, struct rtc_time *t)
443{
444 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200445 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700446 int result;
447 int tmp;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200448 u8 regs[7];
David Brownell1abb0dc2006-06-25 05:48:17 -0700449
450 dev_dbg(dev, "%s secs=%d, mins=%d, "
451 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400452 "write", t->tm_sec, t->tm_min,
453 t->tm_hour, t->tm_mday,
454 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700455
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200456 if (t->tm_year < 100)
457 return -EINVAL;
458
Heiner Kallweite48585d2017-06-05 17:57:33 +0200459#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
460 if (t->tm_year > (chip->century_bit ? 299 : 199))
461 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200462#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200463 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200464 return -EINVAL;
465#endif
466
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200467 regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
468 regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
469 regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
470 regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
471 regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
472 regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700473
474 /* assume 20YY not 19YY */
475 tmp = t->tm_year - 100;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200476 regs[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700477
Heiner Kallweite48585d2017-06-05 17:57:33 +0200478 if (chip->century_enable_bit)
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200479 regs[chip->century_reg] |= chip->century_enable_bit;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200480 if (t->tm_year > 199 && chip->century_bit)
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200481 regs[chip->century_reg] |= chip->century_bit;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200482
483 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700484 /*
485 * these bits were cleared when preparing the date/time
486 * values and need to be set again before writing the
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200487 * regsfer out to the device.
David Anders40ce9722012-03-23 15:02:37 -0700488 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200489 regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
490 regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700491 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700492
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200493 dev_dbg(dev, "%s: %7ph\n", "write", regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700494
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200495 result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
496 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100497 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800498 dev_err(dev, "%s error %d\n", "write", result);
499 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700500 }
501 return 0;
502}
503
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800504static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700505{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100506 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700507 int ret;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200508 u8 regs[9];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700509
510 if (!test_bit(HAS_ALARM, &ds1307->flags))
511 return -EINVAL;
512
513 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100514 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200515 regs, sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100516 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700517 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100518 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700519 }
520
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100521 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200522 &regs[0], &regs[4], &regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700523
David Anders40ce9722012-03-23 15:02:37 -0700524 /*
525 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700526 * and that all four fields are checked matches
527 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200528 t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
529 t->time.tm_min = bcd2bin(regs[1] & 0x7f);
530 t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
531 t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700532
533 /* ... and status */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200534 t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
535 t->pending = !!(regs[8] & DS1337_BIT_A1I);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700536
537 dev_dbg(dev, "%s secs=%d, mins=%d, "
538 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
539 "alarm read", t->time.tm_sec, t->time.tm_min,
540 t->time.tm_hour, t->time.tm_mday,
541 t->enabled, t->pending);
542
543 return 0;
544}
545
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800546static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700547{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100548 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200549 unsigned char regs[9];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700550 u8 control, status;
551 int ret;
552
553 if (!test_bit(HAS_ALARM, &ds1307->flags))
554 return -EINVAL;
555
556 dev_dbg(dev, "%s secs=%d, mins=%d, "
557 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
558 "alarm set", t->time.tm_sec, t->time.tm_min,
559 t->time.tm_hour, t->time.tm_mday,
560 t->enabled, t->pending);
561
562 /* read current status of both alarms and the chip */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200563 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
564 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100565 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700566 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100567 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700568 }
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200569 control = regs[7];
570 status = regs[8];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700571
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100572 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200573 &regs[0], &regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700574
575 /* set ALARM1, using 24 hour and day-of-month modes */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200576 regs[0] = bin2bcd(t->time.tm_sec);
577 regs[1] = bin2bcd(t->time.tm_min);
578 regs[2] = bin2bcd(t->time.tm_hour);
579 regs[3] = bin2bcd(t->time.tm_mday);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700580
581 /* set ALARM2 to non-garbage */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200582 regs[4] = 0;
583 regs[5] = 0;
584 regs[6] = 0;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700585
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200586 /* disable alarms */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200587 regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
588 regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700589
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200590 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
591 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100592 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700593 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800594 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700595 }
596
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200597 /* optionally enable ALARM1 */
598 if (t->enabled) {
599 dev_dbg(dev, "alarm IRQ armed\n");
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200600 regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
601 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200602 }
603
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700604 return 0;
605}
606
John Stultz16380c12011-02-02 17:02:41 -0800607static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700608{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100609 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700610
John Stultz16380c12011-02-02 17:02:41 -0800611 if (!test_bit(HAS_ALARM, &ds1307->flags))
612 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700613
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200614 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
615 DS1337_BIT_A1IE,
616 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700617}
618
David Brownellff8371a2006-09-30 23:28:17 -0700619static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700620 .read_time = ds1307_get_time,
621 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800622 .read_alarm = ds1337_read_alarm,
623 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800624 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700625};
626
David Brownell682d73f2007-11-14 16:58:32 -0800627/*----------------------------------------------------------------------*/
628
Simon Guinot1d1945d2014-04-03 14:49:55 -0700629/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200630 * Alarm support for rx8130 devices.
631 */
632
633#define RX8130_REG_ALARM_MIN 0x07
634#define RX8130_REG_ALARM_HOUR 0x08
635#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
636#define RX8130_REG_EXTENSION 0x0c
637#define RX8130_REG_EXTENSION_WADA (1 << 3)
638#define RX8130_REG_FLAG 0x0d
639#define RX8130_REG_FLAG_AF (1 << 3)
640#define RX8130_REG_CONTROL0 0x0e
641#define RX8130_REG_CONTROL0_AIE (1 << 3)
642
643static irqreturn_t rx8130_irq(int irq, void *dev_id)
644{
645 struct ds1307 *ds1307 = dev_id;
646 struct mutex *lock = &ds1307->rtc->ops_lock;
647 u8 ctl[3];
648 int ret;
649
650 mutex_lock(lock);
651
652 /* Read control registers. */
653 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
654 if (ret < 0)
655 goto out;
656 if (!(ctl[1] & RX8130_REG_FLAG_AF))
657 goto out;
658 ctl[1] &= ~RX8130_REG_FLAG_AF;
659 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
660
661 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
662 if (ret < 0)
663 goto out;
664
665 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
666
667out:
668 mutex_unlock(lock);
669
670 return IRQ_HANDLED;
671}
672
673static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
674{
675 struct ds1307 *ds1307 = dev_get_drvdata(dev);
676 u8 ald[3], ctl[3];
677 int ret;
678
679 if (!test_bit(HAS_ALARM, &ds1307->flags))
680 return -EINVAL;
681
682 /* Read alarm registers. */
683 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
684 if (ret < 0)
685 return ret;
686
687 /* Read control registers. */
688 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
689 if (ret < 0)
690 return ret;
691
692 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
693 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
694
695 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
696 t->time.tm_sec = -1;
697 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
698 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
699 t->time.tm_wday = -1;
700 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
701 t->time.tm_mon = -1;
702 t->time.tm_year = -1;
703 t->time.tm_yday = -1;
704 t->time.tm_isdst = -1;
705
706 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
707 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
708 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
709
710 return 0;
711}
712
713static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
714{
715 struct ds1307 *ds1307 = dev_get_drvdata(dev);
716 u8 ald[3], ctl[3];
717 int ret;
718
719 if (!test_bit(HAS_ALARM, &ds1307->flags))
720 return -EINVAL;
721
722 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
723 "enabled=%d pending=%d\n", __func__,
724 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
725 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
726 t->enabled, t->pending);
727
728 /* Read control registers. */
729 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
730 if (ret < 0)
731 return ret;
732
733 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
734 ctl[1] |= RX8130_REG_FLAG_AF;
735 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
736
737 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
738 if (ret < 0)
739 return ret;
740
741 /* Hardware alarm precision is 1 minute! */
742 ald[0] = bin2bcd(t->time.tm_min);
743 ald[1] = bin2bcd(t->time.tm_hour);
744 ald[2] = bin2bcd(t->time.tm_mday);
745
746 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
747 if (ret < 0)
748 return ret;
749
750 if (!t->enabled)
751 return 0;
752
753 ctl[2] |= RX8130_REG_CONTROL0_AIE;
754
755 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
756}
757
758static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
759{
760 struct ds1307 *ds1307 = dev_get_drvdata(dev);
761 int ret, reg;
762
763 if (!test_bit(HAS_ALARM, &ds1307->flags))
764 return -EINVAL;
765
766 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
767 if (ret < 0)
768 return ret;
769
770 if (enabled)
771 reg |= RX8130_REG_CONTROL0_AIE;
772 else
773 reg &= ~RX8130_REG_CONTROL0_AIE;
774
775 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
776}
777
Marek Vasutee0981b2017-06-18 22:55:28 +0200778/*----------------------------------------------------------------------*/
779
780/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800781 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700782 */
783
Keerthye29385f2016-06-01 16:19:07 +0530784#define MCP794XX_REG_WEEKDAY 0x3
785#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800786#define MCP794XX_REG_CONTROL 0x07
787# define MCP794XX_BIT_ALM0_EN 0x10
788# define MCP794XX_BIT_ALM1_EN 0x20
789#define MCP794XX_REG_ALARM0_BASE 0x0a
790#define MCP794XX_REG_ALARM0_CTRL 0x0d
791#define MCP794XX_REG_ALARM1_BASE 0x11
792#define MCP794XX_REG_ALARM1_CTRL 0x14
793# define MCP794XX_BIT_ALMX_IF (1 << 3)
794# define MCP794XX_BIT_ALMX_C0 (1 << 4)
795# define MCP794XX_BIT_ALMX_C1 (1 << 5)
796# define MCP794XX_BIT_ALMX_C2 (1 << 6)
797# define MCP794XX_BIT_ALMX_POL (1 << 7)
798# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
799 MCP794XX_BIT_ALMX_C1 | \
800 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700801
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500802static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700803{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100804 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500805 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700806 int reg, ret;
807
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500808 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700809
810 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100811 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
812 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700813 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800814 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700815 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800816 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100817 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
818 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700819 goto out;
820
821 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200822 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
823 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100824 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700825 goto out;
826
827 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
828
829out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500830 mutex_unlock(lock);
831
832 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700833}
834
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800835static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700836{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100837 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200838 u8 regs[10];
Simon Guinot1d1945d2014-04-03 14:49:55 -0700839 int ret;
840
841 if (!test_bit(HAS_ALARM, &ds1307->flags))
842 return -EINVAL;
843
844 /* Read control and alarm 0 registers. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200845 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
846 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100847 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700848 return ret;
849
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800850 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700851
852 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200853 t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
854 t->time.tm_min = bcd2bin(regs[4] & 0x7f);
855 t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
856 t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
857 t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
858 t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700859 t->time.tm_year = -1;
860 t->time.tm_yday = -1;
861 t->time.tm_isdst = -1;
862
863 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
864 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
865 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
866 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200867 !!(regs[6] & MCP794XX_BIT_ALMX_POL),
868 !!(regs[6] & MCP794XX_BIT_ALMX_IF),
869 (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700870
871 return 0;
872}
873
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800874static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700875{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100876 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200877 unsigned char regs[10];
Simon Guinot1d1945d2014-04-03 14:49:55 -0700878 int ret;
879
880 if (!test_bit(HAS_ALARM, &ds1307->flags))
881 return -EINVAL;
882
883 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
884 "enabled=%d pending=%d\n", __func__,
885 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
886 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
887 t->enabled, t->pending);
888
889 /* Read control and alarm 0 registers. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200890 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
891 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100892 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700893 return ret;
894
895 /* Set alarm 0, using 24-hour and day-of-month modes. */
896 regs[3] = bin2bcd(t->time.tm_sec);
897 regs[4] = bin2bcd(t->time.tm_min);
898 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300899 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700900 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300901 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700902
903 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800904 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700905 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800906 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500907 /* Disable interrupt. We will not enable until completely programmed */
908 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700909
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200910 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
911 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100912 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700913 return ret;
914
Nishanth Menone3edd672015-04-20 19:51:34 -0500915 if (!t->enabled)
916 return 0;
917 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100918 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700919}
920
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800921static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700922{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100923 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700924
925 if (!test_bit(HAS_ALARM, &ds1307->flags))
926 return -EINVAL;
927
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200928 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
929 MCP794XX_BIT_ALM0_EN,
930 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700931}
932
Simon Guinot1d1945d2014-04-03 14:49:55 -0700933/*----------------------------------------------------------------------*/
934
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200935static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
936 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800937{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200938 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200939 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800940
Heiner Kallweit969fa072017-07-12 07:49:54 +0200941 return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200942 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800943}
944
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200945static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
946 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800947{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200948 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200949 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800950
Heiner Kallweit969fa072017-07-12 07:49:54 +0200951 return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200952 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800953}
954
David Brownell682d73f2007-11-14 16:58:32 -0800955/*----------------------------------------------------------------------*/
956
Heiner Kallweit11e58902017-03-10 18:52:34 +0100957static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700958 uint32_t ohms, bool diode)
959{
960 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
961 DS1307_TRICKLE_CHARGER_NO_DIODE;
962
963 switch (ohms) {
964 case 250:
965 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
966 break;
967 case 2000:
968 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
969 break;
970 case 4000:
971 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
972 break;
973 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100974 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700975 "Unsupported ohm value %u in dt\n", ohms);
976 return 0;
977 }
978 return setup;
979}
980
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200981static u8 ds1307_trickle_init(struct ds1307 *ds1307,
Heiner Kallweit7624df42017-07-12 07:49:33 +0200982 const struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700983{
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200984 uint32_t ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700985 bool diode = true;
986
987 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200988 return 0;
989
Heiner Kallweit11e58902017-03-10 18:52:34 +0100990 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
991 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200992 return 0;
993
Heiner Kallweit11e58902017-03-10 18:52:34 +0100994 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700995 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200996
997 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700998}
999
Akinobu Mita445c0202016-01-25 00:22:16 +09001000/*----------------------------------------------------------------------*/
1001
1002#ifdef CONFIG_RTC_DRV_DS1307_HWMON
1003
1004/*
1005 * Temperature sensor support for ds3231 devices.
1006 */
1007
1008#define DS3231_REG_TEMPERATURE 0x11
1009
1010/*
1011 * A user-initiated temperature conversion is not started by this function,
1012 * so the temperature is updated once every 64 seconds.
1013 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001014static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +09001015{
1016 struct ds1307 *ds1307 = dev_get_drvdata(dev);
1017 u8 temp_buf[2];
1018 s16 temp;
1019 int ret;
1020
Heiner Kallweit11e58902017-03-10 18:52:34 +01001021 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1022 temp_buf, sizeof(temp_buf));
1023 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +09001024 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +09001025 /*
1026 * Temperature is represented as a 10-bit code with a resolution of
1027 * 0.25 degree celsius and encoded in two's complement format.
1028 */
1029 temp = (temp_buf[0] << 8) | temp_buf[1];
1030 temp >>= 6;
1031 *mC = temp * 250;
1032
1033 return 0;
1034}
1035
1036static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1037 struct device_attribute *attr, char *buf)
1038{
1039 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001040 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001041
1042 ret = ds3231_hwmon_read_temp(dev, &temp);
1043 if (ret)
1044 return ret;
1045
1046 return sprintf(buf, "%d\n", temp);
1047}
1048static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1049 NULL, 0);
1050
1051static struct attribute *ds3231_hwmon_attrs[] = {
1052 &sensor_dev_attr_temp1_input.dev_attr.attr,
1053 NULL,
1054};
1055ATTRIBUTE_GROUPS(ds3231_hwmon);
1056
1057static void ds1307_hwmon_register(struct ds1307 *ds1307)
1058{
1059 struct device *dev;
1060
1061 if (ds1307->type != ds_3231)
1062 return;
1063
Heiner Kallweit11e58902017-03-10 18:52:34 +01001064 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001065 ds1307, ds3231_hwmon_groups);
1066 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001067 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1068 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001069 }
1070}
1071
1072#else
1073
1074static void ds1307_hwmon_register(struct ds1307 *ds1307)
1075{
1076}
1077
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001078#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1079
1080/*----------------------------------------------------------------------*/
1081
1082/*
1083 * Square-wave output support for DS3231
1084 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1085 */
1086#ifdef CONFIG_COMMON_CLK
1087
1088enum {
1089 DS3231_CLK_SQW = 0,
1090 DS3231_CLK_32KHZ,
1091};
1092
1093#define clk_sqw_to_ds1307(clk) \
1094 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1095#define clk_32khz_to_ds1307(clk) \
1096 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1097
1098static int ds3231_clk_sqw_rates[] = {
1099 1,
1100 1024,
1101 4096,
1102 8192,
1103};
1104
1105static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1106{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001107 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001108 int ret;
1109
1110 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001111 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1112 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001113 mutex_unlock(lock);
1114
1115 return ret;
1116}
1117
1118static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1119 unsigned long parent_rate)
1120{
1121 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001122 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001123 int rate_sel = 0;
1124
Heiner Kallweit11e58902017-03-10 18:52:34 +01001125 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1126 if (ret)
1127 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001128 if (control & DS1337_BIT_RS1)
1129 rate_sel += 1;
1130 if (control & DS1337_BIT_RS2)
1131 rate_sel += 2;
1132
1133 return ds3231_clk_sqw_rates[rate_sel];
1134}
1135
1136static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1137 unsigned long *prate)
1138{
1139 int i;
1140
1141 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1142 if (ds3231_clk_sqw_rates[i] <= rate)
1143 return ds3231_clk_sqw_rates[i];
1144 }
1145
1146 return 0;
1147}
1148
1149static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1150 unsigned long parent_rate)
1151{
1152 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1153 int control = 0;
1154 int rate_sel;
1155
1156 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1157 rate_sel++) {
1158 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1159 break;
1160 }
1161
1162 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1163 return -EINVAL;
1164
1165 if (rate_sel & 1)
1166 control |= DS1337_BIT_RS1;
1167 if (rate_sel & 2)
1168 control |= DS1337_BIT_RS2;
1169
1170 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1171 control);
1172}
1173
1174static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1175{
1176 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1177
1178 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1179}
1180
1181static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1182{
1183 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1184
1185 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1186}
1187
1188static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1189{
1190 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001191 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001192
Heiner Kallweit11e58902017-03-10 18:52:34 +01001193 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1194 if (ret)
1195 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001196
1197 return !(control & DS1337_BIT_INTCN);
1198}
1199
1200static const struct clk_ops ds3231_clk_sqw_ops = {
1201 .prepare = ds3231_clk_sqw_prepare,
1202 .unprepare = ds3231_clk_sqw_unprepare,
1203 .is_prepared = ds3231_clk_sqw_is_prepared,
1204 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1205 .round_rate = ds3231_clk_sqw_round_rate,
1206 .set_rate = ds3231_clk_sqw_set_rate,
1207};
1208
1209static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1210 unsigned long parent_rate)
1211{
1212 return 32768;
1213}
1214
1215static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1216{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001217 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001218 int ret;
1219
1220 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001221 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1222 DS3231_BIT_EN32KHZ,
1223 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001224 mutex_unlock(lock);
1225
1226 return ret;
1227}
1228
1229static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1230{
1231 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1232
1233 return ds3231_clk_32khz_control(ds1307, true);
1234}
1235
1236static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1237{
1238 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1239
1240 ds3231_clk_32khz_control(ds1307, false);
1241}
1242
1243static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1244{
1245 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001246 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001247
Heiner Kallweit11e58902017-03-10 18:52:34 +01001248 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1249 if (ret)
1250 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001251
1252 return !!(status & DS3231_BIT_EN32KHZ);
1253}
1254
1255static const struct clk_ops ds3231_clk_32khz_ops = {
1256 .prepare = ds3231_clk_32khz_prepare,
1257 .unprepare = ds3231_clk_32khz_unprepare,
1258 .is_prepared = ds3231_clk_32khz_is_prepared,
1259 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1260};
1261
1262static struct clk_init_data ds3231_clks_init[] = {
1263 [DS3231_CLK_SQW] = {
1264 .name = "ds3231_clk_sqw",
1265 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001266 },
1267 [DS3231_CLK_32KHZ] = {
1268 .name = "ds3231_clk_32khz",
1269 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001270 },
1271};
1272
1273static int ds3231_clks_register(struct ds1307 *ds1307)
1274{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001275 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001276 struct clk_onecell_data *onecell;
1277 int i;
1278
Heiner Kallweit11e58902017-03-10 18:52:34 +01001279 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001280 if (!onecell)
1281 return -ENOMEM;
1282
1283 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001284 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1285 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001286 if (!onecell->clks)
1287 return -ENOMEM;
1288
1289 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1290 struct clk_init_data init = ds3231_clks_init[i];
1291
1292 /*
1293 * Interrupt signal due to alarm conditions and square-wave
1294 * output share same pin, so don't initialize both.
1295 */
1296 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1297 continue;
1298
1299 /* optional override of the clockname */
1300 of_property_read_string_index(node, "clock-output-names", i,
1301 &init.name);
1302 ds1307->clks[i].init = &init;
1303
Heiner Kallweit11e58902017-03-10 18:52:34 +01001304 onecell->clks[i] = devm_clk_register(ds1307->dev,
1305 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001306 if (IS_ERR(onecell->clks[i]))
1307 return PTR_ERR(onecell->clks[i]);
1308 }
1309
1310 if (!node)
1311 return 0;
1312
1313 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1314
1315 return 0;
1316}
1317
1318static void ds1307_clks_register(struct ds1307 *ds1307)
1319{
1320 int ret;
1321
1322 if (ds1307->type != ds_3231)
1323 return;
1324
1325 ret = ds3231_clks_register(ds1307);
1326 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001327 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1328 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001329 }
1330}
1331
1332#else
1333
1334static void ds1307_clks_register(struct ds1307 *ds1307)
1335{
1336}
1337
1338#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001339
Heiner Kallweit11e58902017-03-10 18:52:34 +01001340static const struct regmap_config regmap_config = {
1341 .reg_bits = 8,
1342 .val_bits = 8,
1343 .max_register = 0x12,
1344};
1345
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001346static int ds1307_probe(struct i2c_client *client,
1347 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001348{
1349 struct ds1307 *ds1307;
1350 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301351 int tmp, wday;
Heiner Kallweit7624df42017-07-12 07:49:33 +02001352 const struct chip_desc *chip;
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001353 bool want_irq;
Michael Lange8bc2a402016-01-21 18:10:16 +01001354 bool ds1307_can_wakeup_device = false;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001355 unsigned char regs[8];
Jingoo Han01ce8932013-11-12 15:10:41 -08001356 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301357 struct rtc_time tm;
1358 unsigned long timestamp;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001359 u8 trickle_charger_setup = 0;
Keerthye29385f2016-06-01 16:19:07 +05301360
Jingoo Hanedca66d2013-07-03 15:07:05 -07001361 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001362 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001363 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001364
Heiner Kallweit11e58902017-03-10 18:52:34 +01001365 dev_set_drvdata(&client->dev, ds1307);
1366 ds1307->dev = &client->dev;
1367 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001368
Heiner Kallweit11e58902017-03-10 18:52:34 +01001369 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1370 if (IS_ERR(ds1307->regmap)) {
1371 dev_err(ds1307->dev, "regmap allocation failed\n");
1372 return PTR_ERR(ds1307->regmap);
1373 }
1374
1375 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001376
1377 if (client->dev.of_node) {
1378 ds1307->type = (enum ds_type)
1379 of_device_get_match_data(&client->dev);
1380 chip = &chips[ds1307->type];
1381 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001382 chip = &chips[id->driver_data];
1383 ds1307->type = id->driver_data;
1384 } else {
1385 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001386
Tin Huynh9c19b892016-11-30 09:57:31 +07001387 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001388 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001389 if (!acpi_id)
1390 return -ENODEV;
1391 chip = &chips[acpi_id->driver_data];
1392 ds1307->type = acpi_id->driver_data;
1393 }
1394
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001395 want_irq = client->irq > 0 && chip->alarm;
1396
Tin Huynh9c19b892016-11-30 09:57:31 +07001397 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001398 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001399 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001400 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001401
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001402 if (trickle_charger_setup && chip->trickle_charger_reg) {
1403 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001404 dev_dbg(ds1307->dev,
1405 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001406 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001407 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001408 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001409 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001410
Michael Lange8bc2a402016-01-21 18:10:16 +01001411#ifdef CONFIG_OF
1412/*
1413 * For devices with no IRQ directly connected to the SoC, the RTC chip
1414 * can be forced as a wakeup source by stating that explicitly in
1415 * the device's .dts file using the "wakeup-source" boolean property.
1416 * If the "wakeup-source" property is set, don't request an IRQ.
1417 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1418 * if supported by the RTC.
1419 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001420 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1421 "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001422 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001423#endif
1424
David Brownell045e0e82007-07-17 04:04:55 -07001425 switch (ds1307->type) {
1426 case ds_1337:
1427 case ds_1339:
Nikita Yushchenko0759c882017-08-24 09:32:11 +03001428 case ds_1341:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001429 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001430 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001431 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001432 regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001433 if (err) {
1434 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001435 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001436 }
1437
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001438 /* oscillator off? turn it on, so clock can tick. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001439 if (regs[0] & DS1337_BIT_nEOSC)
1440 regs[0] &= ~DS1337_BIT_nEOSC;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001441
David Anders40ce9722012-03-23 15:02:37 -07001442 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001443 * Using IRQ or defined as wakeup-source?
1444 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001445 * For some variants, be sure alarms can trigger when we're
1446 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001447 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001448 if (want_irq || ds1307_can_wakeup_device) {
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001449 regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
1450 regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001451 }
1452
Heiner Kallweit11e58902017-03-10 18:52:34 +01001453 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001454 regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001455
1456 /* oscillator fault? clear flag, and warn */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001457 if (regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001458 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001459 regs[1] & ~DS1337_BIT_OSF);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001460 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001461 }
David Brownell045e0e82007-07-17 04:04:55 -07001462 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001463
1464 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001465 err = regmap_bulk_read(ds1307->regmap,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001466 RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001467 if (err) {
1468 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001469 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001470 }
1471
1472 /* oscillator off? turn it on, so clock can tick. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001473 if (!(regs[1] & RX8025_BIT_XST)) {
1474 regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001475 regmap_write(ds1307->regmap,
1476 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001477 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001478 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001479 "oscillator stop detected - SET TIME!\n");
1480 }
1481
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001482 if (regs[1] & RX8025_BIT_PON) {
1483 regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001484 regmap_write(ds1307->regmap,
1485 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001486 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001487 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001488 }
1489
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001490 if (regs[1] & RX8025_BIT_VDET) {
1491 regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001492 regmap_write(ds1307->regmap,
1493 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001494 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001495 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001496 }
1497
1498 /* make sure we are running in 24hour mode */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001499 if (!(regs[0] & RX8025_BIT_2412)) {
Matthias Fuchsa2166852009-03-31 15:24:58 -07001500 u8 hour;
1501
1502 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001503 regmap_write(ds1307->regmap,
1504 RX8025_REG_CTRL1 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001505 regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001506
Heiner Kallweit11e58902017-03-10 18:52:34 +01001507 err = regmap_bulk_read(ds1307->regmap,
1508 RX8025_REG_CTRL1 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001509 regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001510 if (err) {
1511 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001512 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001513 }
1514
1515 /* correct hour */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001516 hour = bcd2bin(regs[DS1307_REG_HOUR]);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001517 if (hour == 12)
1518 hour = 0;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001519 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
Matthias Fuchsa2166852009-03-31 15:24:58 -07001520 hour += 12;
1521
Heiner Kallweit11e58902017-03-10 18:52:34 +01001522 regmap_write(ds1307->regmap,
1523 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001524 }
1525 break;
David Brownell045e0e82007-07-17 04:04:55 -07001526 default:
1527 break;
1528 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001529
1530read_rtc:
1531 /* read RTC registers */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001532 err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
1533 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +01001534 if (err) {
1535 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001536 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001537 }
1538
David Anders40ce9722012-03-23 15:02:37 -07001539 /*
1540 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001541 * specify the extra bits as must-be-zero, but there are
1542 * still a few values that are clearly out-of-range.
1543 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001544 tmp = regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001545 switch (ds1307->type) {
1546 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001547 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001548 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001549 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001550 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001551 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1552 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001553 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001554 }
David Brownell045e0e82007-07-17 04:04:55 -07001555 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001556 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001557 case ds_1338:
1558 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001559 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001560 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001561
1562 /* oscillator fault? clear flag, and warn */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001563 if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001564 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001565 regs[DS1307_REG_CONTROL] &
Heiner Kallweit11e58902017-03-10 18:52:34 +01001566 ~DS1338_BIT_OSF);
1567 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001568 goto read_rtc;
1569 }
David Brownell045e0e82007-07-17 04:04:55 -07001570 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001571 case ds_1340:
1572 /* clock halted? turn it on, so clock can tick. */
1573 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001574 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001575
Heiner Kallweit11e58902017-03-10 18:52:34 +01001576 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1577 if (err) {
1578 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001579 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001580 }
1581
1582 /* oscillator fault? clear flag, and warn */
1583 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001584 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1585 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001586 }
1587 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001588 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001589 /* make sure that the backup battery is enabled */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001590 if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001591 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001592 regs[DS1307_REG_WDAY] |
Heiner Kallweit11e58902017-03-10 18:52:34 +01001593 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001594 }
1595
1596 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001597 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001598 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1599 MCP794XX_BIT_ST);
1600 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001601 goto read_rtc;
1602 }
1603
1604 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001605 default:
David Brownell045e0e82007-07-17 04:04:55 -07001606 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001607 }
David Brownell045e0e82007-07-17 04:04:55 -07001608
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001609 tmp = regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001610 switch (ds1307->type) {
1611 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001612 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001613 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001614 /*
1615 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001616 * systems that will run through year 2100.
1617 */
1618 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001619 case rx_8025:
1620 break;
David Brownellc065f352007-07-17 04:05:10 -07001621 default:
1622 if (!(tmp & DS1307_BIT_12HR))
1623 break;
1624
David Anders40ce9722012-03-23 15:02:37 -07001625 /*
1626 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001627 * take note...
1628 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001629 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001630 if (tmp == 12)
1631 tmp = 0;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001632 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
David Brownellc065f352007-07-17 04:05:10 -07001633 tmp += 12;
Heiner Kallweite5531702017-07-12 07:49:47 +02001634 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001635 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001636 }
1637
Keerthye29385f2016-06-01 16:19:07 +05301638 /*
1639 * Some IPs have weekday reset value = 0x1 which might not correct
1640 * hence compute the wday using the current date/month/year values
1641 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001642 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301643 wday = tm.tm_wday;
1644 timestamp = rtc_tm_to_time64(&tm);
1645 rtc_time64_to_tm(timestamp, &tm);
1646
1647 /*
1648 * Check if reset wday is different from the computed wday
1649 * If different then set the wday which we computed using
1650 * timestamp
1651 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001652 if (wday != tm.tm_wday)
1653 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1654 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1655 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301656
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001657 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001658 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001659 set_bit(HAS_ALARM, &ds1307->flags);
1660 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001661
1662 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
David Brownell1abb0dc2006-06-25 05:48:17 -07001663 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001664 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001665 }
1666
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001667 if (ds1307_can_wakeup_device && !want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001668 dev_info(ds1307->dev,
1669 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001670 /* We cannot support UIE mode if we do not have an IRQ line */
1671 ds1307->rtc->uie_unsupported = 1;
1672 }
1673
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001674 if (want_irq) {
Heiner Kallweit45947122017-07-12 07:49:41 +02001675 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1676 chip->irq_handler ?: ds1307_irq,
Nishanth Menonc5983192015-06-23 11:15:11 -05001677 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001678 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001679 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001680 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001681 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001682 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001683 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001684 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001685 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001686 }
1687
Austin Boyle9eab0a72012-03-23 15:02:38 -07001688 if (chip->nvram_size) {
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001689 ds1307->nvmem_cfg.name = "ds1307_nvram";
1690 ds1307->nvmem_cfg.word_size = 1;
1691 ds1307->nvmem_cfg.stride = 1;
1692 ds1307->nvmem_cfg.size = chip->nvram_size;
1693 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1694 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1695 ds1307->nvmem_cfg.priv = ds1307;
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001696
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001697 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1698 ds1307->rtc->nvram_old_abi = true;
David Brownell682d73f2007-11-14 16:58:32 -08001699 }
1700
Heiner Kallweit1efb98b2017-07-12 07:49:44 +02001701 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001702 err = rtc_register_device(ds1307->rtc);
1703 if (err)
1704 return err;
1705
Akinobu Mita445c0202016-01-25 00:22:16 +09001706 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001707 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001708
David Brownell1abb0dc2006-06-25 05:48:17 -07001709 return 0;
1710
Jingoo Hanedca66d2013-07-03 15:07:05 -07001711exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001712 return err;
1713}
1714
David Brownell1abb0dc2006-06-25 05:48:17 -07001715static struct i2c_driver ds1307_driver = {
1716 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001717 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001718 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001719 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001720 },
David Brownellc065f352007-07-17 04:05:10 -07001721 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001722 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001723};
1724
Axel Lin0abc9202012-03-23 15:02:31 -07001725module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001726
1727MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1728MODULE_LICENSE("GPL");