blob: beba40b08ed1a77761ac376386dad3bd42095646 [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
59#define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070060struct spi_imx_config {
61 unsigned int speed_hz;
62 unsigned int bpw;
63 unsigned int mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +020064 u8 cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070065};
66
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020067enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080068 IMX1_CSPI,
69 IMX21_CSPI,
70 IMX27_CSPI,
71 IMX31_CSPI,
72 IMX35_CSPI, /* CSPI on all i.mx except above */
73 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074};
75
76struct spi_imx_data;
77
78struct spi_imx_devtype_data {
79 void (*intctrl)(struct spi_imx_data *, int);
80 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
81 void (*trigger)(struct spi_imx_data *);
82 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020083 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080084 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020085};
86
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087struct spi_imx_data {
88 struct spi_bitbang bitbang;
89
90 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020091 void __iomem *base;
Sascha Haueraa29d8402012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070095
96 unsigned int count;
97 void (*tx)(struct spi_imx_data *);
98 void (*rx)(struct spi_imx_data *);
99 void *rx_buf;
100 const void *tx_buf;
101 unsigned int txfifo; /* number of words pushed in tx FIFO */
102
Robin Gongf62cacc2014-09-11 09:18:44 +0800103 /* DMA */
104 unsigned int dma_is_inited;
105 unsigned int dma_finished;
106 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100107 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200111 const struct spi_imx_devtype_data *devtype_data;
Shawn Guoc2387cb2011-07-10 01:16:40 +0800112 int chipselect[0];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
125static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
126{
127 return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
128}
129
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700130#define MXC_SPI_BUF_RX(type) \
131static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
132{ \
133 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
134 \
135 if (spi_imx->rx_buf) { \
136 *(type *)spi_imx->rx_buf = val; \
137 spi_imx->rx_buf += sizeof(type); \
138 } \
139}
140
141#define MXC_SPI_BUF_TX(type) \
142static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
143{ \
144 type val = 0; \
145 \
146 if (spi_imx->tx_buf) { \
147 val = *(type *)spi_imx->tx_buf; \
148 spi_imx->tx_buf += sizeof(type); \
149 } \
150 \
151 spi_imx->count -= sizeof(type); \
152 \
153 writel(val, spi_imx->base + MXC_CSPITXDATA); \
154}
155
156MXC_SPI_BUF_RX(u8)
157MXC_SPI_BUF_TX(u8)
158MXC_SPI_BUF_RX(u16)
159MXC_SPI_BUF_TX(u16)
160MXC_SPI_BUF_RX(u32)
161MXC_SPI_BUF_TX(u32)
162
163/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
164 * (which is currently not the case in this driver)
165 */
166static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
167 256, 384, 512, 768, 1024};
168
169/* MX21, MX27 */
170static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800171 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700172{
Shawn Guo04ee5852011-07-10 01:16:39 +0800173 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700174
175 for (i = 2; i < max; i++)
176 if (fspi * mxc_clkdivs[i] >= fin)
177 return i;
178
179 return max;
180}
181
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200182/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700183static unsigned int spi_imx_clkdiv_2(unsigned int fin,
184 unsigned int fspi)
185{
186 int i, div = 4;
187
188 for (i = 0; i < 7; i++) {
189 if (fspi * div >= fin)
190 return i;
191 div <<= 1;
192 }
193
194 return 7;
195}
196
Robin Gongf62cacc2014-09-11 09:18:44 +0800197static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
198 struct spi_transfer *transfer)
199{
200 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
201
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100202 if (spi_imx->dma_is_inited &&
203 transfer->len > spi_imx->wml * sizeof(u32))
Robin Gongf62cacc2014-09-11 09:18:44 +0800204 return true;
205 return false;
206}
207
Shawn Guo66de7572011-07-10 01:16:37 +0800208#define MX51_ECSPI_CTRL 0x08
209#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
210#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800211#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800212#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
213#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
214#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
215#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
216#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200217
Shawn Guo66de7572011-07-10 01:16:37 +0800218#define MX51_ECSPI_CONFIG 0x0c
219#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
220#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
221#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
222#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200223#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200224
Shawn Guo66de7572011-07-10 01:16:37 +0800225#define MX51_ECSPI_INT 0x10
226#define MX51_ECSPI_INT_TEEN (1 << 0)
227#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200228
Robin Gongf62cacc2014-09-11 09:18:44 +0800229#define MX51_ECSPI_DMA 0x14
230#define MX51_ECSPI_DMA_TX_WML_OFFSET 0
231#define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
232#define MX51_ECSPI_DMA_RX_WML_OFFSET 16
233#define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
234#define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
235#define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
236
237#define MX51_ECSPI_DMA_TEDEN_OFFSET 7
238#define MX51_ECSPI_DMA_RXDEN_OFFSET 23
239#define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
240
Shawn Guo66de7572011-07-10 01:16:37 +0800241#define MX51_ECSPI_STAT 0x18
242#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200243
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200244#define MX51_ECSPI_TESTREG 0x20
245#define MX51_ECSPI_TESTREG_LBC BIT(31)
246
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200247/* MX51 eCSPI */
Marek Vasut6fd8b852013-12-18 18:31:47 +0100248static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
249 unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200250{
251 /*
252 * there are two 4-bit dividers, the pre-divider divides by
253 * $pre, the post-divider by 2^$post
254 */
255 unsigned int pre, post;
256
257 if (unlikely(fspi > fin))
258 return 0;
259
260 post = fls(fin) - fls(fspi);
261 if (fin > fspi << post)
262 post++;
263
264 /* now we have: (fin <= fspi << post) with post being minimal */
265
266 post = max(4U, post) - 4;
267 if (unlikely(post > 0xf)) {
268 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
269 __func__, fspi, fin);
270 return 0xff;
271 }
272
273 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
274
275 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
276 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100277
278 /* Resulting frequency for the SCLK line. */
279 *fres = (fin / (pre + 1)) >> post;
280
Shawn Guo66de7572011-07-10 01:16:37 +0800281 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
282 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200283}
284
Shawn Guo66de7572011-07-10 01:16:37 +0800285static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200286{
287 unsigned val = 0;
288
289 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800290 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200291
292 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800293 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200294
Shawn Guo66de7572011-07-10 01:16:37 +0800295 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200296}
297
Shawn Guo66de7572011-07-10 01:16:37 +0800298static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200299{
Robin Gongf62cacc2014-09-11 09:18:44 +0800300 u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200301
Robin Gongf62cacc2014-09-11 09:18:44 +0800302 if (!spi_imx->usedma)
303 reg |= MX51_ECSPI_CTRL_XCH;
304 else if (!spi_imx->dma_finished)
305 reg |= MX51_ECSPI_CTRL_SMC;
306 else
307 reg &= ~MX51_ECSPI_CTRL_SMC;
Shawn Guo66de7572011-07-10 01:16:37 +0800308 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200309}
310
Shawn Guo66de7572011-07-10 01:16:37 +0800311static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200312 struct spi_imx_config *config)
313{
Robin Gongf62cacc2014-09-11 09:18:44 +0800314 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
315 u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200316 u32 clk = config->speed_hz, delay, reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200317
Sascha Hauerf020c392011-02-08 21:08:59 +0100318 /*
319 * The hardware seems to have a race condition when changing modes. The
320 * current assumption is that the selection of the channel arrives
321 * earlier in the hardware than the mode bits when they are written at
322 * the same time.
323 * So set master mode for all channels as we do not support slave mode.
324 */
Shawn Guo66de7572011-07-10 01:16:37 +0800325 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200326
327 /* set clock speed */
Marek Vasut6fd8b852013-12-18 18:31:47 +0100328 ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200329
330 /* set chip select to use */
Shawn Guo66de7572011-07-10 01:16:37 +0800331 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200332
Shawn Guo66de7572011-07-10 01:16:37 +0800333 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200334
Shawn Guo66de7572011-07-10 01:16:37 +0800335 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200336
337 if (config->mode & SPI_CPHA)
Shawn Guo66de7572011-07-10 01:16:37 +0800338 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300339 else
340 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200341
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200342 if (config->mode & SPI_CPOL) {
Shawn Guo66de7572011-07-10 01:16:37 +0800343 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200344 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300345 } else {
346 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
347 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200348 }
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200349 if (config->mode & SPI_CS_HIGH)
Shawn Guo66de7572011-07-10 01:16:37 +0800350 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300351 else
352 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200353
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200354 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
355 if (config->mode & SPI_LOOP)
356 reg |= MX51_ECSPI_TESTREG_LBC;
357 else
358 reg &= ~MX51_ECSPI_TESTREG_LBC;
359 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
360
Shawn Guo66de7572011-07-10 01:16:37 +0800361 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
362 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200363
Marek Vasut6fd8b852013-12-18 18:31:47 +0100364 /*
365 * Wait until the changes in the configuration register CONFIGREG
366 * propagate into the hardware. It takes exactly one tick of the
367 * SCLK clock, but we will wait two SCLK clock just to be sure. The
368 * effect of the delay it takes for the hardware to apply changes
369 * is noticable if the SCLK clock run very slow. In such a case, if
370 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
371 * be asserted before the SCLK polarity changes, which would disrupt
372 * the SPI communication as the device on the other end would consider
373 * the change of SCLK polarity as a clock tick already.
374 */
375 delay = (2 * 1000000) / clk;
376 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
377 udelay(delay);
378 else /* SCLK is _very_ slow */
379 usleep_range(delay, delay + 10);
380
Robin Gongf62cacc2014-09-11 09:18:44 +0800381 /*
382 * Configure the DMA register: setup the watermark
383 * and enable DMA request.
384 */
385 if (spi_imx->dma_is_inited) {
386 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
387
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100388 rx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
389 tx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
390 rxt_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
Robin Gongf62cacc2014-09-11 09:18:44 +0800391 dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
392 & ~MX51_ECSPI_DMA_RX_WML_MASK
393 & ~MX51_ECSPI_DMA_RXT_WML_MASK)
394 | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
395 |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
396 |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
397 |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
398
399 writel(dma, spi_imx->base + MX51_ECSPI_DMA);
400 }
401
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200402 return 0;
403}
404
Shawn Guo66de7572011-07-10 01:16:37 +0800405static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200406{
Shawn Guo66de7572011-07-10 01:16:37 +0800407 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200408}
409
Shawn Guo66de7572011-07-10 01:16:37 +0800410static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200411{
412 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800413 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200414 readl(spi_imx->base + MXC_CSPIRXDATA);
415}
416
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700417#define MX31_INTREG_TEEN (1 << 0)
418#define MX31_INTREG_RREN (1 << 3)
419
420#define MX31_CSPICTRL_ENABLE (1 << 0)
421#define MX31_CSPICTRL_MASTER (1 << 1)
422#define MX31_CSPICTRL_XCH (1 << 2)
423#define MX31_CSPICTRL_POL (1 << 4)
424#define MX31_CSPICTRL_PHA (1 << 5)
425#define MX31_CSPICTRL_SSCTL (1 << 6)
426#define MX31_CSPICTRL_SSPOL (1 << 7)
427#define MX31_CSPICTRL_BC_SHIFT 8
428#define MX35_CSPICTRL_BL_SHIFT 20
429#define MX31_CSPICTRL_CS_SHIFT 24
430#define MX35_CSPICTRL_CS_SHIFT 12
431#define MX31_CSPICTRL_DR_SHIFT 16
432
433#define MX31_CSPISTATUS 0x14
434#define MX31_STATUS_RR (1 << 3)
435
436/* These functions also work for the i.MX35, but be aware that
437 * the i.MX35 has a slightly different register layout for bits
438 * we do not use here.
439 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200440static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700441{
442 unsigned int val = 0;
443
444 if (enable & MXC_INT_TE)
445 val |= MX31_INTREG_TEEN;
446 if (enable & MXC_INT_RR)
447 val |= MX31_INTREG_RREN;
448
449 writel(val, spi_imx->base + MXC_CSPIINT);
450}
451
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200452static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700453{
454 unsigned int reg;
455
456 reg = readl(spi_imx->base + MXC_CSPICTRL);
457 reg |= MX31_CSPICTRL_XCH;
458 writel(reg, spi_imx->base + MXC_CSPICTRL);
459}
460
Shawn Guo2a64a902011-07-10 01:16:38 +0800461static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700462 struct spi_imx_config *config)
463{
464 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200465 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700466
467 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
468 MX31_CSPICTRL_DR_SHIFT;
469
Shawn Guo04ee5852011-07-10 01:16:39 +0800470 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800471 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
472 reg |= MX31_CSPICTRL_SSCTL;
473 } else {
474 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
475 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700476
477 if (config->mode & SPI_CPHA)
478 reg |= MX31_CSPICTRL_PHA;
479 if (config->mode & SPI_CPOL)
480 reg |= MX31_CSPICTRL_POL;
481 if (config->mode & SPI_CS_HIGH)
482 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200483 if (cs < 0)
Shawn Guo2a64a902011-07-10 01:16:38 +0800484 reg |= (cs + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800485 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
486 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200487
488 writel(reg, spi_imx->base + MXC_CSPICTRL);
489
490 return 0;
491}
492
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200493static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700494{
495 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
496}
497
Shawn Guo2a64a902011-07-10 01:16:38 +0800498static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200499{
500 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800501 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200502 readl(spi_imx->base + MXC_CSPIRXDATA);
503}
504
Shawn Guo3451fb12011-07-10 01:16:36 +0800505#define MX21_INTREG_RR (1 << 4)
506#define MX21_INTREG_TEEN (1 << 9)
507#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700508
Shawn Guo3451fb12011-07-10 01:16:36 +0800509#define MX21_CSPICTRL_POL (1 << 5)
510#define MX21_CSPICTRL_PHA (1 << 6)
511#define MX21_CSPICTRL_SSPOL (1 << 8)
512#define MX21_CSPICTRL_XCH (1 << 9)
513#define MX21_CSPICTRL_ENABLE (1 << 10)
514#define MX21_CSPICTRL_MASTER (1 << 11)
515#define MX21_CSPICTRL_DR_SHIFT 14
516#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700517
Shawn Guo3451fb12011-07-10 01:16:36 +0800518static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700519{
520 unsigned int val = 0;
521
522 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800523 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700524 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800525 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700526
527 writel(val, spi_imx->base + MXC_CSPIINT);
528}
529
Shawn Guo3451fb12011-07-10 01:16:36 +0800530static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700531{
532 unsigned int reg;
533
534 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800535 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700536 writel(reg, spi_imx->base + MXC_CSPICTRL);
537}
538
Shawn Guo3451fb12011-07-10 01:16:36 +0800539static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700540 struct spi_imx_config *config)
541{
Shawn Guo3451fb12011-07-10 01:16:36 +0800542 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200543 int cs = spi_imx->chipselect[config->cs];
Shawn Guo04ee5852011-07-10 01:16:39 +0800544 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700545
Shawn Guo04ee5852011-07-10 01:16:39 +0800546 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800547 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700548 reg |= config->bpw - 1;
549
550 if (config->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800551 reg |= MX21_CSPICTRL_PHA;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700552 if (config->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800553 reg |= MX21_CSPICTRL_POL;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700554 if (config->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800555 reg |= MX21_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200556 if (cs < 0)
Shawn Guo3451fb12011-07-10 01:16:36 +0800557 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700558
559 writel(reg, spi_imx->base + MXC_CSPICTRL);
560
561 return 0;
562}
563
Shawn Guo3451fb12011-07-10 01:16:36 +0800564static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700565{
Shawn Guo3451fb12011-07-10 01:16:36 +0800566 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700567}
568
Shawn Guo3451fb12011-07-10 01:16:36 +0800569static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200570{
571 writel(1, spi_imx->base + MXC_RESET);
572}
573
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700574#define MX1_INTREG_RR (1 << 3)
575#define MX1_INTREG_TEEN (1 << 8)
576#define MX1_INTREG_RREN (1 << 11)
577
578#define MX1_CSPICTRL_POL (1 << 4)
579#define MX1_CSPICTRL_PHA (1 << 5)
580#define MX1_CSPICTRL_XCH (1 << 8)
581#define MX1_CSPICTRL_ENABLE (1 << 9)
582#define MX1_CSPICTRL_MASTER (1 << 10)
583#define MX1_CSPICTRL_DR_SHIFT 13
584
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200585static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700586{
587 unsigned int val = 0;
588
589 if (enable & MXC_INT_TE)
590 val |= MX1_INTREG_TEEN;
591 if (enable & MXC_INT_RR)
592 val |= MX1_INTREG_RREN;
593
594 writel(val, spi_imx->base + MXC_CSPIINT);
595}
596
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200597static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700598{
599 unsigned int reg;
600
601 reg = readl(spi_imx->base + MXC_CSPICTRL);
602 reg |= MX1_CSPICTRL_XCH;
603 writel(reg, spi_imx->base + MXC_CSPICTRL);
604}
605
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200606static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700607 struct spi_imx_config *config)
608{
609 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
610
611 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
612 MX1_CSPICTRL_DR_SHIFT;
613 reg |= config->bpw - 1;
614
615 if (config->mode & SPI_CPHA)
616 reg |= MX1_CSPICTRL_PHA;
617 if (config->mode & SPI_CPOL)
618 reg |= MX1_CSPICTRL_POL;
619
620 writel(reg, spi_imx->base + MXC_CSPICTRL);
621
622 return 0;
623}
624
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200625static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700626{
627 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
628}
629
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200630static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
631{
632 writel(1, spi_imx->base + MXC_RESET);
633}
634
Shawn Guo04ee5852011-07-10 01:16:39 +0800635static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
636 .intctrl = mx1_intctrl,
637 .config = mx1_config,
638 .trigger = mx1_trigger,
639 .rx_available = mx1_rx_available,
640 .reset = mx1_reset,
641 .devtype = IMX1_CSPI,
642};
643
644static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
645 .intctrl = mx21_intctrl,
646 .config = mx21_config,
647 .trigger = mx21_trigger,
648 .rx_available = mx21_rx_available,
649 .reset = mx21_reset,
650 .devtype = IMX21_CSPI,
651};
652
653static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
654 /* i.mx27 cspi shares the functions with i.mx21 one */
655 .intctrl = mx21_intctrl,
656 .config = mx21_config,
657 .trigger = mx21_trigger,
658 .rx_available = mx21_rx_available,
659 .reset = mx21_reset,
660 .devtype = IMX27_CSPI,
661};
662
663static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
664 .intctrl = mx31_intctrl,
665 .config = mx31_config,
666 .trigger = mx31_trigger,
667 .rx_available = mx31_rx_available,
668 .reset = mx31_reset,
669 .devtype = IMX31_CSPI,
670};
671
672static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
673 /* i.mx35 and later cspi shares the functions with i.mx31 one */
674 .intctrl = mx31_intctrl,
675 .config = mx31_config,
676 .trigger = mx31_trigger,
677 .rx_available = mx31_rx_available,
678 .reset = mx31_reset,
679 .devtype = IMX35_CSPI,
680};
681
682static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
683 .intctrl = mx51_ecspi_intctrl,
684 .config = mx51_ecspi_config,
685 .trigger = mx51_ecspi_trigger,
686 .rx_available = mx51_ecspi_rx_available,
687 .reset = mx51_ecspi_reset,
688 .devtype = IMX51_ECSPI,
689};
690
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900691static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800692 {
693 .name = "imx1-cspi",
694 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
695 }, {
696 .name = "imx21-cspi",
697 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
698 }, {
699 .name = "imx27-cspi",
700 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
701 }, {
702 .name = "imx31-cspi",
703 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
704 }, {
705 .name = "imx35-cspi",
706 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
707 }, {
708 .name = "imx51-ecspi",
709 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
710 }, {
711 /* sentinel */
712 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200713};
714
Shawn Guo22a85e42011-07-10 01:16:41 +0800715static const struct of_device_id spi_imx_dt_ids[] = {
716 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
717 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
718 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
719 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
720 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
721 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
722 { /* sentinel */ }
723};
Niels de Vos27743e02013-07-29 09:38:05 +0200724MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800725
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700726static void spi_imx_chipselect(struct spi_device *spi, int is_active)
727{
728 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700729 int gpio = spi_imx->chipselect[spi->chip_select];
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700730 int active = is_active != BITBANG_CS_INACTIVE;
731 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700732
Hui Wang8b17e052012-07-13 10:51:29 +0800733 if (!gpio_is_valid(gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700734 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700735
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700736 gpio_set_value(gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700737}
738
739static void spi_imx_push(struct spi_imx_data *spi_imx)
740{
Shawn Guo04ee5852011-07-10 01:16:39 +0800741 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700742 if (!spi_imx->count)
743 break;
744 spi_imx->tx(spi_imx);
745 spi_imx->txfifo++;
746 }
747
Shawn Guoedd501bb2011-07-10 01:16:35 +0800748 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700749}
750
751static irqreturn_t spi_imx_isr(int irq, void *dev_id)
752{
753 struct spi_imx_data *spi_imx = dev_id;
754
Shawn Guoedd501bb2011-07-10 01:16:35 +0800755 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700756 spi_imx->rx(spi_imx);
757 spi_imx->txfifo--;
758 }
759
760 if (spi_imx->count) {
761 spi_imx_push(spi_imx);
762 return IRQ_HANDLED;
763 }
764
765 if (spi_imx->txfifo) {
766 /* No data left to push, but still waiting for rx data,
767 * enable receive data available interrupt.
768 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800769 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200770 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700771 return IRQ_HANDLED;
772 }
773
Shawn Guoedd501bb2011-07-10 01:16:35 +0800774 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700775 complete(&spi_imx->xfer_done);
776
777 return IRQ_HANDLED;
778}
779
780static int spi_imx_setupxfer(struct spi_device *spi,
781 struct spi_transfer *t)
782{
783 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
784 struct spi_imx_config config;
785
786 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
787 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
788 config.mode = spi->mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200789 config.cs = spi->chip_select;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790
Sascha Hauer462d26b2009-10-01 15:44:29 -0700791 if (!config.speed_hz)
792 config.speed_hz = spi->max_speed_hz;
793 if (!config.bpw)
794 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700795
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700796 /* Initialize the functions for transfer */
797 if (config.bpw <= 8) {
798 spi_imx->rx = spi_imx_buf_rx_u8;
799 spi_imx->tx = spi_imx_buf_tx_u8;
800 } else if (config.bpw <= 16) {
801 spi_imx->rx = spi_imx_buf_rx_u16;
802 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530803 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700804 spi_imx->rx = spi_imx_buf_rx_u32;
805 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600806 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700807
Shawn Guoedd501bb2011-07-10 01:16:35 +0800808 spi_imx->devtype_data->config(spi_imx, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700809
810 return 0;
811}
812
Robin Gongf62cacc2014-09-11 09:18:44 +0800813static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
814{
815 struct spi_master *master = spi_imx->bitbang.master;
816
817 if (master->dma_rx) {
818 dma_release_channel(master->dma_rx);
819 master->dma_rx = NULL;
820 }
821
822 if (master->dma_tx) {
823 dma_release_channel(master->dma_tx);
824 master->dma_tx = NULL;
825 }
826
827 spi_imx->dma_is_inited = 0;
828}
829
830static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
831 struct spi_master *master,
832 const struct resource *res)
833{
834 struct dma_slave_config slave_config = {};
835 int ret;
836
Robin Gonga02bb402015-02-03 10:25:53 +0800837 /* use pio mode for i.mx6dl chip TKT238285 */
838 if (of_machine_is_compatible("fsl,imx6dl"))
839 return 0;
840
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100841 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
842
Robin Gongf62cacc2014-09-11 09:18:44 +0800843 /* Prepare for TX DMA: */
844 master->dma_tx = dma_request_slave_channel(dev, "tx");
845 if (!master->dma_tx) {
846 dev_err(dev, "cannot get the TX DMA channel!\n");
847 ret = -EINVAL;
848 goto err;
849 }
850
851 slave_config.direction = DMA_MEM_TO_DEV;
852 slave_config.dst_addr = res->start + MXC_CSPITXDATA;
853 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100854 slave_config.dst_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800855 ret = dmaengine_slave_config(master->dma_tx, &slave_config);
856 if (ret) {
857 dev_err(dev, "error in TX dma configuration.\n");
858 goto err;
859 }
860
861 /* Prepare for RX : */
862 master->dma_rx = dma_request_slave_channel(dev, "rx");
863 if (!master->dma_rx) {
864 dev_dbg(dev, "cannot get the DMA channel.\n");
865 ret = -EINVAL;
866 goto err;
867 }
868
869 slave_config.direction = DMA_DEV_TO_MEM;
870 slave_config.src_addr = res->start + MXC_CSPIRXDATA;
871 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100872 slave_config.src_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800873 ret = dmaengine_slave_config(master->dma_rx, &slave_config);
874 if (ret) {
875 dev_err(dev, "error in RX dma configuration.\n");
876 goto err;
877 }
878
879 init_completion(&spi_imx->dma_rx_completion);
880 init_completion(&spi_imx->dma_tx_completion);
881 master->can_dma = spi_imx_can_dma;
882 master->max_dma_len = MAX_SDMA_BD_BYTES;
883 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
884 SPI_MASTER_MUST_TX;
885 spi_imx->dma_is_inited = 1;
886
887 return 0;
888err:
889 spi_imx_sdma_exit(spi_imx);
890 return ret;
891}
892
893static void spi_imx_dma_rx_callback(void *cookie)
894{
895 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
896
897 complete(&spi_imx->dma_rx_completion);
898}
899
900static void spi_imx_dma_tx_callback(void *cookie)
901{
902 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
903
904 complete(&spi_imx->dma_tx_completion);
905}
906
907static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
908 struct spi_transfer *transfer)
909{
910 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
911 int ret;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500912 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +0800913 u32 dma;
914 int left;
915 struct spi_master *master = spi_imx->bitbang.master;
916 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
917
918 if (tx) {
919 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100920 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
Robin Gongf62cacc2014-09-11 09:18:44 +0800921 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
922 if (!desc_tx)
923 goto no_dma;
924
925 desc_tx->callback = spi_imx_dma_tx_callback;
926 desc_tx->callback_param = (void *)spi_imx;
927 dmaengine_submit(desc_tx);
928 }
929
930 if (rx) {
931 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100932 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
Robin Gongf62cacc2014-09-11 09:18:44 +0800933 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
934 if (!desc_rx)
935 goto no_dma;
936
937 desc_rx->callback = spi_imx_dma_rx_callback;
938 desc_rx->callback_param = (void *)spi_imx;
939 dmaengine_submit(desc_rx);
940 }
941
942 reinit_completion(&spi_imx->dma_rx_completion);
943 reinit_completion(&spi_imx->dma_tx_completion);
944
945 /* Trigger the cspi module. */
946 spi_imx->dma_finished = 0;
947
948 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
949 dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
950 /* Change RX_DMA_LENGTH trigger dma fetch tail data */
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100951 left = transfer->len % spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800952 if (left)
953 writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
954 spi_imx->base + MX51_ECSPI_DMA);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +0100955 /*
956 * Set these order to avoid potential RX overflow. The overflow may
957 * happen if we enable SPI HW before starting RX DMA due to rescheduling
958 * for another task and/or interrupt.
959 * So RX DMA enabled first to make sure data would be read out from FIFO
960 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
961 * And finaly SPI HW enabled to start actual data transfer.
962 */
963 dma_async_issue_pending(master->dma_rx);
964 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800965 spi_imx->devtype_data->trigger(spi_imx);
966
Robin Gongf62cacc2014-09-11 09:18:44 +0800967 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500968 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Robin Gongf62cacc2014-09-11 09:18:44 +0800969 IMX_DMA_TIMEOUT);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500970 if (!timeout) {
Robin Gongf62cacc2014-09-11 09:18:44 +0800971 pr_warn("%s %s: I/O Error in DMA TX\n",
972 dev_driver_string(&master->dev),
973 dev_name(&master->dev));
974 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +0100975 dmaengine_terminate_all(master->dma_rx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800976 } else {
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500977 timeout = wait_for_completion_timeout(
978 &spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
979 if (!timeout) {
Robin Gongf62cacc2014-09-11 09:18:44 +0800980 pr_warn("%s %s: I/O Error in DMA RX\n",
981 dev_driver_string(&master->dev),
982 dev_name(&master->dev));
983 spi_imx->devtype_data->reset(spi_imx);
984 dmaengine_terminate_all(master->dma_rx);
985 }
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100986 dma &= ~MX51_ECSPI_DMA_RXT_WML_MASK;
Robin Gongf62cacc2014-09-11 09:18:44 +0800987 writel(dma |
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100988 spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
Robin Gongf62cacc2014-09-11 09:18:44 +0800989 spi_imx->base + MX51_ECSPI_DMA);
990 }
991
992 spi_imx->dma_finished = 1;
993 spi_imx->devtype_data->trigger(spi_imx);
994
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500995 if (!timeout)
Robin Gongf62cacc2014-09-11 09:18:44 +0800996 ret = -ETIMEDOUT;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500997 else
Robin Gongf62cacc2014-09-11 09:18:44 +0800998 ret = transfer->len;
999
1000 return ret;
1001
1002no_dma:
1003 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
1004 dev_driver_string(&master->dev),
1005 dev_name(&master->dev));
1006 return -EAGAIN;
1007}
1008
1009static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001010 struct spi_transfer *transfer)
1011{
1012 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1013
1014 spi_imx->tx_buf = transfer->tx_buf;
1015 spi_imx->rx_buf = transfer->rx_buf;
1016 spi_imx->count = transfer->len;
1017 spi_imx->txfifo = 0;
1018
Axel Linaa0fe822014-02-09 11:06:04 +08001019 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001020
1021 spi_imx_push(spi_imx);
1022
Shawn Guoedd501bb2011-07-10 01:16:35 +08001023 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001024
1025 wait_for_completion(&spi_imx->xfer_done);
1026
1027 return transfer->len;
1028}
1029
Robin Gongf62cacc2014-09-11 09:18:44 +08001030static int spi_imx_transfer(struct spi_device *spi,
1031 struct spi_transfer *transfer)
1032{
1033 int ret;
1034 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1035
1036 if (spi_imx->bitbang.master->can_dma &&
1037 spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
1038 spi_imx->usedma = true;
1039 ret = spi_imx_dma_transfer(spi_imx, transfer);
1040 if (ret != -EAGAIN)
1041 return ret;
1042 }
1043 spi_imx->usedma = false;
1044
1045 return spi_imx_pio_transfer(spi, transfer);
1046}
1047
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001048static int spi_imx_setup(struct spi_device *spi)
1049{
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001050 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1051 int gpio = spi_imx->chipselect[spi->chip_select];
1052
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001053 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001054 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1055
Hui Wang8b17e052012-07-13 10:51:29 +08001056 if (gpio_is_valid(gpio))
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001057 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1058
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001059 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1060
1061 return 0;
1062}
1063
1064static void spi_imx_cleanup(struct spi_device *spi)
1065{
1066}
1067
Huang Shijie9e556dc2013-10-23 16:31:50 +08001068static int
1069spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1070{
1071 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1072 int ret;
1073
1074 ret = clk_enable(spi_imx->clk_per);
1075 if (ret)
1076 return ret;
1077
1078 ret = clk_enable(spi_imx->clk_ipg);
1079 if (ret) {
1080 clk_disable(spi_imx->clk_per);
1081 return ret;
1082 }
1083
1084 return 0;
1085}
1086
1087static int
1088spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1089{
1090 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1091
1092 clk_disable(spi_imx->clk_ipg);
1093 clk_disable(spi_imx->clk_per);
1094 return 0;
1095}
1096
Grant Likelyfd4a3192012-12-07 16:57:14 +00001097static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001098{
Shawn Guo22a85e42011-07-10 01:16:41 +08001099 struct device_node *np = pdev->dev.of_node;
1100 const struct of_device_id *of_id =
1101 of_match_device(spi_imx_dt_ids, &pdev->dev);
1102 struct spi_imx_master *mxc_platform_info =
1103 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001104 struct spi_master *master;
1105 struct spi_imx_data *spi_imx;
1106 struct resource *res;
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001107 int i, ret, num_cs, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001108
Shawn Guo22a85e42011-07-10 01:16:41 +08001109 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001110 dev_err(&pdev->dev, "can't get the platform data\n");
1111 return -EINVAL;
1112 }
1113
Shawn Guo22a85e42011-07-10 01:16:41 +08001114 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
Lothar Waßmann39ec0d32012-04-03 15:03:44 +02001115 if (ret < 0) {
1116 if (mxc_platform_info)
1117 num_cs = mxc_platform_info->num_chipselect;
1118 else
1119 return ret;
1120 }
Shawn Guo22a85e42011-07-10 01:16:41 +08001121
Shawn Guoc2387cb2011-07-10 01:16:40 +08001122 master = spi_alloc_master(&pdev->dev,
1123 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001124 if (!master)
1125 return -ENOMEM;
1126
1127 platform_set_drvdata(pdev, master);
1128
Stephen Warren24778be2013-05-21 20:36:35 -06001129 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001130 master->bus_num = pdev->id;
Shawn Guoc2387cb2011-07-10 01:16:40 +08001131 master->num_chipselect = num_cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001132
1133 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001134 spi_imx->bitbang.master = master;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001135
1136 for (i = 0; i < master->num_chipselect; i++) {
Shawn Guo22a85e42011-07-10 01:16:41 +08001137 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
Hui Wang8b17e052012-07-13 10:51:29 +08001138 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
Shawn Guo22a85e42011-07-10 01:16:41 +08001139 cs_gpio = mxc_platform_info->chipselect[i];
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001140
1141 spi_imx->chipselect[i] = cs_gpio;
Hui Wang8b17e052012-07-13 10:51:29 +08001142 if (!gpio_is_valid(cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001143 continue;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001144
Fabio Estevam130b82c2013-07-11 01:26:48 -03001145 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1146 DRIVER_NAME);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001147 if (ret) {
John Ognessbbd050a2009-11-24 16:53:07 +00001148 dev_err(&pdev->dev, "can't get cs gpios\n");
Fabio Estevam130b82c2013-07-11 01:26:48 -03001149 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001150 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001151 }
1152
1153 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1154 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1155 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1156 spi_imx->bitbang.master->setup = spi_imx_setup;
1157 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001158 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1159 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Fabio Estevam9f6aa422015-12-03 23:23:24 -02001160 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
1161 SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001162
1163 init_completion(&spi_imx->xfer_done);
1164
Shawn Guo22a85e42011-07-10 01:16:41 +08001165 spi_imx->devtype_data = of_id ? of_id->data :
Shawn Guo04ee5852011-07-10 01:16:39 +08001166 (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001167
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001168 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001169 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1170 if (IS_ERR(spi_imx->base)) {
1171 ret = PTR_ERR(spi_imx->base);
1172 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001173 }
1174
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001175 irq = platform_get_irq(pdev, 0);
1176 if (irq < 0) {
1177 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001178 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001179 }
1180
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001181 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001182 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001183 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001184 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001185 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001186 }
1187
Sascha Haueraa29d8402012-03-07 09:30:22 +01001188 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1189 if (IS_ERR(spi_imx->clk_ipg)) {
1190 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001191 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001192 }
1193
Sascha Haueraa29d8402012-03-07 09:30:22 +01001194 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1195 if (IS_ERR(spi_imx->clk_per)) {
1196 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001197 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001198 }
1199
Fabio Estevam83174622013-07-11 01:26:49 -03001200 ret = clk_prepare_enable(spi_imx->clk_per);
1201 if (ret)
1202 goto out_master_put;
1203
1204 ret = clk_prepare_enable(spi_imx->clk_ipg);
1205 if (ret)
1206 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001207
1208 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001209 /*
1210 * Only validated on i.mx6 now, can remove the constrain if validated on
1211 * other chips.
1212 */
1213 if (spi_imx->devtype_data == &imx51_ecspi_devtype_data
1214 && spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
1215 dev_err(&pdev->dev, "dma setup error,use pio instead\n");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001216
Shawn Guoedd501bb2011-07-10 01:16:35 +08001217 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001218
Shawn Guoedd501bb2011-07-10 01:16:35 +08001219 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001220
Shawn Guo22a85e42011-07-10 01:16:41 +08001221 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001222 ret = spi_bitbang_start(&spi_imx->bitbang);
1223 if (ret) {
1224 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1225 goto out_clk_put;
1226 }
1227
1228 dev_info(&pdev->dev, "probed\n");
1229
Huang Shijie9e556dc2013-10-23 16:31:50 +08001230 clk_disable(spi_imx->clk_ipg);
1231 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001232 return ret;
1233
1234out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001235 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001236out_put_per:
1237 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001238out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001239 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001240
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001241 return ret;
1242}
1243
Grant Likelyfd4a3192012-12-07 16:57:14 +00001244static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001245{
1246 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001247 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001248
1249 spi_bitbang_stop(&spi_imx->bitbang);
1250
1251 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001252 clk_unprepare(spi_imx->clk_ipg);
1253 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001254 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001255 spi_master_put(master);
1256
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001257 return 0;
1258}
1259
1260static struct platform_driver spi_imx_driver = {
1261 .driver = {
1262 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001263 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001264 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001265 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001266 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001267 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001268};
Grant Likely940ab882011-10-05 11:29:49 -06001269module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001270
1271MODULE_DESCRIPTION("SPI Master Controller driver");
1272MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1273MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001274MODULE_ALIAS("platform:" DRIVER_NAME);