blob: 69baf6e9b0fe5ad1ade3d9f172d9a3f1ced9fb5c [file] [log] [blame]
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +02001/*
2 * Copyright (c) 2014 MundoReader S.L.
3 * Author: Heiko Stuebner <heiko@sntech.de>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16/* core clocks */
17#define PLL_APLL 1
18#define PLL_DPLL 2
19#define PLL_CPLL 3
20#define PLL_GPLL 4
21#define PLL_NPLL 5
Heiko Stuebner4d742e62014-09-05 11:28:12 +020022#define ARMCLK 6
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020023
24/* sclk gates (special clocks) */
25#define SCLK_GPU 64
26#define SCLK_SPI0 65
27#define SCLK_SPI1 66
28#define SCLK_SPI2 67
29#define SCLK_SDMMC 68
30#define SCLK_SDIO0 69
31#define SCLK_SDIO1 70
32#define SCLK_EMMC 71
33#define SCLK_TSADC 72
34#define SCLK_SARADC 73
35#define SCLK_PS2C 74
36#define SCLK_NANDC0 75
37#define SCLK_NANDC1 76
38#define SCLK_UART0 77
39#define SCLK_UART1 78
40#define SCLK_UART2 79
41#define SCLK_UART3 80
42#define SCLK_UART4 81
43#define SCLK_I2S0 82
44#define SCLK_SPDIF 83
45#define SCLK_SPDIF8CH 84
46#define SCLK_TIMER0 85
47#define SCLK_TIMER1 86
48#define SCLK_TIMER2 87
49#define SCLK_TIMER3 88
50#define SCLK_TIMER4 89
51#define SCLK_TIMER5 90
52#define SCLK_TIMER6 91
53#define SCLK_HSADC 92
54#define SCLK_OTGPHY0 93
55#define SCLK_OTGPHY1 94
56#define SCLK_OTGPHY2 95
57#define SCLK_OTG_ADP 96
58#define SCLK_HSICPHY480M 97
59#define SCLK_HSICPHY12M 98
60#define SCLK_MACREF 99
61#define SCLK_LCDC_PWM0 100
62#define SCLK_LCDC_PWM1 101
63#define SCLK_MAC_RX 102
64#define SCLK_MAC_TX 103
Kever Yang5e9a3d72014-09-24 21:36:34 +080065#define SCLK_EDP_24M 104
66#define SCLK_EDP 105
67#define SCLK_RGA 106
68#define SCLK_ISP 107
69#define SCLK_ISP_JPE 108
70#define SCLK_HDMI_HDCP 109
71#define SCLK_HDMI_CEC 110
72#define SCLK_HEVC_CABAC 111
73#define SCLK_HEVC_CORE 112
Sonny Rao6d288b12014-11-18 23:15:19 -080074#define SCLK_I2S0_OUT 113
Alexandru M Stanc1c9f2c2014-11-26 17:30:26 -080075#define SCLK_SDMMC_DRV 114
76#define SCLK_SDIO0_DRV 115
77#define SCLK_SDIO1_DRV 116
78#define SCLK_EMMC_DRV 117
79#define SCLK_SDMMC_SAMPLE 118
80#define SCLK_SDIO0_SAMPLE 119
81#define SCLK_SDIO1_SAMPLE 120
82#define SCLK_EMMC_SAMPLE 121
Kever Yang19ce8282014-11-13 15:22:36 +080083#define SCLK_USBPHY480M_SRC 122
Huang Lin19da34b2014-12-18 16:13:45 -080084#define SCLK_PVTM_CORE 123
85#define SCLK_PVTM_GPU 124
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020086
87#define DCLK_VOP0 190
88#define DCLK_VOP1 191
89
90/* aclk gates */
91#define ACLK_GPU 192
92#define ACLK_DMAC1 193
93#define ACLK_DMAC2 194
94#define ACLK_MMU 195
95#define ACLK_GMAC 196
96#define ACLK_VOP0 197
97#define ACLK_VOP1 198
98#define ACLK_CRYPTO 199
99#define ACLK_RGA 200
Kever Yang5e9a3d72014-09-24 21:36:34 +0800100#define ACLK_RGA_NIU 201
101#define ACLK_IEP 202
102#define ACLK_VIO0_NIU 203
103#define ACLK_VIP 204
104#define ACLK_ISP 205
105#define ACLK_VIO1_NIU 206
106#define ACLK_HEVC 207
107#define ACLK_VCODEC 208
108#define ACLK_CPU 209
109#define ACLK_PERI 210
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200110
111/* pclk gates */
112#define PCLK_GPIO0 320
113#define PCLK_GPIO1 321
114#define PCLK_GPIO2 322
115#define PCLK_GPIO3 323
116#define PCLK_GPIO4 324
117#define PCLK_GPIO5 325
118#define PCLK_GPIO6 326
119#define PCLK_GPIO7 327
120#define PCLK_GPIO8 328
121#define PCLK_GRF 329
122#define PCLK_SGRF 330
123#define PCLK_PMU 331
124#define PCLK_I2C0 332
125#define PCLK_I2C1 333
126#define PCLK_I2C2 334
127#define PCLK_I2C3 335
128#define PCLK_I2C4 336
129#define PCLK_I2C5 337
130#define PCLK_SPI0 338
131#define PCLK_SPI1 339
132#define PCLK_SPI2 340
133#define PCLK_UART0 341
134#define PCLK_UART1 342
135#define PCLK_UART2 343
136#define PCLK_UART3 344
137#define PCLK_UART4 345
138#define PCLK_TSADC 346
139#define PCLK_SARADC 347
140#define PCLK_SIM 348
141#define PCLK_GMAC 349
142#define PCLK_PWM 350
143#define PCLK_RKPWM 351
144#define PCLK_PS2C 352
145#define PCLK_TIMER 353
146#define PCLK_TZPC 354
Kever Yang5e9a3d72014-09-24 21:36:34 +0800147#define PCLK_EDP_CTRL 355
148#define PCLK_MIPI_DSI0 356
149#define PCLK_MIPI_DSI1 357
150#define PCLK_MIPI_CSI 358
151#define PCLK_LVDS_PHY 359
152#define PCLK_HDMI_CTRL 360
153#define PCLK_VIO2_H2P 361
154#define PCLK_CPU 362
155#define PCLK_PERI 363
Jeff Chen1ae2b012014-11-25 16:13:02 -0800156#define PCLK_DDRUPCTL0 364
157#define PCLK_PUBL0 365
158#define PCLK_DDRUPCTL1 366
159#define PCLK_PUBL1 367
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200160
161/* hclk gates */
162#define HCLK_GPS 448
163#define HCLK_OTG0 449
164#define HCLK_USBHOST0 450
165#define HCLK_USBHOST1 451
166#define HCLK_HSIC 452
167#define HCLK_NANDC0 453
168#define HCLK_NANDC1 454
169#define HCLK_TSP 455
170#define HCLK_SDMMC 456
171#define HCLK_SDIO0 457
172#define HCLK_SDIO1 458
173#define HCLK_EMMC 459
174#define HCLK_HSADC 460
175#define HCLK_CRYPTO 461
176#define HCLK_I2S0 462
177#define HCLK_SPDIF 463
178#define HCLK_SPDIF8CH 464
179#define HCLK_VOP0 465
180#define HCLK_VOP1 466
181#define HCLK_ROM 467
182#define HCLK_IEP 468
183#define HCLK_ISP 469
184#define HCLK_RGA 470
Kever Yang5e9a3d72014-09-24 21:36:34 +0800185#define HCLK_VIO_AHB_ARBI 471
186#define HCLK_VIO_NIU 472
187#define HCLK_VIP 473
188#define HCLK_VIO2_H2P 474
189#define HCLK_HEVC 475
190#define HCLK_VCODEC 476
191#define HCLK_CPU 477
192#define HCLK_PERI 478
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200193
Kever Yang5e9a3d72014-09-24 21:36:34 +0800194#define CLK_NR_CLKS (HCLK_PERI + 1)
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200195
196/* soft-reset indices */
197#define SRST_CORE0 0
198#define SRST_CORE1 1
199#define SRST_CORE2 2
200#define SRST_CORE3 3
201#define SRST_CORE0_PO 4
202#define SRST_CORE1_PO 5
203#define SRST_CORE2_PO 6
204#define SRST_CORE3_PO 7
205#define SRST_PDCORE_STRSYS 8
206#define SRST_PDBUS_STRSYS 9
207#define SRST_L2C 10
208#define SRST_TOPDBG 11
209#define SRST_CORE0_DBG 12
210#define SRST_CORE1_DBG 13
211#define SRST_CORE2_DBG 14
212#define SRST_CORE3_DBG 15
213
214#define SRST_PDBUG_AHB_ARBITOR 16
215#define SRST_EFUSE256 17
216#define SRST_DMAC1 18
217#define SRST_INTMEM 19
218#define SRST_ROM 20
219#define SRST_SPDIF8CH 21
220#define SRST_TIMER 22
221#define SRST_I2S0 23
222#define SRST_SPDIF 24
223#define SRST_TIMER0 25
224#define SRST_TIMER1 26
225#define SRST_TIMER2 27
226#define SRST_TIMER3 28
227#define SRST_TIMER4 29
228#define SRST_TIMER5 30
229#define SRST_EFUSE 31
230
231#define SRST_GPIO0 32
232#define SRST_GPIO1 33
233#define SRST_GPIO2 34
234#define SRST_GPIO3 35
235#define SRST_GPIO4 36
236#define SRST_GPIO5 37
237#define SRST_GPIO6 38
238#define SRST_GPIO7 39
239#define SRST_GPIO8 40
240#define SRST_I2C0 42
241#define SRST_I2C1 43
242#define SRST_I2C2 44
243#define SRST_I2C3 45
244#define SRST_I2C4 46
245#define SRST_I2C5 47
246
247#define SRST_DWPWM 48
248#define SRST_MMC_PERI 49
249#define SRST_PERIPH_MMU 50
250#define SRST_DAP 51
251#define SRST_DAP_SYS 52
252#define SRST_TPIU 53
253#define SRST_PMU_APB 54
254#define SRST_GRF 55
255#define SRST_PMU 56
256#define SRST_PERIPH_AXI 57
257#define SRST_PERIPH_AHB 58
258#define SRST_PERIPH_APB 59
259#define SRST_PERIPH_NIU 60
260#define SRST_PDPERI_AHB_ARBI 61
261#define SRST_EMEM 62
262#define SRST_USB_PERI 63
263
264#define SRST_DMAC2 64
265#define SRST_MAC 66
266#define SRST_GPS 67
267#define SRST_RKPWM 69
268#define SRST_CCP 71
269#define SRST_USBHOST0 72
270#define SRST_HSIC 73
271#define SRST_HSIC_AUX 74
272#define SRST_HSIC_PHY 75
273#define SRST_HSADC 76
274#define SRST_NANDC0 77
275#define SRST_NANDC1 78
276
277#define SRST_TZPC 80
278#define SRST_SPI0 83
279#define SRST_SPI1 84
280#define SRST_SPI2 85
281#define SRST_SARADC 87
282#define SRST_PDALIVE_NIU 88
283#define SRST_PDPMU_INTMEM 89
284#define SRST_PDPMU_NIU 90
285#define SRST_SGRF 91
286
287#define SRST_VIO_ARBI 96
288#define SRST_RGA_NIU 97
289#define SRST_VIO0_NIU_AXI 98
290#define SRST_VIO_NIU_AHB 99
291#define SRST_LCDC0_AXI 100
292#define SRST_LCDC0_AHB 101
293#define SRST_LCDC0_DCLK 102
294#define SRST_VIO1_NIU_AXI 103
295#define SRST_VIP 104
296#define SRST_RGA_CORE 105
297#define SRST_IEP_AXI 106
298#define SRST_IEP_AHB 107
299#define SRST_RGA_AXI 108
300#define SRST_RGA_AHB 109
301#define SRST_ISP 110
302#define SRST_EDP 111
303
304#define SRST_VCODEC_AXI 112
305#define SRST_VCODEC_AHB 113
306#define SRST_VIO_H2P 114
307#define SRST_MIPIDSI0 115
308#define SRST_MIPIDSI1 116
309#define SRST_MIPICSI 117
310#define SRST_LVDS_PHY 118
311#define SRST_LVDS_CON 119
312#define SRST_GPU 120
313#define SRST_HDMI 121
314#define SRST_CORE_PVTM 124
315#define SRST_GPU_PVTM 125
316
317#define SRST_MMC0 128
318#define SRST_SDIO0 129
319#define SRST_SDIO1 130
320#define SRST_EMMC 131
321#define SRST_USBOTG_AHB 132
322#define SRST_USBOTG_PHY 133
323#define SRST_USBOTG_CON 134
324#define SRST_USBHOST0_AHB 135
325#define SRST_USBHOST0_PHY 136
326#define SRST_USBHOST0_CON 137
327#define SRST_USBHOST1_AHB 138
328#define SRST_USBHOST1_PHY 139
329#define SRST_USBHOST1_CON 140
330#define SRST_USB_ADP 141
331#define SRST_ACC_EFUSE 142
Mark yao4b47c3f2014-09-12 19:45:27 +0800332
333#define SRST_CORESIGHT 144
334#define SRST_PD_CORE_AHB_NOC 145
335#define SRST_PD_CORE_APB_NOC 146
336#define SRST_PD_CORE_MP_AXI 147
337#define SRST_GIC 148
338#define SRST_LCDC_PWM0 149
339#define SRST_LCDC_PWM1 150
340#define SRST_VIO0_H2P_BRG 151
341#define SRST_VIO1_H2P_BRG 152
342#define SRST_RGA_H2P_BRG 153
343#define SRST_HEVC 154
344#define SRST_TSADC 159
345
346#define SRST_DDRPHY0 160
347#define SRST_DDRPHY0_APB 161
348#define SRST_DDRCTRL0 162
349#define SRST_DDRCTRL0_APB 163
350#define SRST_DDRPHY0_CTRL 164
351#define SRST_DDRPHY1 165
352#define SRST_DDRPHY1_APB 166
353#define SRST_DDRCTRL1 167
354#define SRST_DDRCTRL1_APB 168
355#define SRST_DDRPHY1_CTRL 169
356#define SRST_DDRMSCH0 170
357#define SRST_DDRMSCH1 171
358#define SRST_CRYPTO 174
359#define SRST_C2C_HOST 175
360
361#define SRST_LCDC1_AXI 176
362#define SRST_LCDC1_AHB 177
363#define SRST_LCDC1_DCLK 178
364#define SRST_UART0 179
365#define SRST_UART1 180
366#define SRST_UART2 181
367#define SRST_UART3 182
368#define SRST_UART4 183
369#define SRST_SIMC 186
370#define SRST_PS2C 187
371#define SRST_TSP 188
372#define SRST_TSP_CLKIN0 189
373#define SRST_TSP_CLKIN1 190
374#define SRST_TSP_27M 191