blob: 47f0e0282d5d5d1454abad7d392dd41da71bcd68 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020023
Rob Clark16ea9752013-01-08 15:04:28 -060024#include "tilcdc_drv.h"
25#include "tilcdc_regs.h"
26#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060027#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020028#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060029
30#include "drm_fb_helper.h"
31
32static LIST_HEAD(module_list);
33
34void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
35 const struct tilcdc_module_ops *funcs)
36{
37 mod->name = name;
38 mod->funcs = funcs;
39 INIT_LIST_HEAD(&mod->list);
40 list_add(&mod->list, &module_list);
41}
42
43void tilcdc_module_cleanup(struct tilcdc_module *mod)
44{
45 list_del(&mod->list);
46}
47
48static struct of_device_id tilcdc_of_match[];
49
50static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020051 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060052{
53 return drm_fb_cma_create(dev, file_priv, mode_cmd);
54}
55
56static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
57{
58 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010059 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060060}
61
62static const struct drm_mode_config_funcs mode_config_funcs = {
63 .fb_create = tilcdc_fb_create,
64 .output_poll_changed = tilcdc_fb_output_poll_changed,
65};
66
67static int modeset_init(struct drm_device *dev)
68{
69 struct tilcdc_drm_private *priv = dev->dev_private;
70 struct tilcdc_module *mod;
71
72 drm_mode_config_init(dev);
73
74 priv->crtc = tilcdc_crtc_create(dev);
75
76 list_for_each_entry(mod, &module_list, list) {
77 DBG("loading module: %s", mod->name);
78 mod->funcs->modeset_init(mod, dev);
79 }
80
Rob Clark16ea9752013-01-08 15:04:28 -060081 dev->mode_config.min_width = 0;
82 dev->mode_config.min_height = 0;
83 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
84 dev->mode_config.max_height = 2048;
85 dev->mode_config.funcs = &mode_config_funcs;
86
87 return 0;
88}
89
90#ifdef CONFIG_CPU_FREQ
91static int cpufreq_transition(struct notifier_block *nb,
92 unsigned long val, void *data)
93{
94 struct tilcdc_drm_private *priv = container_of(nb,
95 struct tilcdc_drm_private, freq_transition);
96 if (val == CPUFREQ_POSTCHANGE) {
97 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
98 priv->lcd_fck_rate = clk_get_rate(priv->clk);
99 tilcdc_crtc_update_clk(priv->crtc);
100 }
101 }
102
103 return 0;
104}
105#endif
106
107/*
108 * DRM operations:
109 */
110
111static int tilcdc_unload(struct drm_device *dev)
112{
113 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600114
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200115 tilcdc_remove_external_encoders(dev);
116
Guido Martínez3a490122014-06-17 11:17:07 -0300117 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600118 drm_kms_helper_poll_fini(dev);
119 drm_mode_config_cleanup(dev);
120 drm_vblank_cleanup(dev);
121
122 pm_runtime_get_sync(dev->dev);
123 drm_irq_uninstall(dev);
124 pm_runtime_put_sync(dev->dev);
125
126#ifdef CONFIG_CPU_FREQ
127 cpufreq_unregister_notifier(&priv->freq_transition,
128 CPUFREQ_TRANSITION_NOTIFIER);
129#endif
130
131 if (priv->clk)
132 clk_put(priv->clk);
133
134 if (priv->mmio)
135 iounmap(priv->mmio);
136
137 flush_workqueue(priv->wq);
138 destroy_workqueue(priv->wq);
139
140 dev->dev_private = NULL;
141
142 pm_runtime_disable(dev->dev);
143
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300144 kfree(priv->saved_register);
Rob Clark16ea9752013-01-08 15:04:28 -0600145 kfree(priv);
146
147 return 0;
148}
149
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300150static size_t tilcdc_num_regs(void);
151
Rob Clark16ea9752013-01-08 15:04:28 -0600152static int tilcdc_load(struct drm_device *dev, unsigned long flags)
153{
154 struct platform_device *pdev = dev->platformdev;
155 struct device_node *node = pdev->dev.of_node;
156 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500157 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600158 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500159 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600160 int ret;
161
162 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300163 if (priv)
164 priv->saved_register = kcalloc(tilcdc_num_regs(),
165 sizeof(*priv->saved_register),
166 GFP_KERNEL);
167 if (!priv || !priv->saved_register) {
168 kfree(priv);
Rob Clark16ea9752013-01-08 15:04:28 -0600169 dev_err(dev->dev, "failed to allocate private data\n");
170 return -ENOMEM;
171 }
172
173 dev->dev_private = priv;
174
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200175 priv->is_componentized =
176 tilcdc_get_external_components(dev->dev, NULL) > 0;
177
Rob Clark16ea9752013-01-08 15:04:28 -0600178 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300179 if (!priv->wq) {
180 ret = -ENOMEM;
181 goto fail_free_priv;
182 }
Rob Clark16ea9752013-01-08 15:04:28 -0600183
184 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
185 if (!res) {
186 dev_err(dev->dev, "failed to get memory resource\n");
187 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300188 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600189 }
190
191 priv->mmio = ioremap_nocache(res->start, resource_size(res));
192 if (!priv->mmio) {
193 dev_err(dev->dev, "failed to ioremap\n");
194 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300195 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600196 }
197
198 priv->clk = clk_get(dev->dev, "fck");
199 if (IS_ERR(priv->clk)) {
200 dev_err(dev->dev, "failed to get functional clock\n");
201 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300202 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600203 }
204
Rob Clark16ea9752013-01-08 15:04:28 -0600205#ifdef CONFIG_CPU_FREQ
206 priv->lcd_fck_rate = clk_get_rate(priv->clk);
207 priv->freq_transition.notifier_call = cpufreq_transition;
208 ret = cpufreq_register_notifier(&priv->freq_transition,
209 CPUFREQ_TRANSITION_NOTIFIER);
210 if (ret) {
211 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600212 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600213 }
214#endif
215
216 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500217 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
218
219 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
220
221 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
222 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
223
224 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
225
226 if (of_property_read_u32(node, "ti,max-pixelclock",
227 &priv->max_pixelclock))
228 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
229
230 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600231
232 pm_runtime_enable(dev->dev);
233
234 /* Determine LCD IP Version */
235 pm_runtime_get_sync(dev->dev);
236 switch (tilcdc_read(dev, LCDC_PID_REG)) {
237 case 0x4c100102:
238 priv->rev = 1;
239 break;
240 case 0x4f200800:
241 case 0x4f201000:
242 priv->rev = 2;
243 break;
244 default:
245 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
246 "defaulting to LCD revision 1\n",
247 tilcdc_read(dev, LCDC_PID_REG));
248 priv->rev = 1;
249 break;
250 }
251
252 pm_runtime_put_sync(dev->dev);
253
254 ret = modeset_init(dev);
255 if (ret < 0) {
256 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300257 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600258 }
259
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200260 platform_set_drvdata(pdev, dev);
261
262 if (priv->is_componentized) {
263 ret = component_bind_all(dev->dev, dev);
264 if (ret < 0)
265 goto fail_mode_config_cleanup;
266
267 ret = tilcdc_add_external_encoders(dev, &bpp);
268 if (ret < 0)
269 goto fail_component_cleanup;
270 }
271
272 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
273 dev_err(dev->dev, "no encoders/connectors found\n");
274 ret = -ENXIO;
275 goto fail_external_cleanup;
276 }
277
Rob Clark16ea9752013-01-08 15:04:28 -0600278 ret = drm_vblank_init(dev, 1);
279 if (ret < 0) {
280 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200281 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600282 }
283
284 pm_runtime_get_sync(dev->dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100285 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600286 pm_runtime_put_sync(dev->dev);
287 if (ret < 0) {
288 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300289 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600290 }
291
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500292 list_for_each_entry(mod, &module_list, list) {
293 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
294 bpp = mod->preferred_bpp;
295 if (bpp > 0)
296 break;
297 }
298
Maxime Ripard4314e192016-01-14 16:24:56 +0100299 drm_helper_disable_unused_functions(dev);
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500300 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600301 dev->mode_config.num_crtc,
302 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300303 if (IS_ERR(priv->fbdev)) {
304 ret = PTR_ERR(priv->fbdev);
305 goto fail_irq_uninstall;
306 }
Rob Clark16ea9752013-01-08 15:04:28 -0600307
308 drm_kms_helper_poll_init(dev);
309
310 return 0;
311
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300312fail_irq_uninstall:
313 pm_runtime_get_sync(dev->dev);
314 drm_irq_uninstall(dev);
315 pm_runtime_put_sync(dev->dev);
316
317fail_vblank_cleanup:
318 drm_vblank_cleanup(dev);
319
320fail_mode_config_cleanup:
321 drm_mode_config_cleanup(dev);
322
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200323fail_component_cleanup:
324 if (priv->is_componentized)
325 component_unbind_all(dev->dev, dev);
326
327fail_external_cleanup:
328 tilcdc_remove_external_encoders(dev);
329
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300330fail_cpufreq_unregister:
331 pm_runtime_disable(dev->dev);
332#ifdef CONFIG_CPU_FREQ
333 cpufreq_unregister_notifier(&priv->freq_transition,
334 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300335
336fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200337#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300338 clk_put(priv->clk);
339
340fail_iounmap:
341 iounmap(priv->mmio);
342
343fail_free_wq:
344 flush_workqueue(priv->wq);
345 destroy_workqueue(priv->wq);
346
347fail_free_priv:
348 dev->dev_private = NULL;
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300349 kfree(priv->saved_register);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300350 kfree(priv);
Rob Clark16ea9752013-01-08 15:04:28 -0600351 return ret;
352}
353
Rob Clark16ea9752013-01-08 15:04:28 -0600354static void tilcdc_lastclose(struct drm_device *dev)
355{
356 struct tilcdc_drm_private *priv = dev->dev_private;
357 drm_fbdev_cma_restore_mode(priv->fbdev);
358}
359
Daniel Vettere9f0d762013-12-11 11:34:42 +0100360static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600361{
362 struct drm_device *dev = arg;
363 struct tilcdc_drm_private *priv = dev->dev_private;
364 return tilcdc_crtc_irq(priv->crtc);
365}
366
367static void tilcdc_irq_preinstall(struct drm_device *dev)
368{
369 tilcdc_clear_irqstatus(dev, 0xffffffff);
370}
371
372static int tilcdc_irq_postinstall(struct drm_device *dev)
373{
374 struct tilcdc_drm_private *priv = dev->dev_private;
375
376 /* enable FIFO underflow irq: */
Sachin Kamata50b24f2013-03-02 15:53:07 +0530377 if (priv->rev == 1)
Rob Clark16ea9752013-01-08 15:04:28 -0600378 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
Sachin Kamata50b24f2013-03-02 15:53:07 +0530379 else
Darren Etheridgeb62222f2014-09-25 00:59:31 +0000380 tilcdc_set(dev, LCDC_INT_ENABLE_SET_REG,
381 LCDC_V2_UNDERFLOW_INT_ENA |
382 LCDC_FRAME_DONE);
Rob Clark16ea9752013-01-08 15:04:28 -0600383
384 return 0;
385}
386
387static void tilcdc_irq_uninstall(struct drm_device *dev)
388{
389 struct tilcdc_drm_private *priv = dev->dev_private;
390
391 /* disable irqs that we might have enabled: */
392 if (priv->rev == 1) {
393 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
394 LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
395 tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
396 } else {
397 tilcdc_clear(dev, LCDC_INT_ENABLE_SET_REG,
398 LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
399 LCDC_V2_END_OF_FRAME0_INT_ENA | LCDC_V2_END_OF_FRAME1_INT_ENA |
400 LCDC_FRAME_DONE);
401 }
402
403}
404
405static void enable_vblank(struct drm_device *dev, bool enable)
406{
407 struct tilcdc_drm_private *priv = dev->dev_private;
408 u32 reg, mask;
409
410 if (priv->rev == 1) {
411 reg = LCDC_DMA_CTRL_REG;
412 mask = LCDC_V1_END_OF_FRAME_INT_ENA;
413 } else {
414 reg = LCDC_INT_ENABLE_SET_REG;
415 mask = LCDC_V2_END_OF_FRAME0_INT_ENA |
Darren Etheridgeb62222f2014-09-25 00:59:31 +0000416 LCDC_V2_END_OF_FRAME1_INT_ENA;
Rob Clark16ea9752013-01-08 15:04:28 -0600417 }
418
419 if (enable)
420 tilcdc_set(dev, reg, mask);
421 else
422 tilcdc_clear(dev, reg, mask);
423}
424
Thierry Reding88e72712015-09-24 18:35:31 +0200425static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600426{
427 enable_vblank(dev, true);
428 return 0;
429}
430
Thierry Reding88e72712015-09-24 18:35:31 +0200431static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600432{
433 enable_vblank(dev, false);
434}
435
436#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
437static const struct {
438 const char *name;
439 uint8_t rev;
440 uint8_t save;
441 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530442} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600443#define REG(rev, save, reg) { #reg, rev, save, reg }
444 /* exists in revision 1: */
445 REG(1, false, LCDC_PID_REG),
446 REG(1, true, LCDC_CTRL_REG),
447 REG(1, false, LCDC_STAT_REG),
448 REG(1, true, LCDC_RASTER_CTRL_REG),
449 REG(1, true, LCDC_RASTER_TIMING_0_REG),
450 REG(1, true, LCDC_RASTER_TIMING_1_REG),
451 REG(1, true, LCDC_RASTER_TIMING_2_REG),
452 REG(1, true, LCDC_DMA_CTRL_REG),
453 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
454 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
455 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
456 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
457 /* new in revision 2: */
458 REG(2, false, LCDC_RAW_STAT_REG),
459 REG(2, false, LCDC_MASKED_STAT_REG),
460 REG(2, false, LCDC_INT_ENABLE_SET_REG),
461 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
462 REG(2, false, LCDC_END_OF_INT_IND_REG),
463 REG(2, true, LCDC_CLK_ENABLE_REG),
464 REG(2, true, LCDC_INT_ENABLE_SET_REG),
465#undef REG
466};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300467
468static size_t tilcdc_num_regs(void)
469{
470 return ARRAY_SIZE(registers);
471}
472#else
473static size_t tilcdc_num_regs(void)
474{
475 return 0;
476}
Rob Clark16ea9752013-01-08 15:04:28 -0600477#endif
478
479#ifdef CONFIG_DEBUG_FS
480static int tilcdc_regs_show(struct seq_file *m, void *arg)
481{
482 struct drm_info_node *node = (struct drm_info_node *) m->private;
483 struct drm_device *dev = node->minor->dev;
484 struct tilcdc_drm_private *priv = dev->dev_private;
485 unsigned i;
486
487 pm_runtime_get_sync(dev->dev);
488
489 seq_printf(m, "revision: %d\n", priv->rev);
490
491 for (i = 0; i < ARRAY_SIZE(registers); i++)
492 if (priv->rev >= registers[i].rev)
493 seq_printf(m, "%s:\t %08x\n", registers[i].name,
494 tilcdc_read(dev, registers[i].reg));
495
496 pm_runtime_put_sync(dev->dev);
497
498 return 0;
499}
500
501static int tilcdc_mm_show(struct seq_file *m, void *arg)
502{
503 struct drm_info_node *node = (struct drm_info_node *) m->private;
504 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100505 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600506}
507
508static struct drm_info_list tilcdc_debugfs_list[] = {
509 { "regs", tilcdc_regs_show, 0 },
510 { "mm", tilcdc_mm_show, 0 },
511 { "fb", drm_fb_cma_debugfs_show, 0 },
512};
513
514static int tilcdc_debugfs_init(struct drm_minor *minor)
515{
516 struct drm_device *dev = minor->dev;
517 struct tilcdc_module *mod;
518 int ret;
519
520 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
521 ARRAY_SIZE(tilcdc_debugfs_list),
522 minor->debugfs_root, minor);
523
524 list_for_each_entry(mod, &module_list, list)
525 if (mod->funcs->debugfs_init)
526 mod->funcs->debugfs_init(mod, minor);
527
528 if (ret) {
529 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
530 return ret;
531 }
532
533 return ret;
534}
535
536static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
537{
538 struct tilcdc_module *mod;
539 drm_debugfs_remove_files(tilcdc_debugfs_list,
540 ARRAY_SIZE(tilcdc_debugfs_list), minor);
541
542 list_for_each_entry(mod, &module_list, list)
543 if (mod->funcs->debugfs_cleanup)
544 mod->funcs->debugfs_cleanup(mod, minor);
545}
546#endif
547
548static const struct file_operations fops = {
549 .owner = THIS_MODULE,
550 .open = drm_open,
551 .release = drm_release,
552 .unlocked_ioctl = drm_ioctl,
553#ifdef CONFIG_COMPAT
554 .compat_ioctl = drm_compat_ioctl,
555#endif
556 .poll = drm_poll,
557 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600558 .llseek = no_llseek,
559 .mmap = drm_gem_cma_mmap,
560};
561
562static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300563 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
564 DRIVER_PRIME),
Rob Clark16ea9752013-01-08 15:04:28 -0600565 .load = tilcdc_load,
566 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600567 .lastclose = tilcdc_lastclose,
David Herrmann915b4d12014-08-29 12:12:43 +0200568 .set_busid = drm_platform_set_busid,
Rob Clark16ea9752013-01-08 15:04:28 -0600569 .irq_handler = tilcdc_irq,
570 .irq_preinstall = tilcdc_irq_preinstall,
571 .irq_postinstall = tilcdc_irq_postinstall,
572 .irq_uninstall = tilcdc_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300573 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600574 .enable_vblank = tilcdc_enable_vblank,
575 .disable_vblank = tilcdc_disable_vblank,
576 .gem_free_object = drm_gem_cma_free_object,
577 .gem_vm_ops = &drm_gem_cma_vm_ops,
578 .dumb_create = drm_gem_cma_dumb_create,
579 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200580 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300581
582 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
583 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
584 .gem_prime_import = drm_gem_prime_import,
585 .gem_prime_export = drm_gem_prime_export,
586 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
587 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
588 .gem_prime_vmap = drm_gem_cma_prime_vmap,
589 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
590 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600591#ifdef CONFIG_DEBUG_FS
592 .debugfs_init = tilcdc_debugfs_init,
593 .debugfs_cleanup = tilcdc_debugfs_cleanup,
594#endif
595 .fops = &fops,
596 .name = "tilcdc",
597 .desc = "TI LCD Controller DRM",
598 .date = "20121205",
599 .major = 1,
600 .minor = 0,
601};
602
603/*
604 * Power management:
605 */
606
607#ifdef CONFIG_PM_SLEEP
608static int tilcdc_pm_suspend(struct device *dev)
609{
610 struct drm_device *ddev = dev_get_drvdata(dev);
611 struct tilcdc_drm_private *priv = ddev->dev_private;
612 unsigned i, n = 0;
613
614 drm_kms_helper_poll_disable(ddev);
615
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000616 /* Select sleep pin state */
617 pinctrl_pm_select_sleep_state(dev);
618
619 if (pm_runtime_suspended(dev)) {
620 priv->ctx_valid = false;
621 return 0;
622 }
623
Darren Etheridge614b3cfe2014-09-25 00:59:32 +0000624 /* Disable the LCDC controller, to avoid locking up the PRCM */
625 tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
626
Rob Clark16ea9752013-01-08 15:04:28 -0600627 /* Save register state: */
628 for (i = 0; i < ARRAY_SIZE(registers); i++)
629 if (registers[i].save && (priv->rev >= registers[i].rev))
630 priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
631
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000632 priv->ctx_valid = true;
Dave Gerlach416a07f2014-07-29 06:27:58 +0000633
Rob Clark16ea9752013-01-08 15:04:28 -0600634 return 0;
635}
636
637static int tilcdc_pm_resume(struct device *dev)
638{
639 struct drm_device *ddev = dev_get_drvdata(dev);
640 struct tilcdc_drm_private *priv = ddev->dev_private;
641 unsigned i, n = 0;
642
Dave Gerlach416a07f2014-07-29 06:27:58 +0000643 /* Select default pin state */
644 pinctrl_pm_select_default_state(dev);
645
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000646 if (priv->ctx_valid == true) {
647 /* Restore register state: */
648 for (i = 0; i < ARRAY_SIZE(registers); i++)
649 if (registers[i].save &&
650 (priv->rev >= registers[i].rev))
651 tilcdc_write(ddev, registers[i].reg,
652 priv->saved_register[n++]);
653 }
Rob Clark16ea9752013-01-08 15:04:28 -0600654
655 drm_kms_helper_poll_enable(ddev);
656
657 return 0;
658}
659#endif
660
661static const struct dev_pm_ops tilcdc_pm_ops = {
662 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
663};
664
665/*
666 * Platform driver:
667 */
668
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200669static int tilcdc_bind(struct device *dev)
670{
671 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
672}
673
674static void tilcdc_unbind(struct device *dev)
675{
676 drm_put_dev(dev_get_drvdata(dev));
677}
678
679static const struct component_master_ops tilcdc_comp_ops = {
680 .bind = tilcdc_bind,
681 .unbind = tilcdc_unbind,
682};
683
Rob Clark16ea9752013-01-08 15:04:28 -0600684static int tilcdc_pdev_probe(struct platform_device *pdev)
685{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200686 struct component_match *match = NULL;
687 int ret;
688
Rob Clark16ea9752013-01-08 15:04:28 -0600689 /* bail out early if no DT data: */
690 if (!pdev->dev.of_node) {
691 dev_err(&pdev->dev, "device-tree data is missing\n");
692 return -ENXIO;
693 }
694
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200695 ret = tilcdc_get_external_components(&pdev->dev, &match);
696 if (ret < 0)
697 return ret;
698 else if (ret == 0)
699 return drm_platform_init(&tilcdc_driver, pdev);
700 else
701 return component_master_add_with_match(&pdev->dev,
702 &tilcdc_comp_ops,
703 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600704}
705
706static int tilcdc_pdev_remove(struct platform_device *pdev)
707{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200708 struct drm_device *ddev = dev_get_drvdata(&pdev->dev);
709 struct tilcdc_drm_private *priv = ddev->dev_private;
710
711 /* Check if a subcomponent has already triggered the unloading. */
712 if (!priv)
713 return 0;
714
715 if (priv->is_componentized)
716 component_master_del(&pdev->dev, &tilcdc_comp_ops);
717 else
718 drm_put_dev(platform_get_drvdata(pdev));
Rob Clark16ea9752013-01-08 15:04:28 -0600719
720 return 0;
721}
722
723static struct of_device_id tilcdc_of_match[] = {
724 { .compatible = "ti,am33xx-tilcdc", },
725 { },
726};
727MODULE_DEVICE_TABLE(of, tilcdc_of_match);
728
729static struct platform_driver tilcdc_platform_driver = {
730 .probe = tilcdc_pdev_probe,
731 .remove = tilcdc_pdev_remove,
732 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600733 .name = "tilcdc",
734 .pm = &tilcdc_pm_ops,
735 .of_match_table = tilcdc_of_match,
736 },
737};
738
739static int __init tilcdc_drm_init(void)
740{
741 DBG("init");
742 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600743 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600744 return platform_driver_register(&tilcdc_platform_driver);
745}
746
747static void __exit tilcdc_drm_fini(void)
748{
749 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600750 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300751 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300752 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600753}
754
Guido Martínez2023d842014-06-17 11:17:11 -0300755module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600756module_exit(tilcdc_drm_fini);
757
758MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
759MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
760MODULE_LICENSE("GPL");