blob: 64ae54673e080f7f6d68607781679996b7bb1d61 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Bartosz Golaszewski707188f2017-05-31 18:06:56 +020025#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/irq.h>
28#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010029#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010031struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040032struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080033struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000034enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000049 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010055 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020060 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010061 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090066 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010067 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030071 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010072 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010073 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020076 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010078enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000087 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070090
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010091 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090099 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100100 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100101 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200102 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100103};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800104
Thomas Gleixner44247182010-09-28 10:40:18 +0200105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200110
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100113/*
114 * Return value for chip->irq_set_affinity()
115 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800125 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100126};
127
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700128struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600129struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700130
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700131/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800135 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800136 * @handler_data: per-IRQ data for the irq_chip methods
Qais Yousef955bfe52015-12-08 13:20:17 +0000137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
Jiang Liub2377212015-06-01 16:05:43 +0800140 * @msi_desc: MSI descriptor
Qais Youseff256c9a2015-12-08 13:20:16 +0000141 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800142 */
143struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800144 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800145#ifdef CONFIG_NUMA
146 unsigned int node;
147#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800148 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800149 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800150 cpumask_var_t affinity;
Qais Youseff256c9a2015-12-08 13:20:16 +0000151#ifdef CONFIG_GENERIC_IRQ_IPI
152 unsigned int ipi_offset;
153#endif
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800154};
155
156/**
157 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000158 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600160 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800161 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000162 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600163 * @domain: Interrupt translation domain; responsible for mapping
164 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800165 * @parent_data: pointer to parent struct irq_data to support hierarchy
166 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000167 * @chip_data: platform-specific per-chip private data for the chip
168 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000169 */
170struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000171 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000172 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600173 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800174 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000175 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600176 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800177#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
178 struct irq_data *parent_data;
179#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000180 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000181};
182
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100183/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800184 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100185 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100186 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100187 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Marc Zyngier08d85f32017-01-17 16:00:48 +0000188 * IRQD_ACTIVATED - Interrupt has already been activated
Thomas Gleixnera0056772011-02-08 17:11:03 +0100189 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
190 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100191 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100192 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100193 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
194 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100195 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
196 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200197 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
198 * IRQD_IRQ_MASKED - Masked state of the interrupt
199 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200200 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200201 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixner9c255582016-07-04 17:39:23 +0900202 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100203 */
204enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100205 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100206 IRQD_SETAFFINITY_PENDING = (1 << 8),
Marc Zyngier08d85f32017-01-17 16:00:48 +0000207 IRQD_ACTIVATED = (1 << 9),
Thomas Gleixnera0056772011-02-08 17:11:03 +0100208 IRQD_NO_BALANCING = (1 << 10),
209 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100210 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100211 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100212 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100213 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200214 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200215 IRQD_IRQ_MASKED = (1 << 17),
216 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200217 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200218 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixner9c255582016-07-04 17:39:23 +0900219 IRQD_AFFINITY_MANAGED = (1 << 21),
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200220 IRQD_IRQ_STARTED = (1 << 22),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100221};
222
Boqun Fengb3542862015-12-29 12:18:48 +0800223#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800224
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100225static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
226{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800227 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100228}
229
Thomas Gleixnera0056772011-02-08 17:11:03 +0100230static inline bool irqd_is_per_cpu(struct irq_data *d)
231{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800232 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100233}
234
235static inline bool irqd_can_balance(struct irq_data *d)
236{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800237 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100238}
239
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100240static inline bool irqd_affinity_was_set(struct irq_data *d)
241{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800242 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100243}
244
Thomas Gleixneree38c042011-03-28 17:11:13 +0200245static inline void irqd_mark_affinity_was_set(struct irq_data *d)
246{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800247 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200248}
249
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100250static inline u32 irqd_get_trigger_type(struct irq_data *d)
251{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800252 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100253}
254
255/*
256 * Must only be called inside irq_chip.irq_set_type() functions.
257 */
258static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
259{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800260 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
261 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100262}
263
264static inline bool irqd_is_level_type(struct irq_data *d)
265{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800266 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100267}
268
Thomas Gleixner7f942262011-02-10 19:46:26 +0100269static inline bool irqd_is_wakeup_set(struct irq_data *d)
270{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800271 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100272}
273
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100274static inline bool irqd_can_move_in_process_context(struct irq_data *d)
275{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800276 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100277}
278
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200279static inline bool irqd_irq_disabled(struct irq_data *d)
280{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800281 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200282}
283
Thomas Gleixner32f41252011-03-28 14:10:52 +0200284static inline bool irqd_irq_masked(struct irq_data *d)
285{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800286 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200287}
288
289static inline bool irqd_irq_inprogress(struct irq_data *d)
290{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800291 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200292}
293
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200294static inline bool irqd_is_wakeup_armed(struct irq_data *d)
295{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800296 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200297}
298
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200299static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
300{
301 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
302}
303
304static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
305{
306 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
307}
308
309static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
310{
311 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
312}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200313
Thomas Gleixner9c255582016-07-04 17:39:23 +0900314static inline bool irqd_affinity_is_managed(struct irq_data *d)
315{
316 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
317}
318
Marc Zyngier08d85f32017-01-17 16:00:48 +0000319static inline bool irqd_is_activated(struct irq_data *d)
320{
321 return __irqd_to_state(d) & IRQD_ACTIVATED;
322}
323
324static inline void irqd_set_activated(struct irq_data *d)
325{
326 __irqd_to_state(d) |= IRQD_ACTIVATED;
327}
328
329static inline void irqd_clr_activated(struct irq_data *d)
330{
331 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
332}
333
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200334static inline bool irqd_is_started(struct irq_data *d)
335{
336 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
337}
338
Boqun Fengb3542862015-12-29 12:18:48 +0800339#undef __irqd_to_state
340
Grant Likelya699e4e2012-04-03 07:11:04 -0600341static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
342{
343 return d->hwirq;
344}
345
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000346/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700347 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700348 *
Jon Hunterbe45beb2016-06-07 16:12:29 +0100349 * @parent_device: pointer to parent device for irqchip
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700350 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000351 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
352 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
353 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
354 * @irq_disable: disable the interrupt
355 * @irq_ack: start of a new interrupt
356 * @irq_mask: mask an interrupt source
357 * @irq_mask_ack: ack and mask an interrupt source
358 * @irq_unmask: unmask an interrupt source
359 * @irq_eoi: end of interrupt
360 * @irq_set_affinity: set the CPU affinity on SMP machines
361 * @irq_retrigger: resend an IRQ to the CPU
362 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
363 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
364 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
365 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700366 * @irq_cpu_online: configure an interrupt source for a secondary CPU
367 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700368 * @irq_suspend: function called from core code on suspend once per
369 * chip, when one or more interrupts are installed
370 * @irq_resume: function called from core code on resume once per chip,
371 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200372 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000373 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100374 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100375 * @irq_request_resources: optional to request resources before calling
376 * any other callback related to this irq
377 * @irq_release_resources: optional to release resources acquired with
378 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800379 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800380 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000381 * @irq_get_irqchip_state: return the internal state of an interrupt
382 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800383 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000384 * @ipi_send_single: send a single IPI to destination cpus
385 * @ipi_send_mask: send an IPI to destination cpus in cpumask
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100386 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700388struct irq_chip {
Jon Hunterbe45beb2016-06-07 16:12:29 +0100389 struct device *parent_device;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700390 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000391 unsigned int (*irq_startup)(struct irq_data *data);
392 void (*irq_shutdown)(struct irq_data *data);
393 void (*irq_enable)(struct irq_data *data);
394 void (*irq_disable)(struct irq_data *data);
395
396 void (*irq_ack)(struct irq_data *data);
397 void (*irq_mask)(struct irq_data *data);
398 void (*irq_mask_ack)(struct irq_data *data);
399 void (*irq_unmask)(struct irq_data *data);
400 void (*irq_eoi)(struct irq_data *data);
401
402 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
403 int (*irq_retrigger)(struct irq_data *data);
404 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
405 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
406
407 void (*irq_bus_lock)(struct irq_data *data);
408 void (*irq_bus_sync_unlock)(struct irq_data *data);
409
David Daney0fdb4b22011-03-25 12:38:49 -0700410 void (*irq_cpu_online)(struct irq_data *data);
411 void (*irq_cpu_offline)(struct irq_data *data);
412
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200413 void (*irq_suspend)(struct irq_data *data);
414 void (*irq_resume)(struct irq_data *data);
415 void (*irq_pm_shutdown)(struct irq_data *data);
416
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000417 void (*irq_calc_mask)(struct irq_data *data);
418
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100419 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100420 int (*irq_request_resources)(struct irq_data *data);
421 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100422
Jiang Liu515085e2014-11-06 22:20:17 +0800423 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800424 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800425
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000426 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
427 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
428
Jiang Liu0a4377d2015-05-19 17:07:14 +0800429 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
430
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000431 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
432 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
433
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100434 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100437/*
438 * irq_chip specific flags
439 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100440 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
441 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100442 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200443 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
444 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530445 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100446 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100447 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100448 */
449enum {
450 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100451 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100452 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200453 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530454 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200455 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100456 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100457};
458
Thomas Gleixnere1447102010-10-01 16:03:45 +0200459#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200460
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700461/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700462 * Pick up the arch-dependent methods:
463 */
464#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200466#ifndef NR_IRQS_LEGACY
467# define NR_IRQS_LEGACY 0
468#endif
469
Thomas Gleixner1318a482010-09-27 21:01:37 +0200470#ifndef ARCH_IRQ_INIT_FLAGS
471# define ARCH_IRQ_INIT_FLAGS 0
472#endif
473
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100474#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200475
Thomas Gleixnere1447102010-10-01 16:03:45 +0200476struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700477extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900478extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100479extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
480extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
David Daney0fdb4b22011-03-25 12:38:49 -0700482extern void irq_cpu_online(void);
483extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000484extern int irq_set_affinity_locked(struct irq_data *data,
485 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800486extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700487
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800488extern void irq_migrate_all_off_this_cpu(void);
489
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200490#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100491void irq_move_irq(struct irq_data *data);
492void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200493#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100494static inline void irq_move_irq(struct irq_data *data) { }
495static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200496#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700500#ifdef CONFIG_HARDIRQS_SW_RESEND
501int irq_set_parent(int irq, int parent_irq);
502#else
503static inline int irq_set_parent(int irq, int parent_irq)
504{
505 return 0;
506}
507#endif
508
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700509/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700510 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100511 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700512 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200513extern void handle_level_irq(struct irq_desc *desc);
514extern void handle_fasteoi_irq(struct irq_desc *desc);
515extern void handle_edge_irq(struct irq_desc *desc);
516extern void handle_edge_eoi_irq(struct irq_desc *desc);
517extern void handle_simple_irq(struct irq_desc *desc);
Keith Buschedd14cf2016-06-17 16:00:20 -0600518extern void handle_untracked_irq(struct irq_desc *desc);
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200519extern void handle_percpu_irq(struct irq_desc *desc);
520extern void handle_percpu_devid_irq(struct irq_desc *desc);
521extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100522extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700523
Jiang Liu515085e2014-11-06 22:20:17 +0800524extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jon Hunterbe45beb2016-06-07 16:12:29 +0100525extern int irq_chip_pm_get(struct irq_data *data);
526extern int irq_chip_pm_put(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800527#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200528extern void irq_chip_enable_parent(struct irq_data *data);
529extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800530extern void irq_chip_ack_parent(struct irq_data *data);
531extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800532extern void irq_chip_mask_parent(struct irq_data *data);
533extern void irq_chip_unmask_parent(struct irq_data *data);
534extern void irq_chip_eoi_parent(struct irq_data *data);
535extern int irq_chip_set_affinity_parent(struct irq_data *data,
536 const struct cpumask *dest,
537 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000538extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800539extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
540 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300541extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800542#endif
543
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700544/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800545extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700547
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700548/* Enable/disable irq debugging output: */
549extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700551/* Checks whether the interrupt can be requested by request_irq(): */
552extern int can_request_irq(unsigned int irq, unsigned long irqflags);
553
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100554/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700555extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100556extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700557
558extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100559irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700560 irq_flow_handler_t handle, const char *name);
561
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100562static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
563 irq_flow_handler_t handle)
564{
565 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
566}
567
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100568extern int irq_set_percpu_devid(unsigned int irq);
Marc Zyngier222df542016-04-11 09:57:52 +0100569extern int irq_set_percpu_devid_partition(unsigned int irq,
570 const struct cpumask *affinity);
571extern int irq_get_percpu_devid_partition(unsigned int irq,
572 struct cpumask *affinity);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100573
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700574extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100575__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700576 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700577
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700578static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100579irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700580{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100581 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700582}
583
584/*
585 * Set a highlevel chained flow handler for a given IRQ.
586 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900587 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700588 */
589static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100590irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700591{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100592 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700593}
594
Russell King3b0f95b2015-06-16 23:06:20 +0100595/*
596 * Set a highlevel chained flow handler and its data for a given IRQ.
597 * (a chained handler is automatically enabled and set to
598 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
599 */
600void
601irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
602 void *data);
603
Thomas Gleixner44247182010-09-28 10:40:18 +0200604void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
605
606static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
607{
608 irq_modify_status(irq, 0, set);
609}
610
611static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
612{
613 irq_modify_status(irq, clr, 0);
614}
615
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100616static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200617{
618 irq_modify_status(irq, 0, IRQ_NOPROBE);
619}
620
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100621static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200622{
623 irq_modify_status(irq, IRQ_NOPROBE, 0);
624}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800625
Paul Mundt7f1b1242011-04-07 06:01:44 +0900626static inline void irq_set_nothread(unsigned int irq)
627{
628 irq_modify_status(irq, 0, IRQ_NOTHREAD);
629}
630
631static inline void irq_set_thread(unsigned int irq)
632{
633 irq_modify_status(irq, IRQ_NOTHREAD, 0);
634}
635
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100636static inline void irq_set_nested_thread(unsigned int irq, bool nest)
637{
638 if (nest)
639 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
640 else
641 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
642}
643
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100644static inline void irq_set_percpu_devid_flags(unsigned int irq)
645{
646 irq_set_status_flags(irq,
647 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
648 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
649}
650
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700651/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100652extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
653extern int irq_set_handler_data(unsigned int irq, void *data);
654extern int irq_set_chip_data(unsigned int irq, void *data);
655extern int irq_set_irq_type(unsigned int irq, unsigned int type);
656extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100657extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
658 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200659extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700660
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100661static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200662{
663 struct irq_data *d = irq_get_irq_data(irq);
664 return d ? d->chip : NULL;
665}
666
667static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
668{
669 return d->chip;
670}
671
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100672static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200673{
674 struct irq_data *d = irq_get_irq_data(irq);
675 return d ? d->chip_data : NULL;
676}
677
678static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
679{
680 return d->chip_data;
681}
682
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100683static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200684{
685 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800686 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200687}
688
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100689static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200690{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800691 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200692}
693
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100694static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200695{
696 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800697 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200698}
699
Jiang Liuc391f262015-06-01 16:05:41 +0800700static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200701{
Jiang Liub2377212015-06-01 16:05:43 +0800702 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200703}
704
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200705static inline u32 irq_get_trigger_type(unsigned int irq)
706{
707 struct irq_data *d = irq_get_irq_data(irq);
708 return d ? irqd_get_trigger_type(d) : 0;
709}
710
Jiang Liu449e9ca2015-06-01 16:05:16 +0800711static inline int irq_common_data_get_node(struct irq_common_data *d)
712{
713#ifdef CONFIG_NUMA
714 return d->node;
715#else
716 return 0;
717#endif
718}
719
Jiang Liu67830112015-06-01 16:05:13 +0800720static inline int irq_data_get_node(struct irq_data *d)
721{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800722 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800723}
724
Jiang Liuc64301a2015-06-01 16:05:23 +0800725static inline struct cpumask *irq_get_affinity_mask(int irq)
726{
727 struct irq_data *d = irq_get_irq_data(irq);
728
Jiang Liu9df872f2015-06-03 11:47:50 +0800729 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800730}
731
732static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
733{
Jiang Liu9df872f2015-06-03 11:47:50 +0800734 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800735}
736
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200737unsigned int arch_dynirq_lower_bound(unsigned int from);
738
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200739int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900740 struct module *owner, const struct cpumask *affinity);
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200741
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100742int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
743 unsigned int cnt, int node, struct module *owner,
744 const struct cpumask *affinity);
745
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400746/* use macros to avoid needing export.h for THIS_MODULE */
747#define irq_alloc_descs(irq, from, cnt, node) \
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900748 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400749
750#define irq_alloc_desc(node) \
751 irq_alloc_descs(-1, 0, 1, node)
752
753#define irq_alloc_desc_at(at, node) \
754 irq_alloc_descs(at, at, 1, node)
755
756#define irq_alloc_desc_from(from, node) \
757 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200758
Alexander Gordeev51906e72012-11-19 16:01:29 +0100759#define irq_alloc_descs_from(from, cnt, node) \
760 irq_alloc_descs(-1, from, cnt, node)
761
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100762#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
763 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
764
765#define devm_irq_alloc_desc(dev, node) \
766 devm_irq_alloc_descs(dev, -1, 0, 1, node)
767
768#define devm_irq_alloc_desc_at(dev, at, node) \
769 devm_irq_alloc_descs(dev, at, at, 1, node)
770
771#define devm_irq_alloc_desc_from(dev, from, node) \
772 devm_irq_alloc_descs(dev, -1, from, 1, node)
773
774#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
775 devm_irq_alloc_descs(dev, -1, from, cnt, node)
776
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200777void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200778static inline void irq_free_desc(unsigned int irq)
779{
780 irq_free_descs(irq, 1);
781}
782
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000783#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
784unsigned int irq_alloc_hwirqs(int cnt, int node);
785static inline unsigned int irq_alloc_hwirq(int node)
786{
787 return irq_alloc_hwirqs(1, node);
788}
789void irq_free_hwirqs(unsigned int from, int cnt);
790static inline void irq_free_hwirq(unsigned int irq)
791{
792 return irq_free_hwirqs(irq, 1);
793}
794int arch_setup_hwirq(unsigned int irq, int node);
795void arch_teardown_hwirq(unsigned int irq);
796#endif
797
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000798#ifdef CONFIG_GENERIC_IRQ_LEGACY
799void irq_init_desc(unsigned int irq);
800#endif
801
Thomas Gleixner7d828062011-04-03 11:42:53 +0200802/**
803 * struct irq_chip_regs - register offsets for struct irq_gci
804 * @enable: Enable register offset to reg_base
805 * @disable: Disable register offset to reg_base
806 * @mask: Mask register offset to reg_base
807 * @ack: Ack register offset to reg_base
808 * @eoi: Eoi register offset to reg_base
809 * @type: Type configuration register offset to reg_base
810 * @polarity: Polarity configuration register offset to reg_base
811 */
812struct irq_chip_regs {
813 unsigned long enable;
814 unsigned long disable;
815 unsigned long mask;
816 unsigned long ack;
817 unsigned long eoi;
818 unsigned long type;
819 unsigned long polarity;
820};
821
822/**
823 * struct irq_chip_type - Generic interrupt chip instance for a flow type
824 * @chip: The real interrupt chip which provides the callbacks
825 * @regs: Register offsets for this chip
826 * @handler: Flow handler associated with this chip
827 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000828 * @mask_cache_priv: Cached mask register private to the chip type
829 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200830 *
831 * A irq_generic_chip can have several instances of irq_chip_type when
832 * it requires different functions and register offsets for different
833 * flow types.
834 */
835struct irq_chip_type {
836 struct irq_chip chip;
837 struct irq_chip_regs regs;
838 irq_flow_handler_t handler;
839 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000840 u32 mask_cache_priv;
841 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200842};
843
844/**
845 * struct irq_chip_generic - Generic irq chip data structure
846 * @lock: Lock to protect register and cache data access
847 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800848 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
849 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700850 * @suspend: Function called from core code on suspend once per
851 * chip; can be useful instead of irq_chip::suspend to
852 * handle chip details even when no interrupts are in use
853 * @resume: Function called from core code on resume once per chip;
854 * can be useful instead of irq_chip::suspend to handle
855 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200856 * @irq_base: Interrupt base nr for this chip
857 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000858 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200859 * @type_cache: Cached type register
860 * @polarity_cache: Cached polarity register
861 * @wake_enabled: Interrupt can wakeup from suspend
862 * @wake_active: Interrupt is marked as an wakeup from suspend source
863 * @num_ct: Number of available irq_chip_type instances (usually 1)
864 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000865 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100866 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000867 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200868 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200869 * @chip_types: Array of interrupt irq_chip_types
870 *
871 * Note, that irq_chip_generic can have multiple irq_chip_type
872 * implementations which can be associated to a particular irq line of
873 * an irq_chip_generic instance. That allows to share and protect
874 * state in an irq_chip_generic instance when we need to implement
875 * different flow mechanisms (level/edge) for it.
876 */
877struct irq_chip_generic {
878 raw_spinlock_t lock;
879 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800880 u32 (*reg_readl)(void __iomem *addr);
881 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700882 void (*suspend)(struct irq_chip_generic *gc);
883 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200884 unsigned int irq_base;
885 unsigned int irq_cnt;
886 u32 mask_cache;
887 u32 type_cache;
888 u32 polarity_cache;
889 u32 wake_enabled;
890 u32 wake_active;
891 unsigned int num_ct;
892 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000893 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100894 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000895 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200896 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200897 struct irq_chip_type chip_types[0];
898};
899
900/**
901 * enum irq_gc_flags - Initialization flags for generic irq chips
902 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
903 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
904 * irq chips which need to call irq_set_wake() on
905 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000906 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000907 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800908 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200909 */
910enum irq_gc_flags {
911 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
912 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000913 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000914 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800915 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200916};
917
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000918/*
919 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
920 * @irqs_per_chip: Number of interrupts per chip
921 * @num_chips: Number of chips
922 * @irq_flags_to_set: IRQ* flags to set on irq setup
923 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
924 * @gc_flags: Generic chip specific setup flags
925 * @gc: Array of pointers to generic interrupt chips
926 */
927struct irq_domain_chip_generic {
928 unsigned int irqs_per_chip;
929 unsigned int num_chips;
930 unsigned int irq_flags_to_clear;
931 unsigned int irq_flags_to_set;
932 enum irq_gc_flags gc_flags;
933 struct irq_chip_generic *gc[0];
934};
935
Thomas Gleixner7d828062011-04-03 11:42:53 +0200936/* Generic chip callback functions */
937void irq_gc_noop(struct irq_data *d);
938void irq_gc_mask_disable_reg(struct irq_data *d);
939void irq_gc_mask_set_bit(struct irq_data *d);
940void irq_gc_mask_clr_bit(struct irq_data *d);
941void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400942void irq_gc_ack_set_bit(struct irq_data *d);
943void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200944void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
945void irq_gc_eoi(struct irq_data *d);
946int irq_gc_set_wake(struct irq_data *d, unsigned int on);
947
948/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200949int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
950 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200951struct irq_chip_generic *
952irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
953 void __iomem *reg_base, irq_flow_handler_t handler);
954void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
955 enum irq_gc_flags flags, unsigned int clr,
956 unsigned int set);
957int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200958void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
959 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200960
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +0200961struct irq_chip_generic *
962devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
963 unsigned int irq_base, void __iomem *reg_base,
964 irq_flow_handler_t handler);
965
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000966struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000967
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200968int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
969 int num_ct, const char *name,
970 irq_flow_handler_t handler,
971 unsigned int clr, unsigned int set,
972 enum irq_gc_flags flags);
973
974#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
975 handler, clr, set, flags) \
976({ \
977 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
978 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
979 handler, clr, set, flags); \
980})
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000981
Bartosz Golaszewski707188f2017-05-31 18:06:56 +0200982static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
983{
984 kfree(gc);
985}
986
Bartosz Golaszewski32bb6cb2017-05-31 18:06:57 +0200987static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
988 u32 msk, unsigned int clr,
989 unsigned int set)
990{
991 irq_remove_generic_chip(gc, msk, clr, set);
992 irq_free_generic_chip(gc);
993}
994
Thomas Gleixner7d828062011-04-03 11:42:53 +0200995static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
996{
997 return container_of(d->chip, struct irq_chip_type, chip);
998}
999
1000#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1001
1002#ifdef CONFIG_SMP
1003static inline void irq_gc_lock(struct irq_chip_generic *gc)
1004{
1005 raw_spin_lock(&gc->lock);
1006}
1007
1008static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1009{
1010 raw_spin_unlock(&gc->lock);
1011}
1012#else
1013static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1014static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1015#endif
1016
Boris Brezillonebf9ff72016-09-13 15:58:28 +02001017/*
1018 * The irqsave variants are for usage in non interrupt code. Do not use
1019 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1020 */
1021#define irq_gc_lock_irqsave(gc, flags) \
1022 raw_spin_lock_irqsave(&(gc)->lock, flags)
1023
1024#define irq_gc_unlock_irqrestore(gc, flags) \
1025 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1026
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001027static inline void irq_reg_writel(struct irq_chip_generic *gc,
1028 u32 val, int reg_offset)
1029{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001030 if (gc->reg_writel)
1031 gc->reg_writel(val, gc->reg_base + reg_offset);
1032 else
1033 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001034}
1035
1036static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1037 int reg_offset)
1038{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001039 if (gc->reg_readl)
1040 return gc->reg_readl(gc->reg_base + reg_offset);
1041 else
1042 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001043}
1044
Qais Yousefd17bf242015-12-08 13:20:19 +00001045/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1046#define INVALID_HWIRQ (~0UL)
Qais Youseff9bce792015-12-08 13:20:20 +00001047irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
Qais Yousef3b8e29a2015-12-08 13:20:22 +00001048int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1049int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1050int ipi_send_single(unsigned int virq, unsigned int cpu);
1051int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
Qais Yousefd17bf242015-12-08 13:20:19 +00001052
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001053#endif /* _LINUX_IRQ_H */