Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2017 Broadcom |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * Broadcom SBA RAID Driver |
| 11 | * |
| 12 | * The Broadcom stream buffer accelerator (SBA) provides offloading |
| 13 | * capabilities for RAID operations. The SBA offload engine is accessible |
| 14 | * via Broadcom SoC specific ring manager. Two or more offload engines |
| 15 | * can share same Broadcom SoC specific ring manager due to this Broadcom |
| 16 | * SoC specific ring manager driver is implemented as a mailbox controller |
| 17 | * driver and offload engine drivers are implemented as mallbox clients. |
| 18 | * |
| 19 | * Typically, Broadcom SoC specific ring manager will implement larger |
| 20 | * number of hardware rings over one or more SBA hardware devices. By |
| 21 | * design, the internal buffer size of SBA hardware device is limited |
| 22 | * but all offload operations supported by SBA can be broken down into |
| 23 | * multiple small size requests and executed parallely on multiple SBA |
| 24 | * hardware devices for achieving high through-put. |
| 25 | * |
| 26 | * The Broadcom SBA RAID driver does not require any register programming |
| 27 | * except submitting request to SBA hardware device via mailbox channels. |
| 28 | * This driver implements a DMA device with one DMA channel using a set |
| 29 | * of mailbox channels provided by Broadcom SoC specific ring manager |
| 30 | * driver. To exploit parallelism (as described above), all DMA request |
| 31 | * coming to SBA RAID DMA channel are broken down to smaller requests |
| 32 | * and submitted to multiple mailbox channels in round-robin fashion. |
| 33 | * For having more SBA DMA channels, we can create more SBA device nodes |
| 34 | * in Broadcom SoC specific DTS based on number of hardware rings supported |
| 35 | * by Broadcom SoC ring manager. |
| 36 | */ |
| 37 | |
| 38 | #include <linux/bitops.h> |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 39 | #include <linux/debugfs.h> |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 40 | #include <linux/dma-mapping.h> |
| 41 | #include <linux/dmaengine.h> |
| 42 | #include <linux/list.h> |
| 43 | #include <linux/mailbox_client.h> |
| 44 | #include <linux/mailbox/brcm-message.h> |
| 45 | #include <linux/module.h> |
| 46 | #include <linux/of_device.h> |
| 47 | #include <linux/slab.h> |
| 48 | #include <linux/raid/pq.h> |
| 49 | |
| 50 | #include "dmaengine.h" |
| 51 | |
Anup Patel | e897091 | 2017-08-22 15:26:50 +0530 | [diff] [blame] | 52 | /* ====== Driver macros and defines ===== */ |
| 53 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 54 | #define SBA_TYPE_SHIFT 48 |
| 55 | #define SBA_TYPE_MASK GENMASK(1, 0) |
| 56 | #define SBA_TYPE_A 0x0 |
| 57 | #define SBA_TYPE_B 0x2 |
| 58 | #define SBA_TYPE_C 0x3 |
| 59 | #define SBA_USER_DEF_SHIFT 32 |
| 60 | #define SBA_USER_DEF_MASK GENMASK(15, 0) |
| 61 | #define SBA_R_MDATA_SHIFT 24 |
| 62 | #define SBA_R_MDATA_MASK GENMASK(7, 0) |
| 63 | #define SBA_C_MDATA_MS_SHIFT 18 |
| 64 | #define SBA_C_MDATA_MS_MASK GENMASK(1, 0) |
| 65 | #define SBA_INT_SHIFT 17 |
| 66 | #define SBA_INT_MASK BIT(0) |
| 67 | #define SBA_RESP_SHIFT 16 |
| 68 | #define SBA_RESP_MASK BIT(0) |
| 69 | #define SBA_C_MDATA_SHIFT 8 |
| 70 | #define SBA_C_MDATA_MASK GENMASK(7, 0) |
| 71 | #define SBA_C_MDATA_BNUMx_SHIFT(__bnum) (2 * (__bnum)) |
| 72 | #define SBA_C_MDATA_BNUMx_MASK GENMASK(1, 0) |
| 73 | #define SBA_C_MDATA_DNUM_SHIFT 5 |
| 74 | #define SBA_C_MDATA_DNUM_MASK GENMASK(4, 0) |
| 75 | #define SBA_C_MDATA_LS(__v) ((__v) & 0xff) |
| 76 | #define SBA_C_MDATA_MS(__v) (((__v) >> 8) & 0x3) |
| 77 | #define SBA_CMD_SHIFT 0 |
| 78 | #define SBA_CMD_MASK GENMASK(3, 0) |
| 79 | #define SBA_CMD_ZERO_BUFFER 0x4 |
| 80 | #define SBA_CMD_ZERO_ALL_BUFFERS 0x8 |
| 81 | #define SBA_CMD_LOAD_BUFFER 0x9 |
| 82 | #define SBA_CMD_XOR 0xa |
| 83 | #define SBA_CMD_GALOIS_XOR 0xb |
| 84 | #define SBA_CMD_WRITE_BUFFER 0xc |
| 85 | #define SBA_CMD_GALOIS 0xe |
| 86 | |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 87 | #define SBA_MAX_REQ_PER_MBOX_CHANNEL 8192 |
| 88 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 89 | /* Driver helper macros */ |
| 90 | #define to_sba_request(tx) \ |
| 91 | container_of(tx, struct sba_request, tx) |
| 92 | #define to_sba_device(dchan) \ |
| 93 | container_of(dchan, struct sba_device, dma_chan) |
| 94 | |
Anup Patel | e897091 | 2017-08-22 15:26:50 +0530 | [diff] [blame] | 95 | /* ===== Driver data structures ===== */ |
| 96 | |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 97 | enum sba_request_flags { |
| 98 | SBA_REQUEST_STATE_FREE = 0x001, |
| 99 | SBA_REQUEST_STATE_ALLOCED = 0x002, |
| 100 | SBA_REQUEST_STATE_PENDING = 0x004, |
| 101 | SBA_REQUEST_STATE_ACTIVE = 0x008, |
Anup Patel | b99c2386 | 2017-08-22 15:27:03 +0530 | [diff] [blame] | 102 | SBA_REQUEST_STATE_COMPLETED = 0x010, |
| 103 | SBA_REQUEST_STATE_ABORTED = 0x020, |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 104 | SBA_REQUEST_STATE_MASK = 0x0ff, |
| 105 | SBA_REQUEST_FENCE = 0x100, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | struct sba_request { |
| 109 | /* Global state */ |
| 110 | struct list_head node; |
| 111 | struct sba_device *sba; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 112 | u32 flags; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 113 | /* Chained requests management */ |
| 114 | struct sba_request *first; |
| 115 | struct list_head next; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 116 | atomic_t next_pending_count; |
| 117 | /* BRCM message data */ |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 118 | struct brcm_message msg; |
| 119 | struct dma_async_tx_descriptor tx; |
Anup Patel | 5655e00 | 2017-08-22 15:26:56 +0530 | [diff] [blame] | 120 | /* SBA commands */ |
| 121 | struct brcm_sba_command cmds[0]; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 122 | }; |
| 123 | |
| 124 | enum sba_version { |
| 125 | SBA_VER_1 = 0, |
| 126 | SBA_VER_2 |
| 127 | }; |
| 128 | |
| 129 | struct sba_device { |
| 130 | /* Underlying device */ |
| 131 | struct device *dev; |
| 132 | /* DT configuration parameters */ |
| 133 | enum sba_version ver; |
| 134 | /* Derived configuration parameters */ |
| 135 | u32 max_req; |
| 136 | u32 hw_buf_size; |
| 137 | u32 hw_resp_size; |
| 138 | u32 max_pq_coefs; |
| 139 | u32 max_pq_srcs; |
| 140 | u32 max_cmd_per_req; |
| 141 | u32 max_xor_srcs; |
| 142 | u32 max_resp_pool_size; |
| 143 | u32 max_cmds_pool_size; |
| 144 | /* Maibox client and Mailbox channels */ |
| 145 | struct mbox_client client; |
| 146 | int mchans_count; |
| 147 | atomic_t mchans_current; |
| 148 | struct mbox_chan **mchans; |
| 149 | struct device *mbox_dev; |
| 150 | /* DMA device and DMA channel */ |
| 151 | struct dma_device dma_dev; |
| 152 | struct dma_chan dma_chan; |
| 153 | /* DMA channel resources */ |
| 154 | void *resp_base; |
| 155 | dma_addr_t resp_dma_base; |
| 156 | void *cmds_base; |
| 157 | dma_addr_t cmds_dma_base; |
| 158 | spinlock_t reqs_lock; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 159 | bool reqs_fence; |
| 160 | struct list_head reqs_alloc_list; |
| 161 | struct list_head reqs_pending_list; |
| 162 | struct list_head reqs_active_list; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 163 | struct list_head reqs_completed_list; |
| 164 | struct list_head reqs_aborted_list; |
| 165 | struct list_head reqs_free_list; |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 166 | /* DebugFS directory entries */ |
| 167 | struct dentry *root; |
| 168 | struct dentry *stats; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 169 | }; |
| 170 | |
Anup Patel | e897091 | 2017-08-22 15:26:50 +0530 | [diff] [blame] | 171 | /* ====== Command helper routines ===== */ |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 172 | |
| 173 | static inline u64 __pure sba_cmd_enc(u64 cmd, u32 val, u32 shift, u32 mask) |
| 174 | { |
| 175 | cmd &= ~((u64)mask << shift); |
| 176 | cmd |= ((u64)(val & mask) << shift); |
| 177 | return cmd; |
| 178 | } |
| 179 | |
| 180 | static inline u32 __pure sba_cmd_load_c_mdata(u32 b0) |
| 181 | { |
| 182 | return b0 & SBA_C_MDATA_BNUMx_MASK; |
| 183 | } |
| 184 | |
| 185 | static inline u32 __pure sba_cmd_write_c_mdata(u32 b0) |
| 186 | { |
| 187 | return b0 & SBA_C_MDATA_BNUMx_MASK; |
| 188 | } |
| 189 | |
| 190 | static inline u32 __pure sba_cmd_xor_c_mdata(u32 b1, u32 b0) |
| 191 | { |
| 192 | return (b0 & SBA_C_MDATA_BNUMx_MASK) | |
| 193 | ((b1 & SBA_C_MDATA_BNUMx_MASK) << SBA_C_MDATA_BNUMx_SHIFT(1)); |
| 194 | } |
| 195 | |
| 196 | static inline u32 __pure sba_cmd_pq_c_mdata(u32 d, u32 b1, u32 b0) |
| 197 | { |
| 198 | return (b0 & SBA_C_MDATA_BNUMx_MASK) | |
| 199 | ((b1 & SBA_C_MDATA_BNUMx_MASK) << SBA_C_MDATA_BNUMx_SHIFT(1)) | |
| 200 | ((d & SBA_C_MDATA_DNUM_MASK) << SBA_C_MDATA_DNUM_SHIFT); |
| 201 | } |
| 202 | |
Anup Patel | e897091 | 2017-08-22 15:26:50 +0530 | [diff] [blame] | 203 | /* ====== General helper routines ===== */ |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 204 | |
Anup Patel | 6df8f91 | 2017-08-22 15:27:00 +0530 | [diff] [blame] | 205 | static void sba_peek_mchans(struct sba_device *sba) |
| 206 | { |
| 207 | int mchan_idx; |
| 208 | |
| 209 | for (mchan_idx = 0; mchan_idx < sba->mchans_count; mchan_idx++) |
| 210 | mbox_client_peek_data(sba->mchans[mchan_idx]); |
| 211 | } |
| 212 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 213 | static struct sba_request *sba_alloc_request(struct sba_device *sba) |
| 214 | { |
| 215 | unsigned long flags; |
| 216 | struct sba_request *req = NULL; |
| 217 | |
| 218 | spin_lock_irqsave(&sba->reqs_lock, flags); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 219 | req = list_first_entry_or_null(&sba->reqs_free_list, |
| 220 | struct sba_request, node); |
Anup Patel | abfa251 | 2017-08-22 15:26:55 +0530 | [diff] [blame] | 221 | if (req) |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 222 | list_move_tail(&req->node, &sba->reqs_alloc_list); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 223 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
Anup Patel | 6df8f91 | 2017-08-22 15:27:00 +0530 | [diff] [blame] | 224 | |
| 225 | if (!req) { |
| 226 | /* |
| 227 | * We have no more free requests so, we peek |
| 228 | * mailbox channels hoping few active requests |
| 229 | * would have completed which will create more |
| 230 | * room for new requests. |
| 231 | */ |
| 232 | sba_peek_mchans(sba); |
Anup Patel | e4274cf | 2017-08-22 15:26:51 +0530 | [diff] [blame] | 233 | return NULL; |
Anup Patel | 6df8f91 | 2017-08-22 15:27:00 +0530 | [diff] [blame] | 234 | } |
Anup Patel | e4274cf | 2017-08-22 15:26:51 +0530 | [diff] [blame] | 235 | |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 236 | req->flags = SBA_REQUEST_STATE_ALLOCED; |
Anup Patel | e4274cf | 2017-08-22 15:26:51 +0530 | [diff] [blame] | 237 | req->first = req; |
| 238 | INIT_LIST_HEAD(&req->next); |
Anup Patel | e4274cf | 2017-08-22 15:26:51 +0530 | [diff] [blame] | 239 | atomic_set(&req->next_pending_count, 1); |
| 240 | |
| 241 | dma_async_tx_descriptor_init(&req->tx, &sba->dma_chan); |
Anup Patel | fd8eb53 | 2017-08-22 15:27:01 +0530 | [diff] [blame] | 242 | async_tx_ack(&req->tx); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 243 | |
| 244 | return req; |
| 245 | } |
| 246 | |
| 247 | /* Note: Must be called with sba->reqs_lock held */ |
| 248 | static void _sba_pending_request(struct sba_device *sba, |
| 249 | struct sba_request *req) |
| 250 | { |
| 251 | lockdep_assert_held(&sba->reqs_lock); |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 252 | req->flags &= ~SBA_REQUEST_STATE_MASK; |
| 253 | req->flags |= SBA_REQUEST_STATE_PENDING; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 254 | list_move_tail(&req->node, &sba->reqs_pending_list); |
| 255 | if (list_empty(&sba->reqs_active_list)) |
| 256 | sba->reqs_fence = false; |
| 257 | } |
| 258 | |
| 259 | /* Note: Must be called with sba->reqs_lock held */ |
| 260 | static bool _sba_active_request(struct sba_device *sba, |
| 261 | struct sba_request *req) |
| 262 | { |
| 263 | lockdep_assert_held(&sba->reqs_lock); |
| 264 | if (list_empty(&sba->reqs_active_list)) |
| 265 | sba->reqs_fence = false; |
| 266 | if (sba->reqs_fence) |
| 267 | return false; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 268 | req->flags &= ~SBA_REQUEST_STATE_MASK; |
| 269 | req->flags |= SBA_REQUEST_STATE_ACTIVE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 270 | list_move_tail(&req->node, &sba->reqs_active_list); |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 271 | if (req->flags & SBA_REQUEST_FENCE) |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 272 | sba->reqs_fence = true; |
| 273 | return true; |
| 274 | } |
| 275 | |
| 276 | /* Note: Must be called with sba->reqs_lock held */ |
| 277 | static void _sba_abort_request(struct sba_device *sba, |
| 278 | struct sba_request *req) |
| 279 | { |
| 280 | lockdep_assert_held(&sba->reqs_lock); |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 281 | req->flags &= ~SBA_REQUEST_STATE_MASK; |
| 282 | req->flags |= SBA_REQUEST_STATE_ABORTED; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 283 | list_move_tail(&req->node, &sba->reqs_aborted_list); |
| 284 | if (list_empty(&sba->reqs_active_list)) |
| 285 | sba->reqs_fence = false; |
| 286 | } |
| 287 | |
| 288 | /* Note: Must be called with sba->reqs_lock held */ |
| 289 | static void _sba_free_request(struct sba_device *sba, |
| 290 | struct sba_request *req) |
| 291 | { |
| 292 | lockdep_assert_held(&sba->reqs_lock); |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 293 | req->flags &= ~SBA_REQUEST_STATE_MASK; |
| 294 | req->flags |= SBA_REQUEST_STATE_FREE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 295 | list_move_tail(&req->node, &sba->reqs_free_list); |
| 296 | if (list_empty(&sba->reqs_active_list)) |
| 297 | sba->reqs_fence = false; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 298 | } |
| 299 | |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 300 | /* Note: Must be called with sba->reqs_lock held */ |
| 301 | static void _sba_complete_request(struct sba_device *sba, |
| 302 | struct sba_request *req) |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 303 | { |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 304 | lockdep_assert_held(&sba->reqs_lock); |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 305 | req->flags &= ~SBA_REQUEST_STATE_MASK; |
| 306 | req->flags |= SBA_REQUEST_STATE_COMPLETED; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 307 | list_move_tail(&req->node, &sba->reqs_completed_list); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 308 | if (list_empty(&sba->reqs_active_list)) |
| 309 | sba->reqs_fence = false; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 310 | } |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 311 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 312 | static void sba_free_chained_requests(struct sba_request *req) |
| 313 | { |
| 314 | unsigned long flags; |
| 315 | struct sba_request *nreq; |
| 316 | struct sba_device *sba = req->sba; |
| 317 | |
| 318 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 319 | |
| 320 | _sba_free_request(sba, req); |
| 321 | list_for_each_entry(nreq, &req->next, next) |
| 322 | _sba_free_request(sba, nreq); |
| 323 | |
| 324 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 325 | } |
| 326 | |
| 327 | static void sba_chain_request(struct sba_request *first, |
| 328 | struct sba_request *req) |
| 329 | { |
| 330 | unsigned long flags; |
| 331 | struct sba_device *sba = req->sba; |
| 332 | |
| 333 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 334 | |
| 335 | list_add_tail(&req->next, &first->next); |
| 336 | req->first = first; |
Anup Patel | 10f1a33 | 2017-08-22 15:26:53 +0530 | [diff] [blame] | 337 | atomic_inc(&first->next_pending_count); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 338 | |
| 339 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 340 | } |
| 341 | |
| 342 | static void sba_cleanup_nonpending_requests(struct sba_device *sba) |
| 343 | { |
| 344 | unsigned long flags; |
| 345 | struct sba_request *req, *req1; |
| 346 | |
| 347 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 348 | |
| 349 | /* Freeup all alloced request */ |
| 350 | list_for_each_entry_safe(req, req1, &sba->reqs_alloc_list, node) |
| 351 | _sba_free_request(sba, req); |
| 352 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 353 | /* Freeup all completed request */ |
| 354 | list_for_each_entry_safe(req, req1, &sba->reqs_completed_list, node) |
| 355 | _sba_free_request(sba, req); |
| 356 | |
| 357 | /* Set all active requests as aborted */ |
| 358 | list_for_each_entry_safe(req, req1, &sba->reqs_active_list, node) |
| 359 | _sba_abort_request(sba, req); |
| 360 | |
| 361 | /* |
| 362 | * Note: We expect that aborted request will be eventually |
| 363 | * freed by sba_receive_message() |
| 364 | */ |
| 365 | |
| 366 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 367 | } |
| 368 | |
| 369 | static void sba_cleanup_pending_requests(struct sba_device *sba) |
| 370 | { |
| 371 | unsigned long flags; |
| 372 | struct sba_request *req, *req1; |
| 373 | |
| 374 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 375 | |
| 376 | /* Freeup all pending request */ |
| 377 | list_for_each_entry_safe(req, req1, &sba->reqs_pending_list, node) |
| 378 | _sba_free_request(sba, req); |
| 379 | |
| 380 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 381 | } |
| 382 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 383 | static int sba_send_mbox_request(struct sba_device *sba, |
| 384 | struct sba_request *req) |
| 385 | { |
| 386 | int mchans_idx, ret = 0; |
| 387 | |
| 388 | /* Select mailbox channel in round-robin fashion */ |
| 389 | mchans_idx = atomic_inc_return(&sba->mchans_current); |
| 390 | mchans_idx = mchans_idx % sba->mchans_count; |
| 391 | |
| 392 | /* Send message for the request */ |
| 393 | req->msg.error = 0; |
| 394 | ret = mbox_send_message(sba->mchans[mchans_idx], &req->msg); |
| 395 | if (ret < 0) { |
| 396 | dev_err(sba->dev, "send message failed with error %d", ret); |
| 397 | return ret; |
| 398 | } |
Anup Patel | 29e0f48 | 2017-08-22 15:27:05 +0530 | [diff] [blame^] | 399 | |
| 400 | /* Check error returned by mailbox controller */ |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 401 | ret = req->msg.error; |
| 402 | if (ret < 0) { |
| 403 | dev_err(sba->dev, "message error %d", ret); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 404 | } |
| 405 | |
Anup Patel | 29e0f48 | 2017-08-22 15:27:05 +0530 | [diff] [blame^] | 406 | /* Signal txdone for mailbox channel */ |
| 407 | mbox_client_txdone(sba->mchans[mchans_idx], ret); |
| 408 | |
| 409 | return ret; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 410 | } |
| 411 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 412 | /* Note: Must be called with sba->reqs_lock held */ |
| 413 | static void _sba_process_pending_requests(struct sba_device *sba) |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 414 | { |
| 415 | int ret; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 416 | u32 count; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 417 | struct sba_request *req; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 418 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 419 | /* |
| 420 | * Process few pending requests |
| 421 | * |
| 422 | * For now, we process (<number_of_mailbox_channels> * 8) |
| 423 | * number of requests at a time. |
| 424 | */ |
| 425 | count = sba->mchans_count * 8; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 426 | while (!list_empty(&sba->reqs_pending_list) && count) { |
| 427 | /* Get the first pending request */ |
| 428 | req = list_first_entry(&sba->reqs_pending_list, |
| 429 | struct sba_request, node); |
| 430 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 431 | /* Try to make request active */ |
| 432 | if (!_sba_active_request(sba, req)) |
| 433 | break; |
| 434 | |
| 435 | /* Send request to mailbox channel */ |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 436 | ret = sba_send_mbox_request(sba, req); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 437 | if (ret < 0) { |
| 438 | _sba_pending_request(sba, req); |
| 439 | break; |
| 440 | } |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 441 | |
| 442 | count--; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 443 | } |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 444 | } |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 445 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 446 | static void sba_process_received_request(struct sba_device *sba, |
| 447 | struct sba_request *req) |
| 448 | { |
| 449 | unsigned long flags; |
| 450 | struct dma_async_tx_descriptor *tx; |
| 451 | struct sba_request *nreq, *first = req->first; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 452 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 453 | /* Process only after all chained requests are received */ |
| 454 | if (!atomic_dec_return(&first->next_pending_count)) { |
| 455 | tx = &first->tx; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 456 | |
| 457 | WARN_ON(tx->cookie < 0); |
| 458 | if (tx->cookie > 0) { |
| 459 | dma_cookie_complete(tx); |
| 460 | dmaengine_desc_get_callback_invoke(tx, NULL); |
| 461 | dma_descriptor_unmap(tx); |
| 462 | tx->callback = NULL; |
| 463 | tx->callback_result = NULL; |
| 464 | } |
| 465 | |
| 466 | dma_run_dependencies(tx); |
| 467 | |
| 468 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 469 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 470 | /* Free all requests chained to first request */ |
| 471 | list_for_each_entry(nreq, &first->next, next) |
| 472 | _sba_free_request(sba, nreq); |
| 473 | INIT_LIST_HEAD(&first->next); |
| 474 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 475 | /* The client is allowed to attach dependent operations |
| 476 | * until 'ack' is set |
| 477 | */ |
| 478 | if (!async_tx_test_ack(tx)) |
| 479 | _sba_complete_request(sba, first); |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 480 | else |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 481 | _sba_free_request(sba, first); |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 482 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 483 | /* Cleanup completed requests */ |
| 484 | list_for_each_entry_safe(req, nreq, |
| 485 | &sba->reqs_completed_list, node) { |
| 486 | if (async_tx_test_ack(&req->tx)) |
| 487 | _sba_free_request(sba, req); |
| 488 | } |
| 489 | |
| 490 | /* Process pending requests */ |
| 491 | _sba_process_pending_requests(sba); |
| 492 | |
| 493 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 494 | } |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 495 | } |
| 496 | |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 497 | static void sba_write_stats_in_seqfile(struct sba_device *sba, |
| 498 | struct seq_file *file) |
| 499 | { |
| 500 | unsigned long flags; |
| 501 | struct sba_request *req; |
| 502 | u32 free_count = 0, alloced_count = 0, pending_count = 0; |
| 503 | u32 active_count = 0, aborted_count = 0, completed_count = 0; |
| 504 | |
| 505 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 506 | |
| 507 | list_for_each_entry(req, &sba->reqs_free_list, node) |
| 508 | free_count++; |
| 509 | |
| 510 | list_for_each_entry(req, &sba->reqs_alloc_list, node) |
| 511 | alloced_count++; |
| 512 | |
| 513 | list_for_each_entry(req, &sba->reqs_pending_list, node) |
| 514 | pending_count++; |
| 515 | |
| 516 | list_for_each_entry(req, &sba->reqs_active_list, node) |
| 517 | active_count++; |
| 518 | |
| 519 | list_for_each_entry(req, &sba->reqs_aborted_list, node) |
| 520 | aborted_count++; |
| 521 | |
| 522 | list_for_each_entry(req, &sba->reqs_completed_list, node) |
| 523 | completed_count++; |
| 524 | |
| 525 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 526 | |
| 527 | seq_printf(file, "maximum requests = %d\n", sba->max_req); |
| 528 | seq_printf(file, "free requests = %d\n", free_count); |
| 529 | seq_printf(file, "alloced requests = %d\n", alloced_count); |
| 530 | seq_printf(file, "pending requests = %d\n", pending_count); |
| 531 | seq_printf(file, "active requests = %d\n", active_count); |
| 532 | seq_printf(file, "aborted requests = %d\n", aborted_count); |
| 533 | seq_printf(file, "completed requests = %d\n", completed_count); |
| 534 | } |
| 535 | |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 536 | /* ====== DMAENGINE callbacks ===== */ |
| 537 | |
| 538 | static void sba_free_chan_resources(struct dma_chan *dchan) |
| 539 | { |
| 540 | /* |
| 541 | * Channel resources are pre-alloced so we just free-up |
| 542 | * whatever we can so that we can re-use pre-alloced |
| 543 | * channel resources next time. |
| 544 | */ |
| 545 | sba_cleanup_nonpending_requests(to_sba_device(dchan)); |
| 546 | } |
| 547 | |
| 548 | static int sba_device_terminate_all(struct dma_chan *dchan) |
| 549 | { |
| 550 | /* Cleanup all pending requests */ |
| 551 | sba_cleanup_pending_requests(to_sba_device(dchan)); |
| 552 | |
| 553 | return 0; |
| 554 | } |
| 555 | |
| 556 | static void sba_issue_pending(struct dma_chan *dchan) |
| 557 | { |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 558 | unsigned long flags; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 559 | struct sba_device *sba = to_sba_device(dchan); |
| 560 | |
Anup Patel | d6ffd23 | 2017-08-22 15:27:02 +0530 | [diff] [blame] | 561 | /* Process pending requests */ |
| 562 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 563 | _sba_process_pending_requests(sba); |
| 564 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 565 | } |
| 566 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 567 | static dma_cookie_t sba_tx_submit(struct dma_async_tx_descriptor *tx) |
| 568 | { |
| 569 | unsigned long flags; |
| 570 | dma_cookie_t cookie; |
| 571 | struct sba_device *sba; |
| 572 | struct sba_request *req, *nreq; |
| 573 | |
| 574 | if (unlikely(!tx)) |
| 575 | return -EINVAL; |
| 576 | |
| 577 | sba = to_sba_device(tx->chan); |
| 578 | req = to_sba_request(tx); |
| 579 | |
| 580 | /* Assign cookie and mark all chained requests pending */ |
| 581 | spin_lock_irqsave(&sba->reqs_lock, flags); |
| 582 | cookie = dma_cookie_assign(tx); |
| 583 | _sba_pending_request(sba, req); |
| 584 | list_for_each_entry(nreq, &req->next, next) |
| 585 | _sba_pending_request(sba, nreq); |
| 586 | spin_unlock_irqrestore(&sba->reqs_lock, flags); |
| 587 | |
| 588 | return cookie; |
| 589 | } |
| 590 | |
| 591 | static enum dma_status sba_tx_status(struct dma_chan *dchan, |
| 592 | dma_cookie_t cookie, |
| 593 | struct dma_tx_state *txstate) |
| 594 | { |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 595 | enum dma_status ret; |
| 596 | struct sba_device *sba = to_sba_device(dchan); |
| 597 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 598 | ret = dma_cookie_status(dchan, cookie, txstate); |
| 599 | if (ret == DMA_COMPLETE) |
| 600 | return ret; |
| 601 | |
Anup Patel | 6df8f91 | 2017-08-22 15:27:00 +0530 | [diff] [blame] | 602 | sba_peek_mchans(sba); |
| 603 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 604 | return dma_cookie_status(dchan, cookie, txstate); |
| 605 | } |
| 606 | |
| 607 | static void sba_fillup_interrupt_msg(struct sba_request *req, |
| 608 | struct brcm_sba_command *cmds, |
| 609 | struct brcm_message *msg) |
| 610 | { |
| 611 | u64 cmd; |
| 612 | u32 c_mdata; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 613 | dma_addr_t resp_dma = req->tx.phys; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 614 | struct brcm_sba_command *cmdsp = cmds; |
| 615 | |
| 616 | /* Type-B command to load dummy data into buf0 */ |
| 617 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 618 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 619 | cmd = sba_cmd_enc(cmd, req->sba->hw_resp_size, |
| 620 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 621 | c_mdata = sba_cmd_load_c_mdata(0); |
| 622 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 623 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 624 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 625 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 626 | cmdsp->cmd = cmd; |
| 627 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 628 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 629 | cmdsp->data = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 630 | cmdsp->data_len = req->sba->hw_resp_size; |
| 631 | cmdsp++; |
| 632 | |
| 633 | /* Type-A command to write buf0 to dummy location */ |
| 634 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 635 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 636 | cmd = sba_cmd_enc(cmd, req->sba->hw_resp_size, |
| 637 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 638 | cmd = sba_cmd_enc(cmd, 0x1, |
| 639 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 640 | c_mdata = sba_cmd_write_c_mdata(0); |
| 641 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 642 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 643 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 644 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 645 | cmdsp->cmd = cmd; |
| 646 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 647 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 648 | if (req->sba->hw_resp_size) { |
| 649 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 650 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 651 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 652 | } |
| 653 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 654 | cmdsp->data = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 655 | cmdsp->data_len = req->sba->hw_resp_size; |
| 656 | cmdsp++; |
| 657 | |
| 658 | /* Fillup brcm_message */ |
| 659 | msg->type = BRCM_MESSAGE_SBA; |
| 660 | msg->sba.cmds = cmds; |
| 661 | msg->sba.cmds_count = cmdsp - cmds; |
| 662 | msg->ctx = req; |
| 663 | msg->error = 0; |
| 664 | } |
| 665 | |
| 666 | static struct dma_async_tx_descriptor * |
| 667 | sba_prep_dma_interrupt(struct dma_chan *dchan, unsigned long flags) |
| 668 | { |
| 669 | struct sba_request *req = NULL; |
| 670 | struct sba_device *sba = to_sba_device(dchan); |
| 671 | |
| 672 | /* Alloc new request */ |
| 673 | req = sba_alloc_request(sba); |
| 674 | if (!req) |
| 675 | return NULL; |
| 676 | |
| 677 | /* |
| 678 | * Force fence so that no requests are submitted |
| 679 | * until DMA callback for this request is invoked. |
| 680 | */ |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 681 | req->flags |= SBA_REQUEST_FENCE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 682 | |
| 683 | /* Fillup request message */ |
| 684 | sba_fillup_interrupt_msg(req, req->cmds, &req->msg); |
| 685 | |
| 686 | /* Init async_tx descriptor */ |
| 687 | req->tx.flags = flags; |
| 688 | req->tx.cookie = -EBUSY; |
| 689 | |
Colin Ian King | 1fc63cb | 2017-05-17 22:58:50 +0100 | [diff] [blame] | 690 | return &req->tx; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 691 | } |
| 692 | |
| 693 | static void sba_fillup_memcpy_msg(struct sba_request *req, |
| 694 | struct brcm_sba_command *cmds, |
| 695 | struct brcm_message *msg, |
| 696 | dma_addr_t msg_offset, size_t msg_len, |
| 697 | dma_addr_t dst, dma_addr_t src) |
| 698 | { |
| 699 | u64 cmd; |
| 700 | u32 c_mdata; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 701 | dma_addr_t resp_dma = req->tx.phys; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 702 | struct brcm_sba_command *cmdsp = cmds; |
| 703 | |
| 704 | /* Type-B command to load data into buf0 */ |
| 705 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 706 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 707 | cmd = sba_cmd_enc(cmd, msg_len, |
| 708 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 709 | c_mdata = sba_cmd_load_c_mdata(0); |
| 710 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 711 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 712 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 713 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 714 | cmdsp->cmd = cmd; |
| 715 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 716 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 717 | cmdsp->data = src + msg_offset; |
| 718 | cmdsp->data_len = msg_len; |
| 719 | cmdsp++; |
| 720 | |
| 721 | /* Type-A command to write buf0 */ |
| 722 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 723 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 724 | cmd = sba_cmd_enc(cmd, msg_len, |
| 725 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 726 | cmd = sba_cmd_enc(cmd, 0x1, |
| 727 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 728 | c_mdata = sba_cmd_write_c_mdata(0); |
| 729 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 730 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 731 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 732 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 733 | cmdsp->cmd = cmd; |
| 734 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 735 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 736 | if (req->sba->hw_resp_size) { |
| 737 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 738 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 739 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 740 | } |
| 741 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 742 | cmdsp->data = dst + msg_offset; |
| 743 | cmdsp->data_len = msg_len; |
| 744 | cmdsp++; |
| 745 | |
| 746 | /* Fillup brcm_message */ |
| 747 | msg->type = BRCM_MESSAGE_SBA; |
| 748 | msg->sba.cmds = cmds; |
| 749 | msg->sba.cmds_count = cmdsp - cmds; |
| 750 | msg->ctx = req; |
| 751 | msg->error = 0; |
| 752 | } |
| 753 | |
| 754 | static struct sba_request * |
| 755 | sba_prep_dma_memcpy_req(struct sba_device *sba, |
| 756 | dma_addr_t off, dma_addr_t dst, dma_addr_t src, |
| 757 | size_t len, unsigned long flags) |
| 758 | { |
| 759 | struct sba_request *req = NULL; |
| 760 | |
| 761 | /* Alloc new request */ |
| 762 | req = sba_alloc_request(sba); |
| 763 | if (!req) |
| 764 | return NULL; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 765 | if (flags & DMA_PREP_FENCE) |
| 766 | req->flags |= SBA_REQUEST_FENCE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 767 | |
| 768 | /* Fillup request message */ |
| 769 | sba_fillup_memcpy_msg(req, req->cmds, &req->msg, |
| 770 | off, len, dst, src); |
| 771 | |
| 772 | /* Init async_tx descriptor */ |
| 773 | req->tx.flags = flags; |
| 774 | req->tx.cookie = -EBUSY; |
| 775 | |
| 776 | return req; |
| 777 | } |
| 778 | |
| 779 | static struct dma_async_tx_descriptor * |
| 780 | sba_prep_dma_memcpy(struct dma_chan *dchan, dma_addr_t dst, dma_addr_t src, |
| 781 | size_t len, unsigned long flags) |
| 782 | { |
| 783 | size_t req_len; |
| 784 | dma_addr_t off = 0; |
| 785 | struct sba_device *sba = to_sba_device(dchan); |
| 786 | struct sba_request *first = NULL, *req; |
| 787 | |
| 788 | /* Create chained requests where each request is upto hw_buf_size */ |
| 789 | while (len) { |
| 790 | req_len = (len < sba->hw_buf_size) ? len : sba->hw_buf_size; |
| 791 | |
| 792 | req = sba_prep_dma_memcpy_req(sba, off, dst, src, |
| 793 | req_len, flags); |
| 794 | if (!req) { |
| 795 | if (first) |
| 796 | sba_free_chained_requests(first); |
| 797 | return NULL; |
| 798 | } |
| 799 | |
| 800 | if (first) |
| 801 | sba_chain_request(first, req); |
| 802 | else |
| 803 | first = req; |
| 804 | |
| 805 | off += req_len; |
| 806 | len -= req_len; |
| 807 | } |
| 808 | |
| 809 | return (first) ? &first->tx : NULL; |
| 810 | } |
| 811 | |
| 812 | static void sba_fillup_xor_msg(struct sba_request *req, |
| 813 | struct brcm_sba_command *cmds, |
| 814 | struct brcm_message *msg, |
| 815 | dma_addr_t msg_offset, size_t msg_len, |
| 816 | dma_addr_t dst, dma_addr_t *src, u32 src_cnt) |
| 817 | { |
| 818 | u64 cmd; |
| 819 | u32 c_mdata; |
| 820 | unsigned int i; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 821 | dma_addr_t resp_dma = req->tx.phys; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 822 | struct brcm_sba_command *cmdsp = cmds; |
| 823 | |
| 824 | /* Type-B command to load data into buf0 */ |
| 825 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 826 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 827 | cmd = sba_cmd_enc(cmd, msg_len, |
| 828 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 829 | c_mdata = sba_cmd_load_c_mdata(0); |
| 830 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 831 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 832 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 833 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 834 | cmdsp->cmd = cmd; |
| 835 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 836 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 837 | cmdsp->data = src[0] + msg_offset; |
| 838 | cmdsp->data_len = msg_len; |
| 839 | cmdsp++; |
| 840 | |
| 841 | /* Type-B commands to xor data with buf0 and put it back in buf0 */ |
| 842 | for (i = 1; i < src_cnt; i++) { |
| 843 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 844 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 845 | cmd = sba_cmd_enc(cmd, msg_len, |
| 846 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 847 | c_mdata = sba_cmd_xor_c_mdata(0, 0); |
| 848 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 849 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 850 | cmd = sba_cmd_enc(cmd, SBA_CMD_XOR, |
| 851 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 852 | cmdsp->cmd = cmd; |
| 853 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 854 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 855 | cmdsp->data = src[i] + msg_offset; |
| 856 | cmdsp->data_len = msg_len; |
| 857 | cmdsp++; |
| 858 | } |
| 859 | |
| 860 | /* Type-A command to write buf0 */ |
| 861 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 862 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 863 | cmd = sba_cmd_enc(cmd, msg_len, |
| 864 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 865 | cmd = sba_cmd_enc(cmd, 0x1, |
| 866 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 867 | c_mdata = sba_cmd_write_c_mdata(0); |
| 868 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 869 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 870 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 871 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 872 | cmdsp->cmd = cmd; |
| 873 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 874 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 875 | if (req->sba->hw_resp_size) { |
| 876 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 877 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 878 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 879 | } |
| 880 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 881 | cmdsp->data = dst + msg_offset; |
| 882 | cmdsp->data_len = msg_len; |
| 883 | cmdsp++; |
| 884 | |
| 885 | /* Fillup brcm_message */ |
| 886 | msg->type = BRCM_MESSAGE_SBA; |
| 887 | msg->sba.cmds = cmds; |
| 888 | msg->sba.cmds_count = cmdsp - cmds; |
| 889 | msg->ctx = req; |
| 890 | msg->error = 0; |
| 891 | } |
| 892 | |
Vinod Koul | dd2bceb | 2017-07-19 10:03:24 +0530 | [diff] [blame] | 893 | static struct sba_request * |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 894 | sba_prep_dma_xor_req(struct sba_device *sba, |
| 895 | dma_addr_t off, dma_addr_t dst, dma_addr_t *src, |
| 896 | u32 src_cnt, size_t len, unsigned long flags) |
| 897 | { |
| 898 | struct sba_request *req = NULL; |
| 899 | |
| 900 | /* Alloc new request */ |
| 901 | req = sba_alloc_request(sba); |
| 902 | if (!req) |
| 903 | return NULL; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 904 | if (flags & DMA_PREP_FENCE) |
| 905 | req->flags |= SBA_REQUEST_FENCE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 906 | |
| 907 | /* Fillup request message */ |
| 908 | sba_fillup_xor_msg(req, req->cmds, &req->msg, |
| 909 | off, len, dst, src, src_cnt); |
| 910 | |
| 911 | /* Init async_tx descriptor */ |
| 912 | req->tx.flags = flags; |
| 913 | req->tx.cookie = -EBUSY; |
| 914 | |
| 915 | return req; |
| 916 | } |
| 917 | |
| 918 | static struct dma_async_tx_descriptor * |
| 919 | sba_prep_dma_xor(struct dma_chan *dchan, dma_addr_t dst, dma_addr_t *src, |
| 920 | u32 src_cnt, size_t len, unsigned long flags) |
| 921 | { |
| 922 | size_t req_len; |
| 923 | dma_addr_t off = 0; |
| 924 | struct sba_device *sba = to_sba_device(dchan); |
| 925 | struct sba_request *first = NULL, *req; |
| 926 | |
| 927 | /* Sanity checks */ |
| 928 | if (unlikely(src_cnt > sba->max_xor_srcs)) |
| 929 | return NULL; |
| 930 | |
| 931 | /* Create chained requests where each request is upto hw_buf_size */ |
| 932 | while (len) { |
| 933 | req_len = (len < sba->hw_buf_size) ? len : sba->hw_buf_size; |
| 934 | |
| 935 | req = sba_prep_dma_xor_req(sba, off, dst, src, src_cnt, |
| 936 | req_len, flags); |
| 937 | if (!req) { |
| 938 | if (first) |
| 939 | sba_free_chained_requests(first); |
| 940 | return NULL; |
| 941 | } |
| 942 | |
| 943 | if (first) |
| 944 | sba_chain_request(first, req); |
| 945 | else |
| 946 | first = req; |
| 947 | |
| 948 | off += req_len; |
| 949 | len -= req_len; |
| 950 | } |
| 951 | |
| 952 | return (first) ? &first->tx : NULL; |
| 953 | } |
| 954 | |
| 955 | static void sba_fillup_pq_msg(struct sba_request *req, |
| 956 | bool pq_continue, |
| 957 | struct brcm_sba_command *cmds, |
| 958 | struct brcm_message *msg, |
| 959 | dma_addr_t msg_offset, size_t msg_len, |
| 960 | dma_addr_t *dst_p, dma_addr_t *dst_q, |
| 961 | const u8 *scf, dma_addr_t *src, u32 src_cnt) |
| 962 | { |
| 963 | u64 cmd; |
| 964 | u32 c_mdata; |
| 965 | unsigned int i; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 966 | dma_addr_t resp_dma = req->tx.phys; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 967 | struct brcm_sba_command *cmdsp = cmds; |
| 968 | |
| 969 | if (pq_continue) { |
| 970 | /* Type-B command to load old P into buf0 */ |
| 971 | if (dst_p) { |
| 972 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 973 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 974 | cmd = sba_cmd_enc(cmd, msg_len, |
| 975 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 976 | c_mdata = sba_cmd_load_c_mdata(0); |
| 977 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 978 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 979 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 980 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 981 | cmdsp->cmd = cmd; |
| 982 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 983 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 984 | cmdsp->data = *dst_p + msg_offset; |
| 985 | cmdsp->data_len = msg_len; |
| 986 | cmdsp++; |
| 987 | } |
| 988 | |
| 989 | /* Type-B command to load old Q into buf1 */ |
| 990 | if (dst_q) { |
| 991 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 992 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 993 | cmd = sba_cmd_enc(cmd, msg_len, |
| 994 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 995 | c_mdata = sba_cmd_load_c_mdata(1); |
| 996 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 997 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 998 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 999 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1000 | cmdsp->cmd = cmd; |
| 1001 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1002 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1003 | cmdsp->data = *dst_q + msg_offset; |
| 1004 | cmdsp->data_len = msg_len; |
| 1005 | cmdsp++; |
| 1006 | } |
| 1007 | } else { |
| 1008 | /* Type-A command to zero all buffers */ |
| 1009 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1010 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1011 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1012 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1013 | cmd = sba_cmd_enc(cmd, SBA_CMD_ZERO_ALL_BUFFERS, |
| 1014 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1015 | cmdsp->cmd = cmd; |
| 1016 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1017 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1018 | cmdsp++; |
| 1019 | } |
| 1020 | |
| 1021 | /* Type-B commands for generate P onto buf0 and Q onto buf1 */ |
| 1022 | for (i = 0; i < src_cnt; i++) { |
| 1023 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1024 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1025 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1026 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1027 | c_mdata = sba_cmd_pq_c_mdata(raid6_gflog[scf[i]], 1, 0); |
| 1028 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1029 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1030 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_MS(c_mdata), |
| 1031 | SBA_C_MDATA_MS_SHIFT, SBA_C_MDATA_MS_MASK); |
| 1032 | cmd = sba_cmd_enc(cmd, SBA_CMD_GALOIS_XOR, |
| 1033 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1034 | cmdsp->cmd = cmd; |
| 1035 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1036 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1037 | cmdsp->data = src[i] + msg_offset; |
| 1038 | cmdsp->data_len = msg_len; |
| 1039 | cmdsp++; |
| 1040 | } |
| 1041 | |
| 1042 | /* Type-A command to write buf0 */ |
| 1043 | if (dst_p) { |
| 1044 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1045 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1046 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1047 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1048 | cmd = sba_cmd_enc(cmd, 0x1, |
| 1049 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 1050 | c_mdata = sba_cmd_write_c_mdata(0); |
| 1051 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1052 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1053 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 1054 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1055 | cmdsp->cmd = cmd; |
| 1056 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1057 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1058 | if (req->sba->hw_resp_size) { |
| 1059 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1060 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1061 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 1062 | } |
| 1063 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 1064 | cmdsp->data = *dst_p + msg_offset; |
| 1065 | cmdsp->data_len = msg_len; |
| 1066 | cmdsp++; |
| 1067 | } |
| 1068 | |
| 1069 | /* Type-A command to write buf1 */ |
| 1070 | if (dst_q) { |
| 1071 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1072 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1073 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1074 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1075 | cmd = sba_cmd_enc(cmd, 0x1, |
| 1076 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 1077 | c_mdata = sba_cmd_write_c_mdata(1); |
| 1078 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1079 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1080 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 1081 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1082 | cmdsp->cmd = cmd; |
| 1083 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1084 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1085 | if (req->sba->hw_resp_size) { |
| 1086 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1087 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1088 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 1089 | } |
| 1090 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 1091 | cmdsp->data = *dst_q + msg_offset; |
| 1092 | cmdsp->data_len = msg_len; |
| 1093 | cmdsp++; |
| 1094 | } |
| 1095 | |
| 1096 | /* Fillup brcm_message */ |
| 1097 | msg->type = BRCM_MESSAGE_SBA; |
| 1098 | msg->sba.cmds = cmds; |
| 1099 | msg->sba.cmds_count = cmdsp - cmds; |
| 1100 | msg->ctx = req; |
| 1101 | msg->error = 0; |
| 1102 | } |
| 1103 | |
Vinod Koul | dd2bceb | 2017-07-19 10:03:24 +0530 | [diff] [blame] | 1104 | static struct sba_request * |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1105 | sba_prep_dma_pq_req(struct sba_device *sba, dma_addr_t off, |
| 1106 | dma_addr_t *dst_p, dma_addr_t *dst_q, dma_addr_t *src, |
| 1107 | u32 src_cnt, const u8 *scf, size_t len, unsigned long flags) |
| 1108 | { |
| 1109 | struct sba_request *req = NULL; |
| 1110 | |
| 1111 | /* Alloc new request */ |
| 1112 | req = sba_alloc_request(sba); |
| 1113 | if (!req) |
| 1114 | return NULL; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 1115 | if (flags & DMA_PREP_FENCE) |
| 1116 | req->flags |= SBA_REQUEST_FENCE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1117 | |
| 1118 | /* Fillup request messages */ |
| 1119 | sba_fillup_pq_msg(req, dmaf_continue(flags), |
| 1120 | req->cmds, &req->msg, |
| 1121 | off, len, dst_p, dst_q, scf, src, src_cnt); |
| 1122 | |
| 1123 | /* Init async_tx descriptor */ |
| 1124 | req->tx.flags = flags; |
| 1125 | req->tx.cookie = -EBUSY; |
| 1126 | |
| 1127 | return req; |
| 1128 | } |
| 1129 | |
| 1130 | static void sba_fillup_pq_single_msg(struct sba_request *req, |
| 1131 | bool pq_continue, |
| 1132 | struct brcm_sba_command *cmds, |
| 1133 | struct brcm_message *msg, |
| 1134 | dma_addr_t msg_offset, size_t msg_len, |
| 1135 | dma_addr_t *dst_p, dma_addr_t *dst_q, |
| 1136 | dma_addr_t src, u8 scf) |
| 1137 | { |
| 1138 | u64 cmd; |
| 1139 | u32 c_mdata; |
| 1140 | u8 pos, dpos = raid6_gflog[scf]; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1141 | dma_addr_t resp_dma = req->tx.phys; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1142 | struct brcm_sba_command *cmdsp = cmds; |
| 1143 | |
| 1144 | if (!dst_p) |
| 1145 | goto skip_p; |
| 1146 | |
| 1147 | if (pq_continue) { |
| 1148 | /* Type-B command to load old P into buf0 */ |
| 1149 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1150 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1151 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1152 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1153 | c_mdata = sba_cmd_load_c_mdata(0); |
| 1154 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1155 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1156 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 1157 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1158 | cmdsp->cmd = cmd; |
| 1159 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1160 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1161 | cmdsp->data = *dst_p + msg_offset; |
| 1162 | cmdsp->data_len = msg_len; |
| 1163 | cmdsp++; |
| 1164 | |
| 1165 | /* |
| 1166 | * Type-B commands to xor data with buf0 and put it |
| 1167 | * back in buf0 |
| 1168 | */ |
| 1169 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1170 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1171 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1172 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1173 | c_mdata = sba_cmd_xor_c_mdata(0, 0); |
| 1174 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1175 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1176 | cmd = sba_cmd_enc(cmd, SBA_CMD_XOR, |
| 1177 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1178 | cmdsp->cmd = cmd; |
| 1179 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1180 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1181 | cmdsp->data = src + msg_offset; |
| 1182 | cmdsp->data_len = msg_len; |
| 1183 | cmdsp++; |
| 1184 | } else { |
| 1185 | /* Type-B command to load old P into buf0 */ |
| 1186 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1187 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1188 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1189 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1190 | c_mdata = sba_cmd_load_c_mdata(0); |
| 1191 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1192 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1193 | cmd = sba_cmd_enc(cmd, SBA_CMD_LOAD_BUFFER, |
| 1194 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1195 | cmdsp->cmd = cmd; |
| 1196 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1197 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1198 | cmdsp->data = src + msg_offset; |
| 1199 | cmdsp->data_len = msg_len; |
| 1200 | cmdsp++; |
| 1201 | } |
| 1202 | |
| 1203 | /* Type-A command to write buf0 */ |
| 1204 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1205 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1206 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1207 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1208 | cmd = sba_cmd_enc(cmd, 0x1, |
| 1209 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 1210 | c_mdata = sba_cmd_write_c_mdata(0); |
| 1211 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1212 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1213 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 1214 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1215 | cmdsp->cmd = cmd; |
| 1216 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1217 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1218 | if (req->sba->hw_resp_size) { |
| 1219 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1220 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1221 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 1222 | } |
| 1223 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 1224 | cmdsp->data = *dst_p + msg_offset; |
| 1225 | cmdsp->data_len = msg_len; |
| 1226 | cmdsp++; |
| 1227 | |
| 1228 | skip_p: |
| 1229 | if (!dst_q) |
| 1230 | goto skip_q; |
| 1231 | |
| 1232 | /* Type-A command to zero all buffers */ |
| 1233 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1234 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1235 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1236 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1237 | cmd = sba_cmd_enc(cmd, SBA_CMD_ZERO_ALL_BUFFERS, |
| 1238 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1239 | cmdsp->cmd = cmd; |
| 1240 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1241 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1242 | cmdsp++; |
| 1243 | |
| 1244 | if (dpos == 255) |
| 1245 | goto skip_q_computation; |
| 1246 | pos = (dpos < req->sba->max_pq_coefs) ? |
| 1247 | dpos : (req->sba->max_pq_coefs - 1); |
| 1248 | |
| 1249 | /* |
| 1250 | * Type-B command to generate initial Q from data |
| 1251 | * and store output into buf0 |
| 1252 | */ |
| 1253 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1254 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1255 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1256 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1257 | c_mdata = sba_cmd_pq_c_mdata(pos, 0, 0); |
| 1258 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1259 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1260 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_MS(c_mdata), |
| 1261 | SBA_C_MDATA_MS_SHIFT, SBA_C_MDATA_MS_MASK); |
| 1262 | cmd = sba_cmd_enc(cmd, SBA_CMD_GALOIS, |
| 1263 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1264 | cmdsp->cmd = cmd; |
| 1265 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1266 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1267 | cmdsp->data = src + msg_offset; |
| 1268 | cmdsp->data_len = msg_len; |
| 1269 | cmdsp++; |
| 1270 | |
| 1271 | dpos -= pos; |
| 1272 | |
| 1273 | /* Multiple Type-A command to generate final Q */ |
| 1274 | while (dpos) { |
| 1275 | pos = (dpos < req->sba->max_pq_coefs) ? |
| 1276 | dpos : (req->sba->max_pq_coefs - 1); |
| 1277 | |
| 1278 | /* |
| 1279 | * Type-A command to generate Q with buf0 and |
| 1280 | * buf1 store result in buf0 |
| 1281 | */ |
| 1282 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1283 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1284 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1285 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1286 | c_mdata = sba_cmd_pq_c_mdata(pos, 0, 1); |
| 1287 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1288 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1289 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_MS(c_mdata), |
| 1290 | SBA_C_MDATA_MS_SHIFT, SBA_C_MDATA_MS_MASK); |
| 1291 | cmd = sba_cmd_enc(cmd, SBA_CMD_GALOIS, |
| 1292 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1293 | cmdsp->cmd = cmd; |
| 1294 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1295 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1296 | cmdsp++; |
| 1297 | |
| 1298 | dpos -= pos; |
| 1299 | } |
| 1300 | |
| 1301 | skip_q_computation: |
| 1302 | if (pq_continue) { |
| 1303 | /* |
| 1304 | * Type-B command to XOR previous output with |
| 1305 | * buf0 and write it into buf0 |
| 1306 | */ |
| 1307 | cmd = sba_cmd_enc(0x0, SBA_TYPE_B, |
| 1308 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1309 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1310 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1311 | c_mdata = sba_cmd_xor_c_mdata(0, 0); |
| 1312 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1313 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1314 | cmd = sba_cmd_enc(cmd, SBA_CMD_XOR, |
| 1315 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1316 | cmdsp->cmd = cmd; |
| 1317 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1318 | cmdsp->flags = BRCM_SBA_CMD_TYPE_B; |
| 1319 | cmdsp->data = *dst_q + msg_offset; |
| 1320 | cmdsp->data_len = msg_len; |
| 1321 | cmdsp++; |
| 1322 | } |
| 1323 | |
| 1324 | /* Type-A command to write buf0 */ |
| 1325 | cmd = sba_cmd_enc(0x0, SBA_TYPE_A, |
| 1326 | SBA_TYPE_SHIFT, SBA_TYPE_MASK); |
| 1327 | cmd = sba_cmd_enc(cmd, msg_len, |
| 1328 | SBA_USER_DEF_SHIFT, SBA_USER_DEF_MASK); |
| 1329 | cmd = sba_cmd_enc(cmd, 0x1, |
| 1330 | SBA_RESP_SHIFT, SBA_RESP_MASK); |
| 1331 | c_mdata = sba_cmd_write_c_mdata(0); |
| 1332 | cmd = sba_cmd_enc(cmd, SBA_C_MDATA_LS(c_mdata), |
| 1333 | SBA_C_MDATA_SHIFT, SBA_C_MDATA_MASK); |
| 1334 | cmd = sba_cmd_enc(cmd, SBA_CMD_WRITE_BUFFER, |
| 1335 | SBA_CMD_SHIFT, SBA_CMD_MASK); |
| 1336 | cmdsp->cmd = cmd; |
| 1337 | *cmdsp->cmd_dma = cpu_to_le64(cmd); |
| 1338 | cmdsp->flags = BRCM_SBA_CMD_TYPE_A; |
| 1339 | if (req->sba->hw_resp_size) { |
| 1340 | cmdsp->flags |= BRCM_SBA_CMD_HAS_RESP; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1341 | cmdsp->resp = resp_dma; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1342 | cmdsp->resp_len = req->sba->hw_resp_size; |
| 1343 | } |
| 1344 | cmdsp->flags |= BRCM_SBA_CMD_HAS_OUTPUT; |
| 1345 | cmdsp->data = *dst_q + msg_offset; |
| 1346 | cmdsp->data_len = msg_len; |
| 1347 | cmdsp++; |
| 1348 | |
| 1349 | skip_q: |
| 1350 | /* Fillup brcm_message */ |
| 1351 | msg->type = BRCM_MESSAGE_SBA; |
| 1352 | msg->sba.cmds = cmds; |
| 1353 | msg->sba.cmds_count = cmdsp - cmds; |
| 1354 | msg->ctx = req; |
| 1355 | msg->error = 0; |
| 1356 | } |
| 1357 | |
Vinod Koul | dd2bceb | 2017-07-19 10:03:24 +0530 | [diff] [blame] | 1358 | static struct sba_request * |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1359 | sba_prep_dma_pq_single_req(struct sba_device *sba, dma_addr_t off, |
| 1360 | dma_addr_t *dst_p, dma_addr_t *dst_q, |
| 1361 | dma_addr_t src, u8 scf, size_t len, |
| 1362 | unsigned long flags) |
| 1363 | { |
| 1364 | struct sba_request *req = NULL; |
| 1365 | |
| 1366 | /* Alloc new request */ |
| 1367 | req = sba_alloc_request(sba); |
| 1368 | if (!req) |
| 1369 | return NULL; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 1370 | if (flags & DMA_PREP_FENCE) |
| 1371 | req->flags |= SBA_REQUEST_FENCE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1372 | |
| 1373 | /* Fillup request messages */ |
| 1374 | sba_fillup_pq_single_msg(req, dmaf_continue(flags), |
| 1375 | req->cmds, &req->msg, off, len, |
| 1376 | dst_p, dst_q, src, scf); |
| 1377 | |
| 1378 | /* Init async_tx descriptor */ |
| 1379 | req->tx.flags = flags; |
| 1380 | req->tx.cookie = -EBUSY; |
| 1381 | |
| 1382 | return req; |
| 1383 | } |
| 1384 | |
| 1385 | static struct dma_async_tx_descriptor * |
| 1386 | sba_prep_dma_pq(struct dma_chan *dchan, dma_addr_t *dst, dma_addr_t *src, |
| 1387 | u32 src_cnt, const u8 *scf, size_t len, unsigned long flags) |
| 1388 | { |
| 1389 | u32 i, dst_q_index; |
| 1390 | size_t req_len; |
| 1391 | bool slow = false; |
| 1392 | dma_addr_t off = 0; |
| 1393 | dma_addr_t *dst_p = NULL, *dst_q = NULL; |
| 1394 | struct sba_device *sba = to_sba_device(dchan); |
| 1395 | struct sba_request *first = NULL, *req; |
| 1396 | |
| 1397 | /* Sanity checks */ |
| 1398 | if (unlikely(src_cnt > sba->max_pq_srcs)) |
| 1399 | return NULL; |
| 1400 | for (i = 0; i < src_cnt; i++) |
| 1401 | if (sba->max_pq_coefs <= raid6_gflog[scf[i]]) |
| 1402 | slow = true; |
| 1403 | |
| 1404 | /* Figure-out P and Q destination addresses */ |
| 1405 | if (!(flags & DMA_PREP_PQ_DISABLE_P)) |
| 1406 | dst_p = &dst[0]; |
| 1407 | if (!(flags & DMA_PREP_PQ_DISABLE_Q)) |
| 1408 | dst_q = &dst[1]; |
| 1409 | |
| 1410 | /* Create chained requests where each request is upto hw_buf_size */ |
| 1411 | while (len) { |
| 1412 | req_len = (len < sba->hw_buf_size) ? len : sba->hw_buf_size; |
| 1413 | |
| 1414 | if (slow) { |
| 1415 | dst_q_index = src_cnt; |
| 1416 | |
| 1417 | if (dst_q) { |
| 1418 | for (i = 0; i < src_cnt; i++) { |
| 1419 | if (*dst_q == src[i]) { |
| 1420 | dst_q_index = i; |
| 1421 | break; |
| 1422 | } |
| 1423 | } |
| 1424 | } |
| 1425 | |
| 1426 | if (dst_q_index < src_cnt) { |
| 1427 | i = dst_q_index; |
| 1428 | req = sba_prep_dma_pq_single_req(sba, |
| 1429 | off, dst_p, dst_q, src[i], scf[i], |
| 1430 | req_len, flags | DMA_PREP_FENCE); |
| 1431 | if (!req) |
| 1432 | goto fail; |
| 1433 | |
| 1434 | if (first) |
| 1435 | sba_chain_request(first, req); |
| 1436 | else |
| 1437 | first = req; |
| 1438 | |
| 1439 | flags |= DMA_PREP_CONTINUE; |
| 1440 | } |
| 1441 | |
| 1442 | for (i = 0; i < src_cnt; i++) { |
| 1443 | if (dst_q_index == i) |
| 1444 | continue; |
| 1445 | |
| 1446 | req = sba_prep_dma_pq_single_req(sba, |
| 1447 | off, dst_p, dst_q, src[i], scf[i], |
| 1448 | req_len, flags | DMA_PREP_FENCE); |
| 1449 | if (!req) |
| 1450 | goto fail; |
| 1451 | |
| 1452 | if (first) |
| 1453 | sba_chain_request(first, req); |
| 1454 | else |
| 1455 | first = req; |
| 1456 | |
| 1457 | flags |= DMA_PREP_CONTINUE; |
| 1458 | } |
| 1459 | } else { |
| 1460 | req = sba_prep_dma_pq_req(sba, off, |
| 1461 | dst_p, dst_q, src, src_cnt, |
| 1462 | scf, req_len, flags); |
| 1463 | if (!req) |
| 1464 | goto fail; |
| 1465 | |
| 1466 | if (first) |
| 1467 | sba_chain_request(first, req); |
| 1468 | else |
| 1469 | first = req; |
| 1470 | } |
| 1471 | |
| 1472 | off += req_len; |
| 1473 | len -= req_len; |
| 1474 | } |
| 1475 | |
| 1476 | return (first) ? &first->tx : NULL; |
| 1477 | |
| 1478 | fail: |
| 1479 | if (first) |
| 1480 | sba_free_chained_requests(first); |
| 1481 | return NULL; |
| 1482 | } |
| 1483 | |
| 1484 | /* ====== Mailbox callbacks ===== */ |
| 1485 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1486 | static void sba_receive_message(struct mbox_client *cl, void *msg) |
| 1487 | { |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1488 | struct brcm_message *m = msg; |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 1489 | struct sba_request *req = m->ctx; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1490 | struct sba_device *sba = req->sba; |
| 1491 | |
| 1492 | /* Error count if message has error */ |
| 1493 | if (m->error < 0) |
| 1494 | dev_err(sba->dev, "%s got message with error %d", |
| 1495 | dma_chan_name(&sba->dma_chan), m->error); |
| 1496 | |
Anup Patel | f833851 | 2017-08-22 15:26:58 +0530 | [diff] [blame] | 1497 | /* Process received request */ |
| 1498 | sba_process_received_request(sba, req); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1499 | } |
| 1500 | |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 1501 | /* ====== Debugfs callbacks ====== */ |
| 1502 | |
| 1503 | static int sba_debugfs_stats_show(struct seq_file *file, void *offset) |
| 1504 | { |
| 1505 | struct platform_device *pdev = to_platform_device(file->private); |
| 1506 | struct sba_device *sba = platform_get_drvdata(pdev); |
| 1507 | |
| 1508 | /* Write stats in file */ |
| 1509 | sba_write_stats_in_seqfile(sba, file); |
| 1510 | |
| 1511 | return 0; |
| 1512 | } |
| 1513 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1514 | /* ====== Platform driver routines ===== */ |
| 1515 | |
| 1516 | static int sba_prealloc_channel_resources(struct sba_device *sba) |
| 1517 | { |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1518 | int i, j, ret = 0; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1519 | struct sba_request *req = NULL; |
| 1520 | |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1521 | sba->resp_base = dma_alloc_coherent(sba->mbox_dev, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1522 | sba->max_resp_pool_size, |
| 1523 | &sba->resp_dma_base, GFP_KERNEL); |
| 1524 | if (!sba->resp_base) |
| 1525 | return -ENOMEM; |
| 1526 | |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1527 | sba->cmds_base = dma_alloc_coherent(sba->mbox_dev, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1528 | sba->max_cmds_pool_size, |
| 1529 | &sba->cmds_dma_base, GFP_KERNEL); |
| 1530 | if (!sba->cmds_base) { |
| 1531 | ret = -ENOMEM; |
| 1532 | goto fail_free_resp_pool; |
| 1533 | } |
| 1534 | |
| 1535 | spin_lock_init(&sba->reqs_lock); |
| 1536 | sba->reqs_fence = false; |
| 1537 | INIT_LIST_HEAD(&sba->reqs_alloc_list); |
| 1538 | INIT_LIST_HEAD(&sba->reqs_pending_list); |
| 1539 | INIT_LIST_HEAD(&sba->reqs_active_list); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1540 | INIT_LIST_HEAD(&sba->reqs_completed_list); |
| 1541 | INIT_LIST_HEAD(&sba->reqs_aborted_list); |
| 1542 | INIT_LIST_HEAD(&sba->reqs_free_list); |
| 1543 | |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1544 | for (i = 0; i < sba->max_req; i++) { |
Anup Patel | 5655e00 | 2017-08-22 15:26:56 +0530 | [diff] [blame] | 1545 | req = devm_kzalloc(sba->dev, |
| 1546 | sizeof(*req) + |
| 1547 | sba->max_cmd_per_req * sizeof(req->cmds[0]), |
| 1548 | GFP_KERNEL); |
| 1549 | if (!req) { |
| 1550 | ret = -ENOMEM; |
| 1551 | goto fail_free_cmds_pool; |
| 1552 | } |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1553 | INIT_LIST_HEAD(&req->node); |
| 1554 | req->sba = sba; |
Anup Patel | 57a2850 | 2017-08-22 15:26:52 +0530 | [diff] [blame] | 1555 | req->flags = SBA_REQUEST_STATE_FREE; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1556 | INIT_LIST_HEAD(&req->next); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1557 | atomic_set(&req->next_pending_count, 0); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1558 | for (j = 0; j < sba->max_cmd_per_req; j++) { |
| 1559 | req->cmds[j].cmd = 0; |
| 1560 | req->cmds[j].cmd_dma = sba->cmds_base + |
| 1561 | (i * sba->max_cmd_per_req + j) * sizeof(u64); |
| 1562 | req->cmds[j].cmd_dma_addr = sba->cmds_dma_base + |
| 1563 | (i * sba->max_cmd_per_req + j) * sizeof(u64); |
| 1564 | req->cmds[j].flags = 0; |
| 1565 | } |
| 1566 | memset(&req->msg, 0, sizeof(req->msg)); |
| 1567 | dma_async_tx_descriptor_init(&req->tx, &sba->dma_chan); |
| 1568 | req->tx.tx_submit = sba_tx_submit; |
Anup Patel | e7ae72a | 2017-08-22 15:26:54 +0530 | [diff] [blame] | 1569 | req->tx.phys = sba->resp_dma_base + i * sba->hw_resp_size; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1570 | list_add_tail(&req->node, &sba->reqs_free_list); |
| 1571 | } |
| 1572 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1573 | return 0; |
| 1574 | |
| 1575 | fail_free_cmds_pool: |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1576 | dma_free_coherent(sba->mbox_dev, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1577 | sba->max_cmds_pool_size, |
| 1578 | sba->cmds_base, sba->cmds_dma_base); |
| 1579 | fail_free_resp_pool: |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1580 | dma_free_coherent(sba->mbox_dev, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1581 | sba->max_resp_pool_size, |
| 1582 | sba->resp_base, sba->resp_dma_base); |
| 1583 | return ret; |
| 1584 | } |
| 1585 | |
| 1586 | static void sba_freeup_channel_resources(struct sba_device *sba) |
| 1587 | { |
| 1588 | dmaengine_terminate_all(&sba->dma_chan); |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1589 | dma_free_coherent(sba->mbox_dev, sba->max_cmds_pool_size, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1590 | sba->cmds_base, sba->cmds_dma_base); |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1591 | dma_free_coherent(sba->mbox_dev, sba->max_resp_pool_size, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1592 | sba->resp_base, sba->resp_dma_base); |
| 1593 | sba->resp_base = NULL; |
| 1594 | sba->resp_dma_base = 0; |
| 1595 | } |
| 1596 | |
| 1597 | static int sba_async_register(struct sba_device *sba) |
| 1598 | { |
| 1599 | int ret; |
| 1600 | struct dma_device *dma_dev = &sba->dma_dev; |
| 1601 | |
| 1602 | /* Initialize DMA channel cookie */ |
| 1603 | sba->dma_chan.device = dma_dev; |
| 1604 | dma_cookie_init(&sba->dma_chan); |
| 1605 | |
| 1606 | /* Initialize DMA device capability mask */ |
| 1607 | dma_cap_zero(dma_dev->cap_mask); |
| 1608 | dma_cap_set(DMA_INTERRUPT, dma_dev->cap_mask); |
| 1609 | dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask); |
| 1610 | dma_cap_set(DMA_XOR, dma_dev->cap_mask); |
| 1611 | dma_cap_set(DMA_PQ, dma_dev->cap_mask); |
| 1612 | |
| 1613 | /* |
| 1614 | * Set mailbox channel device as the base device of |
| 1615 | * our dma_device because the actual memory accesses |
| 1616 | * will be done by mailbox controller |
| 1617 | */ |
| 1618 | dma_dev->dev = sba->mbox_dev; |
| 1619 | |
| 1620 | /* Set base prep routines */ |
| 1621 | dma_dev->device_free_chan_resources = sba_free_chan_resources; |
| 1622 | dma_dev->device_terminate_all = sba_device_terminate_all; |
| 1623 | dma_dev->device_issue_pending = sba_issue_pending; |
| 1624 | dma_dev->device_tx_status = sba_tx_status; |
| 1625 | |
| 1626 | /* Set interrupt routine */ |
| 1627 | if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask)) |
| 1628 | dma_dev->device_prep_dma_interrupt = sba_prep_dma_interrupt; |
| 1629 | |
| 1630 | /* Set memcpy routine */ |
| 1631 | if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) |
| 1632 | dma_dev->device_prep_dma_memcpy = sba_prep_dma_memcpy; |
| 1633 | |
| 1634 | /* Set xor routine and capability */ |
| 1635 | if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { |
| 1636 | dma_dev->device_prep_dma_xor = sba_prep_dma_xor; |
| 1637 | dma_dev->max_xor = sba->max_xor_srcs; |
| 1638 | } |
| 1639 | |
| 1640 | /* Set pq routine and capability */ |
| 1641 | if (dma_has_cap(DMA_PQ, dma_dev->cap_mask)) { |
| 1642 | dma_dev->device_prep_dma_pq = sba_prep_dma_pq; |
| 1643 | dma_set_maxpq(dma_dev, sba->max_pq_srcs, 0); |
| 1644 | } |
| 1645 | |
| 1646 | /* Initialize DMA device channel list */ |
| 1647 | INIT_LIST_HEAD(&dma_dev->channels); |
| 1648 | list_add_tail(&sba->dma_chan.device_node, &dma_dev->channels); |
| 1649 | |
| 1650 | /* Register with Linux async DMA framework*/ |
| 1651 | ret = dma_async_device_register(dma_dev); |
| 1652 | if (ret) { |
| 1653 | dev_err(sba->dev, "async device register error %d", ret); |
| 1654 | return ret; |
| 1655 | } |
| 1656 | |
| 1657 | dev_info(sba->dev, "%s capabilities: %s%s%s%s\n", |
| 1658 | dma_chan_name(&sba->dma_chan), |
| 1659 | dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "interrupt " : "", |
| 1660 | dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "memcpy " : "", |
| 1661 | dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", |
| 1662 | dma_has_cap(DMA_PQ, dma_dev->cap_mask) ? "pq " : ""); |
| 1663 | |
| 1664 | return 0; |
| 1665 | } |
| 1666 | |
| 1667 | static int sba_probe(struct platform_device *pdev) |
| 1668 | { |
| 1669 | int i, ret = 0, mchans_count; |
| 1670 | struct sba_device *sba; |
| 1671 | struct platform_device *mbox_pdev; |
| 1672 | struct of_phandle_args args; |
| 1673 | |
| 1674 | /* Allocate main SBA struct */ |
| 1675 | sba = devm_kzalloc(&pdev->dev, sizeof(*sba), GFP_KERNEL); |
| 1676 | if (!sba) |
| 1677 | return -ENOMEM; |
| 1678 | |
| 1679 | sba->dev = &pdev->dev; |
| 1680 | platform_set_drvdata(pdev, sba); |
| 1681 | |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 1682 | /* Number of channels equals number of mailbox channels */ |
| 1683 | ret = of_count_phandle_with_args(pdev->dev.of_node, |
| 1684 | "mboxes", "#mbox-cells"); |
| 1685 | if (ret <= 0) |
| 1686 | return -ENODEV; |
| 1687 | mchans_count = ret; |
| 1688 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1689 | /* Determine SBA version from DT compatible string */ |
| 1690 | if (of_device_is_compatible(sba->dev->of_node, "brcm,iproc-sba")) |
| 1691 | sba->ver = SBA_VER_1; |
| 1692 | else if (of_device_is_compatible(sba->dev->of_node, |
| 1693 | "brcm,iproc-sba-v2")) |
| 1694 | sba->ver = SBA_VER_2; |
| 1695 | else |
| 1696 | return -ENODEV; |
| 1697 | |
| 1698 | /* Derived Configuration parameters */ |
| 1699 | switch (sba->ver) { |
| 1700 | case SBA_VER_1: |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1701 | sba->hw_buf_size = 4096; |
| 1702 | sba->hw_resp_size = 8; |
| 1703 | sba->max_pq_coefs = 6; |
| 1704 | sba->max_pq_srcs = 6; |
| 1705 | break; |
| 1706 | case SBA_VER_2: |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1707 | sba->hw_buf_size = 4096; |
| 1708 | sba->hw_resp_size = 8; |
| 1709 | sba->max_pq_coefs = 30; |
| 1710 | /* |
| 1711 | * We can support max_pq_srcs == max_pq_coefs because |
| 1712 | * we are limited by number of SBA commands that we can |
| 1713 | * fit in one message for underlying ring manager HW. |
| 1714 | */ |
| 1715 | sba->max_pq_srcs = 12; |
| 1716 | break; |
| 1717 | default: |
| 1718 | return -EINVAL; |
| 1719 | } |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 1720 | sba->max_req = SBA_MAX_REQ_PER_MBOX_CHANNEL * mchans_count; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1721 | sba->max_cmd_per_req = sba->max_pq_srcs + 3; |
| 1722 | sba->max_xor_srcs = sba->max_cmd_per_req - 1; |
| 1723 | sba->max_resp_pool_size = sba->max_req * sba->hw_resp_size; |
| 1724 | sba->max_cmds_pool_size = sba->max_req * |
| 1725 | sba->max_cmd_per_req * sizeof(u64); |
| 1726 | |
| 1727 | /* Setup mailbox client */ |
| 1728 | sba->client.dev = &pdev->dev; |
| 1729 | sba->client.rx_callback = sba_receive_message; |
| 1730 | sba->client.tx_block = false; |
Anup Patel | 29e0f48 | 2017-08-22 15:27:05 +0530 | [diff] [blame^] | 1731 | sba->client.knows_txdone = true; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1732 | sba->client.tx_tout = 0; |
| 1733 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1734 | /* Allocate mailbox channel array */ |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 1735 | sba->mchans = devm_kcalloc(&pdev->dev, mchans_count, |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1736 | sizeof(*sba->mchans), GFP_KERNEL); |
| 1737 | if (!sba->mchans) |
| 1738 | return -ENOMEM; |
| 1739 | |
| 1740 | /* Request mailbox channels */ |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 1741 | sba->mchans_count = 0; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1742 | for (i = 0; i < mchans_count; i++) { |
| 1743 | sba->mchans[i] = mbox_request_channel(&sba->client, i); |
| 1744 | if (IS_ERR(sba->mchans[i])) { |
| 1745 | ret = PTR_ERR(sba->mchans[i]); |
| 1746 | goto fail_free_mchans; |
| 1747 | } |
| 1748 | sba->mchans_count++; |
| 1749 | } |
Anup Patel | 5346aaf | 2017-08-22 15:26:57 +0530 | [diff] [blame] | 1750 | atomic_set(&sba->mchans_current, 0); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1751 | |
| 1752 | /* Find-out underlying mailbox device */ |
| 1753 | ret = of_parse_phandle_with_args(pdev->dev.of_node, |
| 1754 | "mboxes", "#mbox-cells", 0, &args); |
| 1755 | if (ret) |
| 1756 | goto fail_free_mchans; |
| 1757 | mbox_pdev = of_find_device_by_node(args.np); |
| 1758 | of_node_put(args.np); |
| 1759 | if (!mbox_pdev) { |
| 1760 | ret = -ENODEV; |
| 1761 | goto fail_free_mchans; |
| 1762 | } |
| 1763 | sba->mbox_dev = &mbox_pdev->dev; |
| 1764 | |
| 1765 | /* All mailbox channels should be of same ring manager device */ |
| 1766 | for (i = 1; i < mchans_count; i++) { |
| 1767 | ret = of_parse_phandle_with_args(pdev->dev.of_node, |
| 1768 | "mboxes", "#mbox-cells", i, &args); |
| 1769 | if (ret) |
| 1770 | goto fail_free_mchans; |
| 1771 | mbox_pdev = of_find_device_by_node(args.np); |
| 1772 | of_node_put(args.np); |
| 1773 | if (sba->mbox_dev != &mbox_pdev->dev) { |
| 1774 | ret = -EINVAL; |
| 1775 | goto fail_free_mchans; |
| 1776 | } |
| 1777 | } |
| 1778 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1779 | /* Prealloc channel resource */ |
| 1780 | ret = sba_prealloc_channel_resources(sba); |
| 1781 | if (ret) |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1782 | goto fail_free_mchans; |
| 1783 | |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 1784 | /* Check availability of debugfs */ |
| 1785 | if (!debugfs_initialized()) |
| 1786 | goto skip_debugfs; |
| 1787 | |
| 1788 | /* Create debugfs root entry */ |
| 1789 | sba->root = debugfs_create_dir(dev_name(sba->dev), NULL); |
| 1790 | if (IS_ERR_OR_NULL(sba->root)) { |
| 1791 | dev_err(sba->dev, "failed to create debugfs root entry\n"); |
| 1792 | sba->root = NULL; |
| 1793 | goto skip_debugfs; |
| 1794 | } |
| 1795 | |
| 1796 | /* Create debugfs stats entry */ |
| 1797 | sba->stats = debugfs_create_devm_seqfile(sba->dev, "stats", sba->root, |
| 1798 | sba_debugfs_stats_show); |
| 1799 | if (IS_ERR_OR_NULL(sba->stats)) |
| 1800 | dev_err(sba->dev, "failed to create debugfs stats file\n"); |
| 1801 | skip_debugfs: |
| 1802 | |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1803 | /* Register DMA device with Linux async framework */ |
| 1804 | ret = sba_async_register(sba); |
| 1805 | if (ret) |
| 1806 | goto fail_free_resources; |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1807 | |
| 1808 | /* Print device info */ |
| 1809 | dev_info(sba->dev, "%s using SBAv%d and %d mailbox channels", |
| 1810 | dma_chan_name(&sba->dma_chan), sba->ver+1, |
| 1811 | sba->mchans_count); |
| 1812 | |
| 1813 | return 0; |
| 1814 | |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1815 | fail_free_resources: |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 1816 | debugfs_remove_recursive(sba->root); |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1817 | sba_freeup_channel_resources(sba); |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1818 | fail_free_mchans: |
| 1819 | for (i = 0; i < sba->mchans_count; i++) |
| 1820 | mbox_free_channel(sba->mchans[i]); |
| 1821 | return ret; |
| 1822 | } |
| 1823 | |
| 1824 | static int sba_remove(struct platform_device *pdev) |
| 1825 | { |
| 1826 | int i; |
| 1827 | struct sba_device *sba = platform_get_drvdata(pdev); |
| 1828 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1829 | dma_async_device_unregister(&sba->dma_dev); |
| 1830 | |
Anup Patel | 8529a92 | 2017-08-22 15:27:04 +0530 | [diff] [blame] | 1831 | debugfs_remove_recursive(sba->root); |
| 1832 | |
Anup Patel | eb67744 | 2017-08-22 15:26:59 +0530 | [diff] [blame] | 1833 | sba_freeup_channel_resources(sba); |
| 1834 | |
Anup Patel | 743e1c8 | 2017-05-15 10:34:54 +0530 | [diff] [blame] | 1835 | for (i = 0; i < sba->mchans_count; i++) |
| 1836 | mbox_free_channel(sba->mchans[i]); |
| 1837 | |
| 1838 | return 0; |
| 1839 | } |
| 1840 | |
| 1841 | static const struct of_device_id sba_of_match[] = { |
| 1842 | { .compatible = "brcm,iproc-sba", }, |
| 1843 | { .compatible = "brcm,iproc-sba-v2", }, |
| 1844 | {}, |
| 1845 | }; |
| 1846 | MODULE_DEVICE_TABLE(of, sba_of_match); |
| 1847 | |
| 1848 | static struct platform_driver sba_driver = { |
| 1849 | .probe = sba_probe, |
| 1850 | .remove = sba_remove, |
| 1851 | .driver = { |
| 1852 | .name = "bcm-sba-raid", |
| 1853 | .of_match_table = sba_of_match, |
| 1854 | }, |
| 1855 | }; |
| 1856 | module_platform_driver(sba_driver); |
| 1857 | |
| 1858 | MODULE_DESCRIPTION("Broadcom SBA RAID driver"); |
| 1859 | MODULE_AUTHOR("Anup Patel <anup.patel@broadcom.com>"); |
| 1860 | MODULE_LICENSE("GPL v2"); |