blob: 4d9ee278b9a07c5b33b4024d2391cedc55c14855 [file] [log] [blame]
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001/*
2 * MTK NAND Flash controller driver.
3 * Copyright (C) 2016 MediaTek Inc.
4 * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
5 * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22#include <linux/mtd/nand.h>
23#include <linux/mtd/mtd.h>
24#include <linux/module.h>
25#include <linux/iopoll.h>
26#include <linux/of.h>
Xiaolei Li7ec4a372017-05-31 16:26:40 +080027#include <linux/of_device.h>
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -040028#include "mtk_ecc.h"
29
30/* NAND controller register definition */
31#define NFI_CNFG (0x00)
32#define CNFG_AHB BIT(0)
33#define CNFG_READ_EN BIT(1)
34#define CNFG_DMA_BURST_EN BIT(2)
35#define CNFG_BYTE_RW BIT(6)
36#define CNFG_HW_ECC_EN BIT(8)
37#define CNFG_AUTO_FMT_EN BIT(9)
38#define CNFG_OP_CUST (6 << 12)
39#define NFI_PAGEFMT (0x04)
40#define PAGEFMT_FDM_ECC_SHIFT (12)
41#define PAGEFMT_FDM_SHIFT (8)
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -040042#define PAGEFMT_SEC_SEL_512 BIT(2)
43#define PAGEFMT_512_2K (0)
44#define PAGEFMT_2K_4K (1)
45#define PAGEFMT_4K_8K (2)
46#define PAGEFMT_8K_16K (3)
47/* NFI control */
48#define NFI_CON (0x08)
49#define CON_FIFO_FLUSH BIT(0)
50#define CON_NFI_RST BIT(1)
51#define CON_BRD BIT(8) /* burst read */
52#define CON_BWR BIT(9) /* burst write */
53#define CON_SEC_SHIFT (12)
54/* Timming control register */
55#define NFI_ACCCON (0x0C)
56#define NFI_INTR_EN (0x10)
57#define INTR_AHB_DONE_EN BIT(6)
58#define NFI_INTR_STA (0x14)
59#define NFI_CMD (0x20)
60#define NFI_ADDRNOB (0x30)
61#define NFI_COLADDR (0x34)
62#define NFI_ROWADDR (0x38)
63#define NFI_STRDATA (0x40)
64#define STAR_EN (1)
65#define STAR_DE (0)
66#define NFI_CNRNB (0x44)
67#define NFI_DATAW (0x50)
68#define NFI_DATAR (0x54)
69#define NFI_PIO_DIRDY (0x58)
70#define PIO_DI_RDY (0x01)
71#define NFI_STA (0x60)
72#define STA_CMD BIT(0)
73#define STA_ADDR BIT(1)
74#define STA_BUSY BIT(8)
75#define STA_EMP_PAGE BIT(12)
76#define NFI_FSM_CUSTDATA (0xe << 16)
77#define NFI_FSM_MASK (0xf << 16)
78#define NFI_ADDRCNTR (0x70)
79#define CNTR_MASK GENMASK(16, 12)
RogerCC Lin559e58e2016-09-19 10:53:26 +080080#define ADDRCNTR_SEC_SHIFT (12)
81#define ADDRCNTR_SEC(val) \
82 (((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -040083#define NFI_STRADDR (0x80)
84#define NFI_BYTELEN (0x84)
85#define NFI_CSEL (0x90)
86#define NFI_FDML(x) (0xA0 + (x) * sizeof(u32) * 2)
87#define NFI_FDMM(x) (0xA4 + (x) * sizeof(u32) * 2)
88#define NFI_FDM_MAX_SIZE (8)
89#define NFI_FDM_MIN_SIZE (1)
90#define NFI_MASTER_STA (0x224)
91#define MASTER_STA_MASK (0x0FFF)
92#define NFI_EMPTY_THRESH (0x23C)
93
94#define MTK_NAME "mtk-nand"
95#define KB(x) ((x) * 1024UL)
96#define MB(x) (KB(x) * 1024UL)
97
98#define MTK_TIMEOUT (500000)
99#define MTK_RESET_TIMEOUT (1000000)
100#define MTK_MAX_SECTOR (16)
101#define MTK_NAND_MAX_NSELS (2)
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800102#define MTK_NFC_MIN_SPARE (16)
103
104struct mtk_nfc_caps {
105 const u8 *spare_size;
106 u8 num_spare_size;
107 u8 pageformat_spare_shift;
108};
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400109
110struct mtk_nfc_bad_mark_ctl {
111 void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
112 u32 sec;
113 u32 pos;
114};
115
116/*
117 * FDM: region used to store free OOB data
118 */
119struct mtk_nfc_fdm {
120 u32 reg_size;
121 u32 ecc_size;
122};
123
124struct mtk_nfc_nand_chip {
125 struct list_head node;
126 struct nand_chip nand;
127
128 struct mtk_nfc_bad_mark_ctl bad_mark;
129 struct mtk_nfc_fdm fdm;
130 u32 spare_per_sector;
131
132 int nsels;
133 u8 sels[0];
134 /* nothing after this field */
135};
136
137struct mtk_nfc_clk {
138 struct clk *nfi_clk;
139 struct clk *pad_clk;
140};
141
142struct mtk_nfc {
143 struct nand_hw_control controller;
144 struct mtk_ecc_config ecc_cfg;
145 struct mtk_nfc_clk clk;
146 struct mtk_ecc *ecc;
147
148 struct device *dev;
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800149 const struct mtk_nfc_caps *caps;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400150 void __iomem *regs;
151
152 struct completion done;
153 struct list_head chips;
154
155 u8 *buffer;
156};
157
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800158/*
159 * supported spare size of each IP.
160 * order should be the same with the spare size bitfiled defination of
161 * register NFI_PAGEFMT.
162 */
163static const u8 spare_size_mt2701[] = {
164 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 63, 64
165};
166
Xiaolei Li30ee8092017-05-31 16:26:41 +0800167static const u8 spare_size_mt2712[] = {
168 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
169 74
170};
171
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400172static inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
173{
174 return container_of(nand, struct mtk_nfc_nand_chip, nand);
175}
176
177static inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
178{
179 return (u8 *)p + i * chip->ecc.size;
180}
181
182static inline u8 *oob_ptr(struct nand_chip *chip, int i)
183{
184 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
185 u8 *poi;
186
187 /* map the sector's FDM data to free oob:
188 * the beginning of the oob area stores the FDM data of bad mark sectors
189 */
190
191 if (i < mtk_nand->bad_mark.sec)
192 poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
193 else if (i == mtk_nand->bad_mark.sec)
194 poi = chip->oob_poi;
195 else
196 poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
197
198 return poi;
199}
200
201static inline int mtk_data_len(struct nand_chip *chip)
202{
203 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
204
205 return chip->ecc.size + mtk_nand->spare_per_sector;
206}
207
208static inline u8 *mtk_data_ptr(struct nand_chip *chip, int i)
209{
210 struct mtk_nfc *nfc = nand_get_controller_data(chip);
211
212 return nfc->buffer + i * mtk_data_len(chip);
213}
214
215static inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
216{
217 struct mtk_nfc *nfc = nand_get_controller_data(chip);
218
219 return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
220}
221
222static inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
223{
224 writel(val, nfc->regs + reg);
225}
226
227static inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
228{
229 writew(val, nfc->regs + reg);
230}
231
232static inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
233{
234 writeb(val, nfc->regs + reg);
235}
236
237static inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
238{
239 return readl_relaxed(nfc->regs + reg);
240}
241
242static inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
243{
244 return readw_relaxed(nfc->regs + reg);
245}
246
247static inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
248{
249 return readb_relaxed(nfc->regs + reg);
250}
251
252static void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
253{
254 struct device *dev = nfc->dev;
255 u32 val;
256 int ret;
257
258 /* reset all registers and force the NFI master to terminate */
259 nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
260
261 /* wait for the master to finish the last transaction */
262 ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
263 !(val & MASTER_STA_MASK), 50,
264 MTK_RESET_TIMEOUT);
265 if (ret)
266 dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
267 NFI_MASTER_STA, val);
268
269 /* ensure any status register affected by the NFI master is reset */
270 nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
271 nfi_writew(nfc, STAR_DE, NFI_STRDATA);
272}
273
274static int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
275{
276 struct device *dev = nfc->dev;
277 u32 val;
278 int ret;
279
280 nfi_writel(nfc, command, NFI_CMD);
281
282 ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
283 !(val & STA_CMD), 10, MTK_TIMEOUT);
284 if (ret) {
285 dev_warn(dev, "nfi core timed out entering command mode\n");
286 return -EIO;
287 }
288
289 return 0;
290}
291
292static int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
293{
294 struct device *dev = nfc->dev;
295 u32 val;
296 int ret;
297
298 nfi_writel(nfc, addr, NFI_COLADDR);
299 nfi_writel(nfc, 0, NFI_ROWADDR);
300 nfi_writew(nfc, 1, NFI_ADDRNOB);
301
302 ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
303 !(val & STA_ADDR), 10, MTK_TIMEOUT);
304 if (ret) {
305 dev_warn(dev, "nfi core timed out entering address mode\n");
306 return -EIO;
307 }
308
309 return 0;
310}
311
312static int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
313{
314 struct nand_chip *chip = mtd_to_nand(mtd);
315 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
316 struct mtk_nfc *nfc = nand_get_controller_data(chip);
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800317 u32 fmt, spare, i;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400318
319 if (!mtd->writesize)
320 return 0;
321
322 spare = mtk_nand->spare_per_sector;
323
324 switch (mtd->writesize) {
325 case 512:
326 fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
327 break;
328 case KB(2):
329 if (chip->ecc.size == 512)
330 fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
331 else
332 fmt = PAGEFMT_512_2K;
333 break;
334 case KB(4):
335 if (chip->ecc.size == 512)
336 fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
337 else
338 fmt = PAGEFMT_2K_4K;
339 break;
340 case KB(8):
341 if (chip->ecc.size == 512)
342 fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
343 else
344 fmt = PAGEFMT_4K_8K;
345 break;
346 case KB(16):
347 fmt = PAGEFMT_8K_16K;
348 break;
349 default:
350 dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
351 return -EINVAL;
352 }
353
354 /*
355 * the hardware will double the value for this eccsize, so we need to
356 * halve it
357 */
358 if (chip->ecc.size == 1024)
359 spare >>= 1;
360
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800361 for (i = 0; i < nfc->caps->num_spare_size; i++) {
362 if (nfc->caps->spare_size[i] == spare)
363 break;
364 }
365
366 if (i == nfc->caps->num_spare_size) {
367 dev_err(nfc->dev, "invalid spare size %d\n", spare);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400368 return -EINVAL;
369 }
370
Xiaolei Li7ec4a372017-05-31 16:26:40 +0800371 fmt |= i << nfc->caps->pageformat_spare_shift;
372
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400373 fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
374 fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
Xiaolei Li582212c2017-05-31 16:26:39 +0800375 nfi_writel(nfc, fmt, NFI_PAGEFMT);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400376
377 nfc->ecc_cfg.strength = chip->ecc.strength;
378 nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
379
380 return 0;
381}
382
383static void mtk_nfc_select_chip(struct mtd_info *mtd, int chip)
384{
385 struct nand_chip *nand = mtd_to_nand(mtd);
386 struct mtk_nfc *nfc = nand_get_controller_data(nand);
387 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
388
389 if (chip < 0)
390 return;
391
392 mtk_nfc_hw_runtime_config(mtd);
393
394 nfi_writel(nfc, mtk_nand->sels[chip], NFI_CSEL);
395}
396
397static int mtk_nfc_dev_ready(struct mtd_info *mtd)
398{
399 struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
400
401 if (nfi_readl(nfc, NFI_STA) & STA_BUSY)
402 return 0;
403
404 return 1;
405}
406
407static void mtk_nfc_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
408{
409 struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
410
411 if (ctrl & NAND_ALE) {
412 mtk_nfc_send_address(nfc, dat);
413 } else if (ctrl & NAND_CLE) {
414 mtk_nfc_hw_reset(nfc);
415
416 nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
417 mtk_nfc_send_command(nfc, dat);
418 }
419}
420
421static inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
422{
423 int rc;
424 u8 val;
425
426 rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
427 val & PIO_DI_RDY, 10, MTK_TIMEOUT);
428 if (rc < 0)
429 dev_err(nfc->dev, "data not ready\n");
430}
431
432static inline u8 mtk_nfc_read_byte(struct mtd_info *mtd)
433{
434 struct nand_chip *chip = mtd_to_nand(mtd);
435 struct mtk_nfc *nfc = nand_get_controller_data(chip);
436 u32 reg;
437
438 /* after each byte read, the NFI_STA reg is reset by the hardware */
439 reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
440 if (reg != NFI_FSM_CUSTDATA) {
441 reg = nfi_readw(nfc, NFI_CNFG);
442 reg |= CNFG_BYTE_RW | CNFG_READ_EN;
443 nfi_writew(nfc, reg, NFI_CNFG);
444
445 /*
446 * set to max sector to allow the HW to continue reading over
447 * unaligned accesses
448 */
449 reg = (MTK_MAX_SECTOR << CON_SEC_SHIFT) | CON_BRD;
450 nfi_writel(nfc, reg, NFI_CON);
451
452 /* trigger to fetch data */
453 nfi_writew(nfc, STAR_EN, NFI_STRDATA);
454 }
455
456 mtk_nfc_wait_ioready(nfc);
457
458 return nfi_readb(nfc, NFI_DATAR);
459}
460
461static void mtk_nfc_read_buf(struct mtd_info *mtd, u8 *buf, int len)
462{
463 int i;
464
465 for (i = 0; i < len; i++)
466 buf[i] = mtk_nfc_read_byte(mtd);
467}
468
469static void mtk_nfc_write_byte(struct mtd_info *mtd, u8 byte)
470{
471 struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
472 u32 reg;
473
474 reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
475
476 if (reg != NFI_FSM_CUSTDATA) {
477 reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
478 nfi_writew(nfc, reg, NFI_CNFG);
479
480 reg = MTK_MAX_SECTOR << CON_SEC_SHIFT | CON_BWR;
481 nfi_writel(nfc, reg, NFI_CON);
482
483 nfi_writew(nfc, STAR_EN, NFI_STRDATA);
484 }
485
486 mtk_nfc_wait_ioready(nfc);
487 nfi_writeb(nfc, byte, NFI_DATAW);
488}
489
490static void mtk_nfc_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
491{
492 int i;
493
494 for (i = 0; i < len; i++)
495 mtk_nfc_write_byte(mtd, buf[i]);
496}
497
498static int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
499{
500 struct mtk_nfc *nfc = nand_get_controller_data(chip);
501 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
502 int size = chip->ecc.size + mtk_nand->fdm.reg_size;
503
504 nfc->ecc_cfg.mode = ECC_DMA_MODE;
505 nfc->ecc_cfg.op = ECC_ENCODE;
506
507 return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
508}
509
510static void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
511{
512 /* nop */
513}
514
515static void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
516{
517 struct nand_chip *chip = mtd_to_nand(mtd);
518 struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
519 u32 bad_pos = nand->bad_mark.pos;
520
521 if (raw)
522 bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
523 else
524 bad_pos += nand->bad_mark.sec * chip->ecc.size;
525
526 swap(chip->oob_poi[0], buf[bad_pos]);
527}
528
529static int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
530 u32 len, const u8 *buf)
531{
532 struct nand_chip *chip = mtd_to_nand(mtd);
533 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
534 struct mtk_nfc *nfc = nand_get_controller_data(chip);
535 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
536 u32 start, end;
537 int i, ret;
538
539 start = offset / chip->ecc.size;
540 end = DIV_ROUND_UP(offset + len, chip->ecc.size);
541
542 memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
543 for (i = 0; i < chip->ecc.steps; i++) {
544 memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
545 chip->ecc.size);
546
547 if (start > i || i >= end)
548 continue;
549
550 if (i == mtk_nand->bad_mark.sec)
551 mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
552
553 memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
554
555 /* program the CRC back to the OOB */
556 ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
557 if (ret < 0)
558 return ret;
559 }
560
561 return 0;
562}
563
564static void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
565{
566 struct nand_chip *chip = mtd_to_nand(mtd);
567 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
568 struct mtk_nfc *nfc = nand_get_controller_data(chip);
569 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
570 u32 i;
571
572 memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
573 for (i = 0; i < chip->ecc.steps; i++) {
574 if (buf)
575 memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
576 chip->ecc.size);
577
578 if (i == mtk_nand->bad_mark.sec)
579 mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
580
581 memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
582 }
583}
584
585static inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
586 u32 sectors)
587{
588 struct mtk_nfc *nfc = nand_get_controller_data(chip);
589 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
590 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
591 u32 vall, valm;
592 u8 *oobptr;
593 int i, j;
594
595 for (i = 0; i < sectors; i++) {
596 oobptr = oob_ptr(chip, start + i);
597 vall = nfi_readl(nfc, NFI_FDML(i));
598 valm = nfi_readl(nfc, NFI_FDMM(i));
599
600 for (j = 0; j < fdm->reg_size; j++)
601 oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
602 }
603}
604
605static inline void mtk_nfc_write_fdm(struct nand_chip *chip)
606{
607 struct mtk_nfc *nfc = nand_get_controller_data(chip);
608 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
609 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
610 u32 vall, valm;
611 u8 *oobptr;
612 int i, j;
613
614 for (i = 0; i < chip->ecc.steps; i++) {
615 oobptr = oob_ptr(chip, i);
616 vall = 0;
617 valm = 0;
618 for (j = 0; j < 8; j++) {
619 if (j < 4)
620 vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
621 << (j * 8);
622 else
623 valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
624 << ((j - 4) * 8);
625 }
626 nfi_writel(nfc, vall, NFI_FDML(i));
627 nfi_writel(nfc, valm, NFI_FDMM(i));
628 }
629}
630
631static int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
632 const u8 *buf, int page, int len)
633{
634 struct mtk_nfc *nfc = nand_get_controller_data(chip);
635 struct device *dev = nfc->dev;
636 dma_addr_t addr;
637 u32 reg;
638 int ret;
639
640 addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
641 ret = dma_mapping_error(nfc->dev, addr);
642 if (ret) {
643 dev_err(nfc->dev, "dma mapping error\n");
644 return -EINVAL;
645 }
646
647 reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
648 nfi_writew(nfc, reg, NFI_CNFG);
649
650 nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
651 nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
652 nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
653
654 init_completion(&nfc->done);
655
656 reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
657 nfi_writel(nfc, reg, NFI_CON);
658 nfi_writew(nfc, STAR_EN, NFI_STRDATA);
659
660 ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
661 if (!ret) {
662 dev_err(dev, "program ahb done timeout\n");
663 nfi_writew(nfc, 0, NFI_INTR_EN);
664 ret = -ETIMEDOUT;
665 goto timeout;
666 }
667
668 ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
RogerCC Lin559e58e2016-09-19 10:53:26 +0800669 ADDRCNTR_SEC(reg) >= chip->ecc.steps,
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400670 10, MTK_TIMEOUT);
671 if (ret)
672 dev_err(dev, "hwecc write timeout\n");
673
674timeout:
675
676 dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
677 nfi_writel(nfc, 0, NFI_CON);
678
679 return ret;
680}
681
682static int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
683 const u8 *buf, int page, int raw)
684{
685 struct mtk_nfc *nfc = nand_get_controller_data(chip);
686 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
687 size_t len;
688 const u8 *bufpoi;
689 u32 reg;
690 int ret;
691
692 if (!raw) {
693 /* OOB => FDM: from register, ECC: from HW */
694 reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
695 nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
696
697 nfc->ecc_cfg.op = ECC_ENCODE;
698 nfc->ecc_cfg.mode = ECC_NFI_MODE;
699 ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
700 if (ret) {
701 /* clear NFI config */
702 reg = nfi_readw(nfc, NFI_CNFG);
703 reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
704 nfi_writew(nfc, reg, NFI_CNFG);
705
706 return ret;
707 }
708
709 memcpy(nfc->buffer, buf, mtd->writesize);
710 mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
711 bufpoi = nfc->buffer;
712
713 /* write OOB into the FDM registers (OOB area in MTK NAND) */
714 mtk_nfc_write_fdm(chip);
715 } else {
716 bufpoi = buf;
717 }
718
719 len = mtd->writesize + (raw ? mtd->oobsize : 0);
720 ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
721
722 if (!raw)
723 mtk_ecc_disable(nfc->ecc);
724
725 return ret;
726}
727
728static int mtk_nfc_write_page_hwecc(struct mtd_info *mtd,
729 struct nand_chip *chip, const u8 *buf,
730 int oob_on, int page)
731{
732 return mtk_nfc_write_page(mtd, chip, buf, page, 0);
733}
734
735static int mtk_nfc_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
736 const u8 *buf, int oob_on, int pg)
737{
738 struct mtk_nfc *nfc = nand_get_controller_data(chip);
739
740 mtk_nfc_format_page(mtd, buf);
741 return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
742}
743
744static int mtk_nfc_write_subpage_hwecc(struct mtd_info *mtd,
745 struct nand_chip *chip, u32 offset,
746 u32 data_len, const u8 *buf,
747 int oob_on, int page)
748{
749 struct mtk_nfc *nfc = nand_get_controller_data(chip);
750 int ret;
751
752 ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
753 if (ret < 0)
754 return ret;
755
756 /* use the data in the private buffer (now with FDM and CRC) */
757 return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
758}
759
760static int mtk_nfc_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
761 int page)
762{
763 int ret;
764
765 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
766
767 ret = mtk_nfc_write_page_raw(mtd, chip, NULL, 1, page);
768 if (ret < 0)
769 return -EIO;
770
771 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
772 ret = chip->waitfunc(mtd, chip);
773
774 return ret & NAND_STATUS_FAIL ? -EIO : 0;
775}
776
777static int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 sectors)
778{
779 struct nand_chip *chip = mtd_to_nand(mtd);
780 struct mtk_nfc *nfc = nand_get_controller_data(chip);
781 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
782 struct mtk_ecc_stats stats;
783 int rc, i;
784
785 rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
786 if (rc) {
787 memset(buf, 0xff, sectors * chip->ecc.size);
788 for (i = 0; i < sectors; i++)
789 memset(oob_ptr(chip, i), 0xff, mtk_nand->fdm.reg_size);
790 return 0;
791 }
792
793 mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
794 mtd->ecc_stats.corrected += stats.corrected;
795 mtd->ecc_stats.failed += stats.failed;
796
797 return stats.bitflips;
798}
799
800static int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
801 u32 data_offs, u32 readlen,
802 u8 *bufpoi, int page, int raw)
803{
804 struct mtk_nfc *nfc = nand_get_controller_data(chip);
805 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
806 u32 spare = mtk_nand->spare_per_sector;
807 u32 column, sectors, start, end, reg;
808 dma_addr_t addr;
809 int bitflips;
810 size_t len;
811 u8 *buf;
812 int rc;
813
814 start = data_offs / chip->ecc.size;
815 end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
816
817 sectors = end - start;
818 column = start * (chip->ecc.size + spare);
819
820 len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
821 buf = bufpoi + start * chip->ecc.size;
822
823 if (column != 0)
824 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, column, -1);
825
826 addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
827 rc = dma_mapping_error(nfc->dev, addr);
828 if (rc) {
829 dev_err(nfc->dev, "dma mapping error\n");
830
831 return -EINVAL;
832 }
833
834 reg = nfi_readw(nfc, NFI_CNFG);
835 reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
836 if (!raw) {
837 reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
838 nfi_writew(nfc, reg, NFI_CNFG);
839
840 nfc->ecc_cfg.mode = ECC_NFI_MODE;
841 nfc->ecc_cfg.sectors = sectors;
842 nfc->ecc_cfg.op = ECC_DECODE;
843 rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
844 if (rc) {
845 dev_err(nfc->dev, "ecc enable\n");
846 /* clear NFI_CNFG */
847 reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
848 CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
849 nfi_writew(nfc, reg, NFI_CNFG);
850 dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
851
852 return rc;
853 }
854 } else {
855 nfi_writew(nfc, reg, NFI_CNFG);
856 }
857
858 nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
859 nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
860 nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
861
862 init_completion(&nfc->done);
863 reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
864 nfi_writel(nfc, reg, NFI_CON);
865 nfi_writew(nfc, STAR_EN, NFI_STRDATA);
866
867 rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
868 if (!rc)
869 dev_warn(nfc->dev, "read ahb/dma done timeout\n");
870
871 rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
RogerCC Lin559e58e2016-09-19 10:53:26 +0800872 ADDRCNTR_SEC(reg) >= sectors, 10,
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400873 MTK_TIMEOUT);
874 if (rc < 0) {
875 dev_err(nfc->dev, "subpage done timeout\n");
876 bitflips = -EIO;
877 } else {
878 bitflips = 0;
879 if (!raw) {
880 rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
881 bitflips = rc < 0 ? -ETIMEDOUT :
882 mtk_nfc_update_ecc_stats(mtd, buf, sectors);
883 mtk_nfc_read_fdm(chip, start, sectors);
884 }
885 }
886
887 dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
888
889 if (raw)
890 goto done;
891
892 mtk_ecc_disable(nfc->ecc);
893
894 if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
895 mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
896done:
897 nfi_writel(nfc, 0, NFI_CON);
898
899 return bitflips;
900}
901
902static int mtk_nfc_read_subpage_hwecc(struct mtd_info *mtd,
903 struct nand_chip *chip, u32 off,
904 u32 len, u8 *p, int pg)
905{
906 return mtk_nfc_read_subpage(mtd, chip, off, len, p, pg, 0);
907}
908
909static int mtk_nfc_read_page_hwecc(struct mtd_info *mtd,
910 struct nand_chip *chip, u8 *p,
911 int oob_on, int pg)
912{
913 return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
914}
915
916static int mtk_nfc_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
917 u8 *buf, int oob_on, int page)
918{
919 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
920 struct mtk_nfc *nfc = nand_get_controller_data(chip);
921 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
922 int i, ret;
923
924 memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
925 ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
926 page, 1);
927 if (ret < 0)
928 return ret;
929
930 for (i = 0; i < chip->ecc.steps; i++) {
931 memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
932
933 if (i == mtk_nand->bad_mark.sec)
934 mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
935
936 if (buf)
937 memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
938 chip->ecc.size);
939 }
940
941 return ret;
942}
943
944static int mtk_nfc_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
945 int page)
946{
947 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
948
949 return mtk_nfc_read_page_raw(mtd, chip, NULL, 1, page);
950}
951
952static inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
953{
954 /*
955 * ACCON: access timing control register
956 * -------------------------------------
957 * 31:28: minimum required time for CS post pulling down after accessing
958 * the device
959 * 27:22: minimum required time for CS pre pulling down before accessing
960 * the device
961 * 21:16: minimum required time from NCEB low to NREB low
962 * 15:12: minimum required time from NWEB high to NREB low.
963 * 11:08: write enable hold time
964 * 07:04: write wait states
965 * 03:00: read wait states
966 */
967 nfi_writel(nfc, 0x10804211, NFI_ACCCON);
968
969 /*
970 * CNRNB: nand ready/busy register
971 * -------------------------------
972 * 7:4: timeout register for polling the NAND busy/ready signal
973 * 0 : poll the status of the busy/ready signal after [7:4]*16 cycles.
974 */
975 nfi_writew(nfc, 0xf1, NFI_CNRNB);
Xiaolei Li582212c2017-05-31 16:26:39 +0800976 nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -0400977
978 mtk_nfc_hw_reset(nfc);
979
980 nfi_readl(nfc, NFI_INTR_STA);
981 nfi_writel(nfc, 0, NFI_INTR_EN);
982}
983
984static irqreturn_t mtk_nfc_irq(int irq, void *id)
985{
986 struct mtk_nfc *nfc = id;
987 u16 sta, ien;
988
989 sta = nfi_readw(nfc, NFI_INTR_STA);
990 ien = nfi_readw(nfc, NFI_INTR_EN);
991
992 if (!(sta & ien))
993 return IRQ_NONE;
994
995 nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
996 complete(&nfc->done);
997
998 return IRQ_HANDLED;
999}
1000
1001static int mtk_nfc_enable_clk(struct device *dev, struct mtk_nfc_clk *clk)
1002{
1003 int ret;
1004
1005 ret = clk_prepare_enable(clk->nfi_clk);
1006 if (ret) {
1007 dev_err(dev, "failed to enable nfi clk\n");
1008 return ret;
1009 }
1010
1011 ret = clk_prepare_enable(clk->pad_clk);
1012 if (ret) {
1013 dev_err(dev, "failed to enable pad clk\n");
1014 clk_disable_unprepare(clk->nfi_clk);
1015 return ret;
1016 }
1017
1018 return 0;
1019}
1020
1021static void mtk_nfc_disable_clk(struct mtk_nfc_clk *clk)
1022{
1023 clk_disable_unprepare(clk->nfi_clk);
1024 clk_disable_unprepare(clk->pad_clk);
1025}
1026
1027static int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
1028 struct mtd_oob_region *oob_region)
1029{
1030 struct nand_chip *chip = mtd_to_nand(mtd);
1031 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1032 struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
1033 u32 eccsteps;
1034
1035 eccsteps = mtd->writesize / chip->ecc.size;
1036
1037 if (section >= eccsteps)
1038 return -ERANGE;
1039
1040 oob_region->length = fdm->reg_size - fdm->ecc_size;
1041 oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
1042
1043 return 0;
1044}
1045
1046static int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
1047 struct mtd_oob_region *oob_region)
1048{
1049 struct nand_chip *chip = mtd_to_nand(mtd);
1050 struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1051 u32 eccsteps;
1052
1053 if (section)
1054 return -ERANGE;
1055
1056 eccsteps = mtd->writesize / chip->ecc.size;
1057 oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
1058 oob_region->length = mtd->oobsize - oob_region->offset;
1059
1060 return 0;
1061}
1062
1063static const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
1064 .free = mtk_nfc_ooblayout_free,
1065 .ecc = mtk_nfc_ooblayout_ecc,
1066};
1067
1068static void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
1069{
1070 struct nand_chip *nand = mtd_to_nand(mtd);
1071 struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
1072 u32 ecc_bytes;
1073
1074 ecc_bytes = DIV_ROUND_UP(nand->ecc.strength * ECC_PARITY_BITS, 8);
1075
1076 fdm->reg_size = chip->spare_per_sector - ecc_bytes;
1077 if (fdm->reg_size > NFI_FDM_MAX_SIZE)
1078 fdm->reg_size = NFI_FDM_MAX_SIZE;
1079
1080 /* bad block mark storage */
1081 fdm->ecc_size = 1;
1082}
1083
1084static void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
1085 struct mtd_info *mtd)
1086{
1087 struct nand_chip *nand = mtd_to_nand(mtd);
1088
1089 if (mtd->writesize == 512) {
1090 bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
1091 } else {
1092 bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
1093 bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
1094 bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
1095 }
1096}
1097
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001098static int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001099{
1100 struct nand_chip *nand = mtd_to_nand(mtd);
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001101 struct mtk_nfc *nfc = nand_get_controller_data(nand);
1102 const u8 *spare = nfc->caps->spare_size;
1103 u32 eccsteps, i, closest_spare = 0;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001104
1105 eccsteps = mtd->writesize / nand->ecc.size;
1106 *sps = mtd->oobsize / eccsteps;
1107
1108 if (nand->ecc.size == 1024)
1109 *sps >>= 1;
1110
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001111 if (*sps < MTK_NFC_MIN_SPARE)
1112 return -EINVAL;
1113
1114 for (i = 0; i < nfc->caps->num_spare_size; i++) {
1115 if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
1116 closest_spare = i;
1117 if (*sps == spare[i])
1118 break;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001119 }
1120 }
1121
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001122 *sps = spare[closest_spare];
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001123
1124 if (nand->ecc.size == 1024)
1125 *sps <<= 1;
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001126
1127 return 0;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001128}
1129
1130static int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
1131{
1132 struct nand_chip *nand = mtd_to_nand(mtd);
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001133 struct mtk_nfc *nfc = nand_get_controller_data(nand);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001134 u32 spare;
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001135 int free, ret;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001136
1137 /* support only ecc hw mode */
1138 if (nand->ecc.mode != NAND_ECC_HW) {
1139 dev_err(dev, "ecc.mode not supported\n");
1140 return -EINVAL;
1141 }
1142
1143 /* if optional dt settings not present */
1144 if (!nand->ecc.size || !nand->ecc.strength) {
1145 /* use datasheet requirements */
1146 nand->ecc.strength = nand->ecc_strength_ds;
1147 nand->ecc.size = nand->ecc_step_ds;
1148
1149 /*
1150 * align eccstrength and eccsize
1151 * this controller only supports 512 and 1024 sizes
1152 */
1153 if (nand->ecc.size < 1024) {
1154 if (mtd->writesize > 512) {
1155 nand->ecc.size = 1024;
1156 nand->ecc.strength <<= 1;
1157 } else {
1158 nand->ecc.size = 512;
1159 }
1160 } else {
1161 nand->ecc.size = 1024;
1162 }
1163
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001164 ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
1165 if (ret)
1166 return ret;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001167
1168 /* calculate oob bytes except ecc parity data */
1169 free = ((nand->ecc.strength * ECC_PARITY_BITS) + 7) >> 3;
1170 free = spare - free;
1171
1172 /*
1173 * enhance ecc strength if oob left is bigger than max FDM size
1174 * or reduce ecc strength if oob size is not enough for ecc
1175 * parity data.
1176 */
1177 if (free > NFI_FDM_MAX_SIZE) {
1178 spare -= NFI_FDM_MAX_SIZE;
1179 nand->ecc.strength = (spare << 3) / ECC_PARITY_BITS;
1180 } else if (free < 0) {
1181 spare -= NFI_FDM_MIN_SIZE;
1182 nand->ecc.strength = (spare << 3) / ECC_PARITY_BITS;
1183 }
1184 }
1185
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001186 mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001187
1188 dev_info(dev, "eccsize %d eccstrength %d\n",
1189 nand->ecc.size, nand->ecc.strength);
1190
1191 return 0;
1192}
1193
1194static int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
1195 struct device_node *np)
1196{
1197 struct mtk_nfc_nand_chip *chip;
1198 struct nand_chip *nand;
1199 struct mtd_info *mtd;
1200 int nsels, len;
1201 u32 tmp;
1202 int ret;
1203 int i;
1204
1205 if (!of_get_property(np, "reg", &nsels))
1206 return -ENODEV;
1207
1208 nsels /= sizeof(u32);
1209 if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
1210 dev_err(dev, "invalid reg property size %d\n", nsels);
1211 return -EINVAL;
1212 }
1213
1214 chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
1215 GFP_KERNEL);
1216 if (!chip)
1217 return -ENOMEM;
1218
1219 chip->nsels = nsels;
1220 for (i = 0; i < nsels; i++) {
1221 ret = of_property_read_u32_index(np, "reg", i, &tmp);
1222 if (ret) {
1223 dev_err(dev, "reg property failure : %d\n", ret);
1224 return ret;
1225 }
1226 chip->sels[i] = tmp;
1227 }
1228
1229 nand = &chip->nand;
1230 nand->controller = &nfc->controller;
1231
1232 nand_set_flash_node(nand, np);
1233 nand_set_controller_data(nand, nfc);
1234
1235 nand->options |= NAND_USE_BOUNCE_BUFFER | NAND_SUBPAGE_READ;
1236 nand->dev_ready = mtk_nfc_dev_ready;
1237 nand->select_chip = mtk_nfc_select_chip;
1238 nand->write_byte = mtk_nfc_write_byte;
1239 nand->write_buf = mtk_nfc_write_buf;
1240 nand->read_byte = mtk_nfc_read_byte;
1241 nand->read_buf = mtk_nfc_read_buf;
1242 nand->cmd_ctrl = mtk_nfc_cmd_ctrl;
1243
1244 /* set default mode in case dt entry is missing */
1245 nand->ecc.mode = NAND_ECC_HW;
1246
1247 nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
1248 nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
1249 nand->ecc.write_page = mtk_nfc_write_page_hwecc;
1250 nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
1251 nand->ecc.write_oob = mtk_nfc_write_oob_std;
1252
1253 nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
1254 nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
1255 nand->ecc.read_page = mtk_nfc_read_page_hwecc;
1256 nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
1257 nand->ecc.read_oob = mtk_nfc_read_oob_std;
1258
1259 mtd = nand_to_mtd(nand);
1260 mtd->owner = THIS_MODULE;
1261 mtd->dev.parent = dev;
1262 mtd->name = MTK_NAME;
1263 mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
1264
1265 mtk_nfc_hw_init(nfc);
1266
1267 ret = nand_scan_ident(mtd, nsels, NULL);
1268 if (ret)
Masahiro Yamadaf0dbe4a2016-11-04 19:43:02 +09001269 return ret;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001270
1271 /* store bbt magic in page, cause OOB is not protected */
1272 if (nand->bbt_options & NAND_BBT_USE_FLASH)
1273 nand->bbt_options |= NAND_BBT_NO_OOB;
1274
1275 ret = mtk_nfc_ecc_init(dev, mtd);
1276 if (ret)
1277 return -EINVAL;
1278
1279 if (nand->options & NAND_BUSWIDTH_16) {
1280 dev_err(dev, "16bits buswidth not supported");
1281 return -EINVAL;
1282 }
1283
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001284 ret = mtk_nfc_set_spare_per_sector(&chip->spare_per_sector, mtd);
1285 if (ret)
1286 return ret;
1287
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001288 mtk_nfc_set_fdm(&chip->fdm, mtd);
1289 mtk_nfc_set_bad_mark_ctl(&chip->bad_mark, mtd);
1290
1291 len = mtd->writesize + mtd->oobsize;
1292 nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
1293 if (!nfc->buffer)
1294 return -ENOMEM;
1295
1296 ret = nand_scan_tail(mtd);
1297 if (ret)
Masahiro Yamadaf0dbe4a2016-11-04 19:43:02 +09001298 return ret;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001299
1300 ret = mtd_device_parse_register(mtd, NULL, NULL, NULL, 0);
1301 if (ret) {
1302 dev_err(dev, "mtd parse partition error\n");
1303 nand_release(mtd);
1304 return ret;
1305 }
1306
1307 list_add_tail(&chip->node, &nfc->chips);
1308
1309 return 0;
1310}
1311
1312static int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
1313{
1314 struct device_node *np = dev->of_node;
1315 struct device_node *nand_np;
1316 int ret;
1317
1318 for_each_child_of_node(np, nand_np) {
1319 ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
1320 if (ret) {
1321 of_node_put(nand_np);
1322 return ret;
1323 }
1324 }
1325
1326 return 0;
1327}
1328
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001329static const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
1330 .spare_size = spare_size_mt2701,
1331 .num_spare_size = 16,
1332 .pageformat_spare_shift = 4,
1333};
1334
Xiaolei Li30ee8092017-05-31 16:26:41 +08001335static const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
1336 .spare_size = spare_size_mt2712,
1337 .num_spare_size = 19,
1338 .pageformat_spare_shift = 16,
1339};
1340
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001341static const struct of_device_id mtk_nfc_id_table[] = {
1342 {
1343 .compatible = "mediatek,mt2701-nfc",
1344 .data = &mtk_nfc_caps_mt2701,
Xiaolei Li30ee8092017-05-31 16:26:41 +08001345 }, {
1346 .compatible = "mediatek,mt2712-nfc",
1347 .data = &mtk_nfc_caps_mt2712,
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001348 },
1349 {}
1350};
1351MODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
1352
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001353static int mtk_nfc_probe(struct platform_device *pdev)
1354{
1355 struct device *dev = &pdev->dev;
1356 struct device_node *np = dev->of_node;
1357 struct mtk_nfc *nfc;
1358 struct resource *res;
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001359 const struct of_device_id *of_nfc_id = NULL;
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001360 int ret, irq;
1361
1362 nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
1363 if (!nfc)
1364 return -ENOMEM;
1365
1366 spin_lock_init(&nfc->controller.lock);
1367 init_waitqueue_head(&nfc->controller.wq);
1368 INIT_LIST_HEAD(&nfc->chips);
1369
1370 /* probe defer if not ready */
1371 nfc->ecc = of_mtk_ecc_get(np);
1372 if (IS_ERR(nfc->ecc))
1373 return PTR_ERR(nfc->ecc);
1374 else if (!nfc->ecc)
1375 return -ENODEV;
1376
1377 nfc->dev = dev;
1378
1379 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1380 nfc->regs = devm_ioremap_resource(dev, res);
1381 if (IS_ERR(nfc->regs)) {
1382 ret = PTR_ERR(nfc->regs);
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001383 goto release_ecc;
1384 }
1385
1386 nfc->clk.nfi_clk = devm_clk_get(dev, "nfi_clk");
1387 if (IS_ERR(nfc->clk.nfi_clk)) {
1388 dev_err(dev, "no clk\n");
1389 ret = PTR_ERR(nfc->clk.nfi_clk);
1390 goto release_ecc;
1391 }
1392
1393 nfc->clk.pad_clk = devm_clk_get(dev, "pad_clk");
1394 if (IS_ERR(nfc->clk.pad_clk)) {
1395 dev_err(dev, "no pad clk\n");
1396 ret = PTR_ERR(nfc->clk.pad_clk);
1397 goto release_ecc;
1398 }
1399
1400 ret = mtk_nfc_enable_clk(dev, &nfc->clk);
1401 if (ret)
1402 goto release_ecc;
1403
1404 irq = platform_get_irq(pdev, 0);
1405 if (irq < 0) {
1406 dev_err(dev, "no nfi irq resource\n");
1407 ret = -EINVAL;
1408 goto clk_disable;
1409 }
1410
1411 ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
1412 if (ret) {
1413 dev_err(dev, "failed to request nfi irq\n");
1414 goto clk_disable;
1415 }
1416
1417 ret = dma_set_mask(dev, DMA_BIT_MASK(32));
1418 if (ret) {
1419 dev_err(dev, "failed to set dma mask\n");
1420 goto clk_disable;
1421 }
1422
Xiaolei Li7ec4a372017-05-31 16:26:40 +08001423 of_nfc_id = of_match_device(mtk_nfc_id_table, &pdev->dev);
1424 if (!of_nfc_id) {
1425 ret = -ENODEV;
1426 goto clk_disable;
1427 }
1428
1429 nfc->caps = of_nfc_id->data;
1430
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001431 platform_set_drvdata(pdev, nfc);
1432
1433 ret = mtk_nfc_nand_chips_init(dev, nfc);
1434 if (ret) {
1435 dev_err(dev, "failed to init nand chips\n");
1436 goto clk_disable;
1437 }
1438
1439 return 0;
1440
1441clk_disable:
1442 mtk_nfc_disable_clk(&nfc->clk);
1443
1444release_ecc:
1445 mtk_ecc_release(nfc->ecc);
1446
1447 return ret;
1448}
1449
1450static int mtk_nfc_remove(struct platform_device *pdev)
1451{
1452 struct mtk_nfc *nfc = platform_get_drvdata(pdev);
1453 struct mtk_nfc_nand_chip *chip;
1454
1455 while (!list_empty(&nfc->chips)) {
1456 chip = list_first_entry(&nfc->chips, struct mtk_nfc_nand_chip,
1457 node);
1458 nand_release(nand_to_mtd(&chip->nand));
1459 list_del(&chip->node);
1460 }
1461
1462 mtk_ecc_release(nfc->ecc);
1463 mtk_nfc_disable_clk(&nfc->clk);
1464
1465 return 0;
1466}
1467
1468#ifdef CONFIG_PM_SLEEP
1469static int mtk_nfc_suspend(struct device *dev)
1470{
1471 struct mtk_nfc *nfc = dev_get_drvdata(dev);
1472
1473 mtk_nfc_disable_clk(&nfc->clk);
1474
1475 return 0;
1476}
1477
1478static int mtk_nfc_resume(struct device *dev)
1479{
1480 struct mtk_nfc *nfc = dev_get_drvdata(dev);
1481 struct mtk_nfc_nand_chip *chip;
1482 struct nand_chip *nand;
1483 struct mtd_info *mtd;
1484 int ret;
1485 u32 i;
1486
1487 udelay(200);
1488
1489 ret = mtk_nfc_enable_clk(dev, &nfc->clk);
1490 if (ret)
1491 return ret;
1492
1493 mtk_nfc_hw_init(nfc);
1494
1495 /* reset NAND chip if VCC was powered off */
1496 list_for_each_entry(chip, &nfc->chips, node) {
1497 nand = &chip->nand;
1498 mtd = nand_to_mtd(nand);
1499 for (i = 0; i < chip->nsels; i++) {
1500 nand->select_chip(mtd, i);
1501 nand->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
1502 }
1503 }
1504
1505 return 0;
1506}
1507
1508static SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
1509#endif
1510
Jorge Ramirez-Ortiz1d6b1e42016-06-14 11:50:51 -04001511static struct platform_driver mtk_nfc_driver = {
1512 .probe = mtk_nfc_probe,
1513 .remove = mtk_nfc_remove,
1514 .driver = {
1515 .name = MTK_NAME,
1516 .of_match_table = mtk_nfc_id_table,
1517#ifdef CONFIG_PM_SLEEP
1518 .pm = &mtk_nfc_pm_ops,
1519#endif
1520 },
1521};
1522
1523module_platform_driver(mtk_nfc_driver);
1524
1525MODULE_LICENSE("GPL");
1526MODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
1527MODULE_DESCRIPTION("MTK Nand Flash Controller Driver");