blob: bae03290cad4ca3c545bc672e29ee07ddea0be2c [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010014#include <linux/module.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000016#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030017#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080018
Marc Zyngier2db14992011-09-06 09:56:17 +010019#include <asm/exception.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000020#include <asm/mach/irq.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010021#include <linux/irqdomain.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
R Sricharanc4082d42012-06-05 16:31:06 +053024#include <linux/of_irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Tony Lindgrendbc04162012-08-31 10:59:07 -070026#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080027#include "iomap.h"
Paul Walmsleye2ed89f2012-04-13 06:34:26 -060028#include "common.h"
Paul Walmsley2e7509e2008-10-09 17:51:28 +030029
30/* selected INTC register offsets */
31
32#define INTC_REVISION 0x0000
33#define INTC_SYSCONFIG 0x0010
34#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080035#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030036#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053037#define INTC_PROTECTION 0x004C
38#define INTC_IDLE 0x0050
39#define INTC_THRESHOLD 0x0068
40#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030041#define INTC_MIR_CLEAR0 0x0088
42#define INTC_MIR_SET0 0x008c
43#define INTC_PENDING_IRQ0 0x0098
Felipe Balbi33c7c7b2014-09-08 17:54:32 -070044#define INTC_ILR0 0x0100
Paul Walmsley2e7509e2008-10-09 17:51:28 +030045/* Number of IRQ state bits in each MIR register */
46#define IRQ_BITS_PER_REG 32
Tony Lindgren1dbae812005-11-10 14:26:51 +000047
Marc Zyngier2db14992011-09-06 09:56:17 +010048#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
49#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
50#define INTCPS_SIR_IRQ_OFFSET 0x0040 /* omap2/3 active interrupt offset */
51#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
Tony Lindgren3003ce32012-09-04 17:43:29 -070052#define INTCPS_NR_MIR_REGS 3
53#define INTCPS_NR_IRQS 96
Marc Zyngier2db14992011-09-06 09:56:17 +010054
Tony Lindgren1dbae812005-11-10 14:26:51 +000055/*
56 * OMAP2 has a number of different interrupt controllers, each interrupt
57 * controller is identified as its own "bank". Register definitions are
58 * fairly consistent for each bank, but not all registers are implemented
59 * for each bank.. when in doubt, consult the TRM.
60 */
61static struct omap_irq_bank {
Russell Kinge8a91c92008-09-01 22:07:37 +010062 void __iomem *base_reg;
Tony Lindgren1dbae812005-11-10 14:26:51 +000063 unsigned int nr_irqs;
64} __attribute__ ((aligned(4))) irq_banks[] = {
65 {
66 /* MPU INTC */
Tony Lindgren1dbae812005-11-10 14:26:51 +000067 .nr_irqs = 96,
Tony Lindgren646e3ed2008-10-06 15:49:36 +030068 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000069};
70
Benoit Cousson52fa2122011-11-30 19:21:07 +010071static struct irq_domain *domain;
Felipe Balbi176da6c2014-09-08 17:54:31 -070072static void __iomem *omap_irq_base;
Benoit Cousson52fa2122011-11-30 19:21:07 +010073
Rajendra Nayak0addd612008-09-26 17:48:20 +053074/* Structure to save interrupt controller context */
75struct omap3_intc_regs {
76 u32 sysconfig;
77 u32 protection;
78 u32 idle;
79 u32 threshold;
80 u32 ilr[INTCPS_NR_IRQS];
81 u32 mir[INTCPS_NR_MIR_REGS];
82};
83
Paul Walmsley2e7509e2008-10-09 17:51:28 +030084/* INTC bank register get/set */
85
86static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
87{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030088 writel_relaxed(val, bank->base_reg + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030089}
90
91static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
92{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030093 return readl_relaxed(bank->base_reg + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030094}
95
Tony Lindgren1dbae812005-11-10 14:26:51 +000096/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +010097static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +000098{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030099 intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100}
101
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100102static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103{
Tony Lindgren667a11f2011-05-16 02:07:38 -0700104 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100105 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000106}
107
Tony Lindgren1dbae812005-11-10 14:26:51 +0000108static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
109{
110 unsigned long tmp;
111
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300112 tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
Paul Walmsley7852ec02012-07-26 00:54:26 -0600113 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
114 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000115
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300116 tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000117 tmp |= 1 << 1; /* soft reset */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300118 intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000119
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300120 while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000121 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800122
123 /* Enable autoidle */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300124 intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000125}
126
Jouni Hogander94434532009-02-03 15:49:04 -0800127int omap_irq_pending(void)
128{
129 int i;
130
131 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
132 struct omap_irq_bank *bank = irq_banks + i;
133 int irq;
134
135 for (irq = 0; irq < bank->nr_irqs; irq += 32)
136 if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +
137 ((irq >> 5) << 5)))
138 return 1;
139 }
140 return 0;
141}
142
Tony Lindgren667a11f2011-05-16 02:07:38 -0700143static __init void
144omap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
145{
146 struct irq_chip_generic *gc;
147 struct irq_chip_type *ct;
148
149 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
150 handle_level_irq);
151 ct = gc->chip_types;
152 ct->chip.irq_ack = omap_mask_ack_irq;
153 ct->chip.irq_mask = irq_gc_mask_disable_reg;
154 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
NeilBrowne3c83c22012-04-25 13:05:24 +1000155 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700156
Tony Lindgren667a11f2011-05-16 02:07:38 -0700157 ct->regs.enable = INTC_MIR_CLEAR0;
158 ct->regs.disable = INTC_MIR_SET0;
159 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
160 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
161}
162
Benoit Cousson52fa2122011-11-30 19:21:07 +0100163static void __init omap_init_irq(u32 base, int nr_irqs,
164 struct device_node *node)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000165{
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200166 unsigned long nr_of_irqs = 0;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000167 unsigned int nr_banks = 0;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100168 int i, j, irq_base;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000169
Tony Lindgren741e3a82011-05-17 03:51:26 -0700170 omap_irq_base = ioremap(base, SZ_4K);
171 if (WARN_ON(!omap_irq_base))
172 return;
173
Benoit Cousson52fa2122011-11-30 19:21:07 +0100174 irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
175 if (irq_base < 0) {
176 pr_warn("Couldn't allocate IRQ numbers\n");
177 irq_base = 0;
178 }
179
180 domain = irq_domain_add_legacy(node, nr_irqs, irq_base, 0,
181 &irq_domain_simple_ops, NULL);
182
Tony Lindgren1dbae812005-11-10 14:26:51 +0000183 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
184 struct omap_irq_bank *bank = irq_banks + i;
185
Tony Lindgren741e3a82011-05-17 03:51:26 -0700186 bank->nr_irqs = nr_irqs;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800187
Tony Lindgren1b26fe82009-10-19 15:25:13 -0700188 /* Static mapping, never released */
189 bank->base_reg = ioremap(base, SZ_4K);
190 if (!bank->base_reg) {
Benoit Cousson52fa2122011-11-30 19:21:07 +0100191 pr_err("Could not ioremap irq bank%i\n", i);
Tony Lindgren1b26fe82009-10-19 15:25:13 -0700192 continue;
193 }
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300194
Tony Lindgren1dbae812005-11-10 14:26:51 +0000195 omap_irq_bank_init_one(bank);
196
Tapani Utriainen5c30cdf2011-09-30 11:05:56 -0700197 for (j = 0; j < bank->nr_irqs; j += 32)
Benoit Cousson52fa2122011-11-30 19:21:07 +0100198 omap_alloc_gc(bank->base_reg + j, j + irq_base, 32);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700199
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200200 nr_of_irqs += bank->nr_irqs;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000201 nr_banks++;
202 }
203
Benoit Cousson52fa2122011-11-30 19:21:07 +0100204 pr_info("Total of %ld interrupts on %d active controller%s\n",
205 nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000206}
207
Tony Lindgren741e3a82011-05-17 03:51:26 -0700208void __init omap2_init_irq(void)
209{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100210 omap_init_irq(OMAP24XX_IC_BASE, 96, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700211}
212
213void __init omap3_init_irq(void)
214{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100215 omap_init_irq(OMAP34XX_IC_BASE, 96, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700216}
217
Hemant Pedanekara9203602011-12-13 10:46:44 -0800218void __init ti81xx_init_irq(void)
Tony Lindgren741e3a82011-05-17 03:51:26 -0700219{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100220 omap_init_irq(OMAP34XX_IC_BASE, 128, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700221}
222
Marc Zyngier2db14992011-09-06 09:56:17 +0100223static inline void omap_intc_handle_irq(void __iomem *base_addr, struct pt_regs *regs)
224{
225 u32 irqnr;
Stefan Sørensen698b4852014-03-06 16:27:15 +0100226 int handled_irq = 0;
Marc Zyngier2db14992011-09-06 09:56:17 +0100227
228 do {
229 irqnr = readl_relaxed(base_addr + 0x98);
230 if (irqnr)
231 goto out;
232
233 irqnr = readl_relaxed(base_addr + 0xb8);
234 if (irqnr)
235 goto out;
236
237 irqnr = readl_relaxed(base_addr + 0xd8);
Markus Pargmann0bebda62013-10-17 09:18:38 +0200238#if IS_ENABLED(CONFIG_SOC_TI81XX) || IS_ENABLED(CONFIG_SOC_AM33XX)
Marc Zyngier2db14992011-09-06 09:56:17 +0100239 if (irqnr)
240 goto out;
241 irqnr = readl_relaxed(base_addr + 0xf8);
242#endif
243
244out:
245 if (!irqnr)
246 break;
247
248 irqnr = readl_relaxed(base_addr + INTCPS_SIR_IRQ_OFFSET);
249 irqnr &= ACTIVEIRQ_MASK;
250
Benoit Cousson52fa2122011-11-30 19:21:07 +0100251 if (irqnr) {
252 irqnr = irq_find_mapping(domain, irqnr);
Marc Zyngier2db14992011-09-06 09:56:17 +0100253 handle_IRQ(irqnr, regs);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100254 handled_irq = 1;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100255 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100256 } while (irqnr);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100257
258 /* If an irq is masked or deasserted while active, we will
259 * keep ending up here with no irq handled. So remove it from
260 * the INTC with an ack.*/
261 if (!handled_irq)
262 omap_ack_irq(NULL);
Marc Zyngier2db14992011-09-06 09:56:17 +0100263}
264
265asmlinkage void __exception_irq_entry omap2_intc_handle_irq(struct pt_regs *regs)
266{
267 void __iomem *base_addr = OMAP2_IRQ_BASE;
268 omap_intc_handle_irq(base_addr, regs);
269}
270
R Sricharanc4082d42012-06-05 16:31:06 +0530271int __init intc_of_init(struct device_node *node,
Benoit Cousson52fa2122011-11-30 19:21:07 +0100272 struct device_node *parent)
273{
274 struct resource res;
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530275 u32 nr_irq = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100276
277 if (WARN_ON(!node))
278 return -ENODEV;
279
280 if (of_address_to_resource(node, 0, &res)) {
281 WARN(1, "unable to get intc registers\n");
282 return -EINVAL;
283 }
284
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530285 if (of_property_read_u32(node, "ti,intc-size", &nr_irq))
286 pr_warn("unable to get intc-size, default to %d\n", nr_irq);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100287
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530288 omap_init_irq(res.start, nr_irq, of_node_get(node));
Benoit Cousson52fa2122011-11-30 19:21:07 +0100289
290 return 0;
291}
292
Uwe Kleine-König31957602014-09-10 10:26:17 +0200293static const struct of_device_id irq_match[] __initconst = {
R Sricharanc4082d42012-06-05 16:31:06 +0530294 { .compatible = "ti,omap2-intc", .data = intc_of_init, },
295 { }
296};
297
298void __init omap_intc_of_init(void)
299{
300 of_irq_init(irq_match);
301}
302
Afzal Mohammed08f30982012-05-11 00:38:49 +0530303#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
Felipe Balbiee23b932011-01-27 16:39:43 -0800304static struct omap3_intc_regs intc_context[ARRAY_SIZE(irq_banks)];
305
Rajendra Nayak0addd612008-09-26 17:48:20 +0530306void omap_intc_save_context(void)
307{
308 int ind = 0, i = 0;
309 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
310 struct omap_irq_bank *bank = irq_banks + ind;
311 intc_context[ind].sysconfig =
312 intc_bank_read_reg(bank, INTC_SYSCONFIG);
313 intc_context[ind].protection =
314 intc_bank_read_reg(bank, INTC_PROTECTION);
315 intc_context[ind].idle =
316 intc_bank_read_reg(bank, INTC_IDLE);
317 intc_context[ind].threshold =
318 intc_bank_read_reg(bank, INTC_THRESHOLD);
319 for (i = 0; i < INTCPS_NR_IRQS; i++)
320 intc_context[ind].ilr[i] =
Aaro Koskinen2329e7c2009-03-12 18:12:29 +0200321 intc_bank_read_reg(bank, (0x100 + 0x4*i));
Rajendra Nayak0addd612008-09-26 17:48:20 +0530322 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
323 intc_context[ind].mir[i] =
324 intc_bank_read_reg(&irq_banks[0], INTC_MIR0 +
325 (0x20 * i));
326 }
327}
328
329void omap_intc_restore_context(void)
330{
331 int ind = 0, i = 0;
332
333 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
334 struct omap_irq_bank *bank = irq_banks + ind;
335 intc_bank_write_reg(intc_context[ind].sysconfig,
336 bank, INTC_SYSCONFIG);
337 intc_bank_write_reg(intc_context[ind].sysconfig,
338 bank, INTC_SYSCONFIG);
339 intc_bank_write_reg(intc_context[ind].protection,
340 bank, INTC_PROTECTION);
341 intc_bank_write_reg(intc_context[ind].idle,
342 bank, INTC_IDLE);
343 intc_bank_write_reg(intc_context[ind].threshold,
344 bank, INTC_THRESHOLD);
345 for (i = 0; i < INTCPS_NR_IRQS; i++)
346 intc_bank_write_reg(intc_context[ind].ilr[i],
Aaro Koskinen2329e7c2009-03-12 18:12:29 +0200347 bank, (0x100 + 0x4*i));
Rajendra Nayak0addd612008-09-26 17:48:20 +0530348 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
349 intc_bank_write_reg(intc_context[ind].mir[i],
350 &irq_banks[0], INTC_MIR0 + (0x20 * i));
351 }
352 /* MIRs are saved and restore with other PRCM registers */
353}
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300354
355void omap3_intc_suspend(void)
356{
357 /* A pending interrupt would prevent OMAP from entering suspend */
Paul Walmsleya7022d62012-04-13 06:34:28 -0600358 omap_ack_irq(NULL);
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300359}
Tero Kristof18cc2f2009-10-23 19:03:50 +0300360
361void omap3_intc_prepare_idle(void)
362{
Jean Pihet447b8da2010-11-17 17:52:11 +0000363 /*
364 * Disable autoidle as it can stall interrupt controller,
365 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
366 */
Tero Kristof18cc2f2009-10-23 19:03:50 +0300367 intc_bank_write_reg(0, &irq_banks[0], INTC_SYSCONFIG);
368}
369
370void omap3_intc_resume_idle(void)
371{
372 /* Re-enable autoidle */
373 intc_bank_write_reg(1, &irq_banks[0], INTC_SYSCONFIG);
374}
Marc Zyngier2db14992011-09-06 09:56:17 +0100375
376asmlinkage void __exception_irq_entry omap3_intc_handle_irq(struct pt_regs *regs)
377{
378 void __iomem *base_addr = OMAP3_IRQ_BASE;
379 omap_intc_handle_irq(base_addr, regs);
380}
Rajendra Nayak0addd612008-09-26 17:48:20 +0530381#endif /* CONFIG_ARCH_OMAP3 */