Stephen Boyd | ebafb63 | 2018-12-11 09:43:03 -0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 2 | /* |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 3 | * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com> |
| 4 | * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org> |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 5 | */ |
| 6 | #ifndef __LINUX_CLK_PROVIDER_H |
| 7 | #define __LINUX_CLK_PROVIDER_H |
| 8 | |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 9 | #include <linux/io.h> |
Maxime Ripard | 355bb16 | 2014-08-30 21:18:00 +0200 | [diff] [blame] | 10 | #include <linux/of.h> |
Geert Uytterhoeven | eb06d6b | 2018-04-18 16:50:01 +0200 | [diff] [blame] | 11 | #include <linux/of_clk.h> |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 12 | |
| 13 | #ifdef CONFIG_COMMON_CLK |
| 14 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 15 | /* |
| 16 | * flags used across common struct clk. these flags should only affect the |
| 17 | * top-level framework. custom flags for dealing with hardware specifics |
| 18 | * belong in struct clk_foo |
Geert Uytterhoeven | a6059ab | 2018-01-03 12:06:16 +0100 | [diff] [blame] | 19 | * |
| 20 | * Please update clk_flags[] in drivers/clk/clk.c when making changes here! |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 21 | */ |
| 22 | #define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */ |
| 23 | #define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */ |
| 24 | #define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */ |
| 25 | #define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */ |
Stephen Boyd | b9610e7 | 2016-06-01 14:56:57 -0700 | [diff] [blame] | 26 | /* unused */ |
Rajendra Nayak | f7d8caa | 2012-06-01 14:02:47 +0530 | [diff] [blame] | 27 | #define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */ |
Ulf Hansson | a093bde | 2012-08-31 14:21:28 +0200 | [diff] [blame] | 28 | #define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */ |
James Hogan | 819c1de | 2013-07-29 12:25:01 +0100 | [diff] [blame] | 29 | #define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */ |
Boris BREZILLON | 5279fc4 | 2013-12-21 10:34:47 +0100 | [diff] [blame] | 30 | #define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */ |
Bartlomiej Zolnierkiewicz | d8d9198 | 2015-04-03 18:43:44 +0200 | [diff] [blame] | 31 | #define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */ |
Heiko Stuebner | 2eb8c71 | 2015-12-22 22:27:58 +0100 | [diff] [blame] | 32 | #define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */ |
Lee Jones | 32b9b10 | 2016-02-11 13:19:09 -0800 | [diff] [blame] | 33 | #define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */ |
Dong Aisheng | a4b3518 | 2016-06-30 17:31:13 +0800 | [diff] [blame] | 34 | /* parents need enable during gate/ungate, set rate and re-parent */ |
| 35 | #define CLK_OPS_PARENT_ENABLE BIT(12) |
Jerome Brunet | 9fba738 | 2018-06-19 16:41:41 +0200 | [diff] [blame] | 36 | /* duty cycle call may be forwarded to the parent clock */ |
| 37 | #define CLK_DUTY_CYCLE_PARENT BIT(13) |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 38 | |
Stephen Boyd | 61ae765 | 2015-06-22 17:13:49 -0700 | [diff] [blame] | 39 | struct clk; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 40 | struct clk_hw; |
Tomeu Vizoso | 035a61c | 2015-01-23 12:03:30 +0100 | [diff] [blame] | 41 | struct clk_core; |
Alex Elder | c646cbf | 2014-03-21 06:43:56 -0500 | [diff] [blame] | 42 | struct dentry; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 43 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 44 | /** |
Boris Brezillon | 0817b62 | 2015-07-07 20:48:08 +0200 | [diff] [blame] | 45 | * struct clk_rate_request - Structure encoding the clk constraints that |
| 46 | * a clock user might require. |
| 47 | * |
| 48 | * @rate: Requested clock rate. This field will be adjusted by |
| 49 | * clock drivers according to hardware capabilities. |
| 50 | * @min_rate: Minimum rate imposed by clk users. |
Masahiro Yamada | 1971dfb | 2015-11-05 18:02:34 +0900 | [diff] [blame] | 51 | * @max_rate: Maximum rate imposed by clk users. |
Boris Brezillon | 0817b62 | 2015-07-07 20:48:08 +0200 | [diff] [blame] | 52 | * @best_parent_rate: The best parent rate a parent can provide to fulfill the |
| 53 | * requested constraints. |
| 54 | * @best_parent_hw: The most appropriate parent clock that fulfills the |
| 55 | * requested constraints. |
| 56 | * |
| 57 | */ |
| 58 | struct clk_rate_request { |
| 59 | unsigned long rate; |
| 60 | unsigned long min_rate; |
| 61 | unsigned long max_rate; |
| 62 | unsigned long best_parent_rate; |
| 63 | struct clk_hw *best_parent_hw; |
| 64 | }; |
| 65 | |
| 66 | /** |
Jerome Brunet | 9fba738 | 2018-06-19 16:41:41 +0200 | [diff] [blame] | 67 | * struct clk_duty - Struture encoding the duty cycle ratio of a clock |
| 68 | * |
| 69 | * @num: Numerator of the duty cycle ratio |
| 70 | * @den: Denominator of the duty cycle ratio |
| 71 | */ |
| 72 | struct clk_duty { |
| 73 | unsigned int num; |
| 74 | unsigned int den; |
| 75 | }; |
| 76 | |
| 77 | /** |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 78 | * struct clk_ops - Callback operations for hardware clocks; these are to |
| 79 | * be provided by the clock implementation, and will be called by drivers |
| 80 | * through the clk_* api. |
| 81 | * |
| 82 | * @prepare: Prepare the clock for enabling. This must not return until |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 83 | * the clock is fully prepared, and it's safe to call clk_enable. |
| 84 | * This callback is intended to allow clock implementations to |
| 85 | * do any initialisation that may sleep. Called with |
| 86 | * prepare_lock held. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 87 | * |
| 88 | * @unprepare: Release the clock from its prepared state. This will typically |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 89 | * undo any work done in the @prepare callback. Called with |
| 90 | * prepare_lock held. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 91 | * |
Ulf Hansson | 3d6ee28 | 2013-03-12 20:26:02 +0100 | [diff] [blame] | 92 | * @is_prepared: Queries the hardware to determine if the clock is prepared. |
| 93 | * This function is allowed to sleep. Optional, if this op is not |
| 94 | * set then the prepare count will be used. |
| 95 | * |
Ulf Hansson | 3cc8247 | 2013-03-12 20:26:04 +0100 | [diff] [blame] | 96 | * @unprepare_unused: Unprepare the clock atomically. Only called from |
| 97 | * clk_disable_unused for prepare clocks with special needs. |
| 98 | * Called with prepare mutex held. This function may sleep. |
| 99 | * |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 100 | * @enable: Enable the clock atomically. This must not return until the |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 101 | * clock is generating a valid clock signal, usable by consumer |
| 102 | * devices. Called with enable_lock held. This function must not |
| 103 | * sleep. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 104 | * |
| 105 | * @disable: Disable the clock atomically. Called with enable_lock held. |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 106 | * This function must not sleep. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 107 | * |
Stephen Boyd | 119c712 | 2012-10-03 23:38:53 -0700 | [diff] [blame] | 108 | * @is_enabled: Queries the hardware to determine if the clock is enabled. |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 109 | * This function must not sleep. Optional, if this op is not |
| 110 | * set then the enable count will be used. |
Stephen Boyd | 119c712 | 2012-10-03 23:38:53 -0700 | [diff] [blame] | 111 | * |
Mike Turquette | 7c045a5 | 2012-12-04 11:00:35 -0800 | [diff] [blame] | 112 | * @disable_unused: Disable the clock atomically. Only called from |
| 113 | * clk_disable_unused for gate clocks with special needs. |
| 114 | * Called with enable_lock held. This function must not |
| 115 | * sleep. |
| 116 | * |
Russ Dill | 8b95d1c | 2018-09-04 12:19:35 +0530 | [diff] [blame] | 117 | * @save_context: Save the context of the clock in prepration for poweroff. |
| 118 | * |
| 119 | * @restore_context: Restore the context of the clock after a restoration |
| 120 | * of power. |
| 121 | * |
Stephen Boyd | 7ce3e8c | 2012-10-03 23:38:54 -0700 | [diff] [blame] | 122 | * @recalc_rate Recalculate the rate of this clock, by querying hardware. The |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 123 | * parent rate is an input parameter. It is up to the caller to |
| 124 | * ensure that the prepare_mutex is held across this call. |
| 125 | * Returns the calculated rate. Optional, but recommended - if |
| 126 | * this op is not set then clock rate will be initialized to 0. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 127 | * |
| 128 | * @round_rate: Given a target rate as input, returns the closest rate actually |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 129 | * supported by the clock. The parent rate is an input/output |
| 130 | * parameter. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 131 | * |
James Hogan | 71472c0 | 2013-07-29 12:25:00 +0100 | [diff] [blame] | 132 | * @determine_rate: Given a target rate as input, returns the closest rate |
| 133 | * actually supported by the clock, and optionally the parent clock |
| 134 | * that should be used to provide the clock rate. |
| 135 | * |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 136 | * @set_parent: Change the input source of this clock; for clocks with multiple |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 137 | * possible parents specify a new parent by passing in the index |
| 138 | * as a u8 corresponding to the parent in either the .parent_names |
| 139 | * or .parents arrays. This function in affect translates an |
| 140 | * array index into the value programmed into the hardware. |
| 141 | * Returns 0 on success, -EERROR otherwise. |
| 142 | * |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 143 | * @get_parent: Queries the hardware to determine the parent of a clock. The |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 144 | * return value is a u8 which specifies the index corresponding to |
| 145 | * the parent clock. This index can be applied to either the |
| 146 | * .parent_names or .parents arrays. In short, this function |
| 147 | * translates the parent value read from hardware into an array |
| 148 | * index. Currently only called when the clock is initialized by |
| 149 | * __clk_init. This callback is mandatory for clocks with |
| 150 | * multiple parents. It is optional (and unnecessary) for clocks |
| 151 | * with 0 or 1 parents. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 152 | * |
Shawn Guo | 1c0035d | 2012-04-12 20:50:18 +0800 | [diff] [blame] | 153 | * @set_rate: Change the rate of this clock. The requested rate is specified |
| 154 | * by the second argument, which should typically be the return |
| 155 | * of .round_rate call. The third argument gives the parent rate |
| 156 | * which is likely helpful for most .set_rate implementation. |
| 157 | * Returns 0 on success, -EERROR otherwise. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 158 | * |
Stephen Boyd | 3fa2252 | 2014-01-15 10:47:22 -0800 | [diff] [blame] | 159 | * @set_rate_and_parent: Change the rate and the parent of this clock. The |
| 160 | * requested rate is specified by the second argument, which |
| 161 | * should typically be the return of .round_rate call. The |
| 162 | * third argument gives the parent rate which is likely helpful |
| 163 | * for most .set_rate_and_parent implementation. The fourth |
| 164 | * argument gives the parent index. This callback is optional (and |
| 165 | * unnecessary) for clocks with 0 or 1 parents as well as |
| 166 | * for clocks that can tolerate switching the rate and the parent |
| 167 | * separately via calls to .set_parent and .set_rate. |
| 168 | * Returns 0 on success, -EERROR otherwise. |
| 169 | * |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 170 | * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy |
| 171 | * is expressed in ppb (parts per billion). The parent accuracy is |
| 172 | * an input parameter. |
| 173 | * Returns the calculated accuracy. Optional - if this op is not |
| 174 | * set then clock accuracy will be initialized to parent accuracy |
| 175 | * or 0 (perfect clock) if clock has no parent. |
| 176 | * |
Maxime Ripard | 9824cf7 | 2014-07-14 13:53:27 +0200 | [diff] [blame] | 177 | * @get_phase: Queries the hardware to get the current phase of a clock. |
| 178 | * Returned values are 0-359 degrees on success, negative |
| 179 | * error codes on failure. |
| 180 | * |
Mike Turquette | e59c537 | 2014-02-18 21:21:25 -0800 | [diff] [blame] | 181 | * @set_phase: Shift the phase this clock signal in degrees specified |
| 182 | * by the second argument. Valid values for degrees are |
| 183 | * 0-359. Return 0 on success, otherwise -EERROR. |
| 184 | * |
Jerome Brunet | 9fba738 | 2018-06-19 16:41:41 +0200 | [diff] [blame] | 185 | * @get_duty_cycle: Queries the hardware to get the current duty cycle ratio |
| 186 | * of a clock. Returned values denominator cannot be 0 and must be |
| 187 | * superior or equal to the numerator. |
| 188 | * |
| 189 | * @set_duty_cycle: Apply the duty cycle ratio to this clock signal specified by |
| 190 | * the numerator (2nd argurment) and denominator (3rd argument). |
| 191 | * Argument must be a valid ratio (denominator > 0 |
| 192 | * and >= numerator) Return 0 on success, otherwise -EERROR. |
| 193 | * |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 194 | * @init: Perform platform-specific initialization magic. |
| 195 | * This is not not used by any of the basic clock types. |
| 196 | * Please consider other ways of solving initialization problems |
| 197 | * before using this callback, as its use is discouraged. |
| 198 | * |
Alex Elder | c646cbf | 2014-03-21 06:43:56 -0500 | [diff] [blame] | 199 | * @debug_init: Set up type-specific debugfs entries for this clock. This |
| 200 | * is called once, after the debugfs directory entry for this |
| 201 | * clock has been created. The dentry pointer representing that |
| 202 | * directory is provided as an argument. Called with |
| 203 | * prepare_lock held. Returns 0 on success, -EERROR otherwise. |
| 204 | * |
Stephen Boyd | 3fa2252 | 2014-01-15 10:47:22 -0800 | [diff] [blame] | 205 | * |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 206 | * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow |
| 207 | * implementations to split any work between atomic (enable) and sleepable |
| 208 | * (prepare) contexts. If enabling a clock requires code that might sleep, |
| 209 | * this must be done in clk_prepare. Clock enable code that will never be |
Stephen Boyd | 7ce3e8c | 2012-10-03 23:38:54 -0700 | [diff] [blame] | 210 | * called in a sleepable context may be implemented in clk_enable. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 211 | * |
| 212 | * Typically, drivers will call clk_prepare when a clock may be needed later |
| 213 | * (eg. when a device is opened), and clk_enable when the clock is actually |
| 214 | * required (eg. from an interrupt). Note that clk_prepare MUST have been |
| 215 | * called before clk_enable. |
| 216 | */ |
| 217 | struct clk_ops { |
| 218 | int (*prepare)(struct clk_hw *hw); |
| 219 | void (*unprepare)(struct clk_hw *hw); |
Ulf Hansson | 3d6ee28 | 2013-03-12 20:26:02 +0100 | [diff] [blame] | 220 | int (*is_prepared)(struct clk_hw *hw); |
Ulf Hansson | 3cc8247 | 2013-03-12 20:26:04 +0100 | [diff] [blame] | 221 | void (*unprepare_unused)(struct clk_hw *hw); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 222 | int (*enable)(struct clk_hw *hw); |
| 223 | void (*disable)(struct clk_hw *hw); |
| 224 | int (*is_enabled)(struct clk_hw *hw); |
Mike Turquette | 7c045a5 | 2012-12-04 11:00:35 -0800 | [diff] [blame] | 225 | void (*disable_unused)(struct clk_hw *hw); |
Russ Dill | 8b95d1c | 2018-09-04 12:19:35 +0530 | [diff] [blame] | 226 | int (*save_context)(struct clk_hw *hw); |
| 227 | void (*restore_context)(struct clk_hw *hw); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 228 | unsigned long (*recalc_rate)(struct clk_hw *hw, |
| 229 | unsigned long parent_rate); |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 230 | long (*round_rate)(struct clk_hw *hw, unsigned long rate, |
| 231 | unsigned long *parent_rate); |
Boris Brezillon | 0817b62 | 2015-07-07 20:48:08 +0200 | [diff] [blame] | 232 | int (*determine_rate)(struct clk_hw *hw, |
| 233 | struct clk_rate_request *req); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 234 | int (*set_parent)(struct clk_hw *hw, u8 index); |
| 235 | u8 (*get_parent)(struct clk_hw *hw); |
Geert Uytterhoeven | 54e7301 | 2014-04-22 15:11:42 +0200 | [diff] [blame] | 236 | int (*set_rate)(struct clk_hw *hw, unsigned long rate, |
| 237 | unsigned long parent_rate); |
Stephen Boyd | 3fa2252 | 2014-01-15 10:47:22 -0800 | [diff] [blame] | 238 | int (*set_rate_and_parent)(struct clk_hw *hw, |
| 239 | unsigned long rate, |
| 240 | unsigned long parent_rate, u8 index); |
Boris BREZILLON | 5279fc4 | 2013-12-21 10:34:47 +0100 | [diff] [blame] | 241 | unsigned long (*recalc_accuracy)(struct clk_hw *hw, |
| 242 | unsigned long parent_accuracy); |
Maxime Ripard | 9824cf7 | 2014-07-14 13:53:27 +0200 | [diff] [blame] | 243 | int (*get_phase)(struct clk_hw *hw); |
Mike Turquette | e59c537 | 2014-02-18 21:21:25 -0800 | [diff] [blame] | 244 | int (*set_phase)(struct clk_hw *hw, int degrees); |
Jerome Brunet | 9fba738 | 2018-06-19 16:41:41 +0200 | [diff] [blame] | 245 | int (*get_duty_cycle)(struct clk_hw *hw, |
| 246 | struct clk_duty *duty); |
| 247 | int (*set_duty_cycle)(struct clk_hw *hw, |
| 248 | struct clk_duty *duty); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 249 | void (*init)(struct clk_hw *hw); |
Stephen Boyd | d75d50c | 2018-06-01 21:42:07 -0700 | [diff] [blame] | 250 | void (*debug_init)(struct clk_hw *hw, struct dentry *dentry); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 251 | }; |
| 252 | |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 253 | /** |
| 254 | * struct clk_init_data - holds init data that's common to all clocks and is |
| 255 | * shared between the clock provider and the common clock framework. |
| 256 | * |
| 257 | * @name: clock name |
| 258 | * @ops: operations this clock supports |
| 259 | * @parent_names: array of string names for all possible parents |
| 260 | * @num_parents: number of possible parents |
| 261 | * @flags: framework-level hints and quirks |
| 262 | */ |
| 263 | struct clk_init_data { |
| 264 | const char *name; |
| 265 | const struct clk_ops *ops; |
Sascha Hauer | 2893c37 | 2015-03-31 20:16:52 +0200 | [diff] [blame] | 266 | const char * const *parent_names; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 267 | u8 num_parents; |
| 268 | unsigned long flags; |
| 269 | }; |
| 270 | |
| 271 | /** |
| 272 | * struct clk_hw - handle for traversing from a struct clk to its corresponding |
| 273 | * hardware-specific structure. struct clk_hw should be declared within struct |
| 274 | * clk_foo and then referenced by the struct clk instance that uses struct |
| 275 | * clk_foo's clk_ops |
| 276 | * |
Tomeu Vizoso | 035a61c | 2015-01-23 12:03:30 +0100 | [diff] [blame] | 277 | * @core: pointer to the struct clk_core instance that points back to this |
| 278 | * struct clk_hw instance |
| 279 | * |
| 280 | * @clk: pointer to the per-user struct clk instance that can be used to call |
| 281 | * into the clk API |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 282 | * |
| 283 | * @init: pointer to struct clk_init_data that contains the init data shared |
| 284 | * with the common clock framework. |
| 285 | */ |
| 286 | struct clk_hw { |
Tomeu Vizoso | 035a61c | 2015-01-23 12:03:30 +0100 | [diff] [blame] | 287 | struct clk_core *core; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 288 | struct clk *clk; |
Mark Brown | dc4cd94 | 2012-05-14 15:12:42 +0100 | [diff] [blame] | 289 | const struct clk_init_data *init; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 290 | }; |
| 291 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 292 | /* |
| 293 | * DOC: Basic clock implementations common to many platforms |
| 294 | * |
| 295 | * Each basic clock hardware type is comprised of a structure describing the |
| 296 | * clock hardware, implementations of the relevant callbacks in struct clk_ops, |
| 297 | * unique flags for that hardware type, a registration function and an |
| 298 | * alternative macro for static initialization |
| 299 | */ |
| 300 | |
| 301 | /** |
| 302 | * struct clk_fixed_rate - fixed-rate clock |
| 303 | * @hw: handle between common and hardware-specific interfaces |
| 304 | * @fixed_rate: constant frequency of clock |
| 305 | */ |
| 306 | struct clk_fixed_rate { |
| 307 | struct clk_hw hw; |
| 308 | unsigned long fixed_rate; |
Boris BREZILLON | 0903ea6 | 2013-12-21 10:34:48 +0100 | [diff] [blame] | 309 | unsigned long fixed_accuracy; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 310 | u8 flags; |
| 311 | }; |
| 312 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 313 | #define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw) |
| 314 | |
Shawn Guo | bffad66 | 2012-03-27 15:23:23 +0800 | [diff] [blame] | 315 | extern const struct clk_ops clk_fixed_rate_ops; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 316 | struct clk *clk_register_fixed_rate(struct device *dev, const char *name, |
| 317 | const char *parent_name, unsigned long flags, |
| 318 | unsigned long fixed_rate); |
Stephen Boyd | 26ef56b | 2016-02-07 00:34:13 -0800 | [diff] [blame] | 319 | struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name, |
| 320 | const char *parent_name, unsigned long flags, |
| 321 | unsigned long fixed_rate); |
Boris BREZILLON | 0903ea6 | 2013-12-21 10:34:48 +0100 | [diff] [blame] | 322 | struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev, |
| 323 | const char *name, const char *parent_name, unsigned long flags, |
| 324 | unsigned long fixed_rate, unsigned long fixed_accuracy); |
Masahiro Yamada | 0b225e4 | 2016-01-06 13:25:10 +0900 | [diff] [blame] | 325 | void clk_unregister_fixed_rate(struct clk *clk); |
Stephen Boyd | 26ef56b | 2016-02-07 00:34:13 -0800 | [diff] [blame] | 326 | struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev, |
| 327 | const char *name, const char *parent_name, unsigned long flags, |
| 328 | unsigned long fixed_rate, unsigned long fixed_accuracy); |
Masahiro Yamada | 5244563 | 2016-05-22 14:33:35 +0900 | [diff] [blame] | 329 | void clk_hw_unregister_fixed_rate(struct clk_hw *hw); |
Stephen Boyd | 26ef56b | 2016-02-07 00:34:13 -0800 | [diff] [blame] | 330 | |
Grant Likely | 015ba40 | 2012-04-07 21:39:39 -0500 | [diff] [blame] | 331 | void of_fixed_clk_setup(struct device_node *np); |
| 332 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 333 | /** |
| 334 | * struct clk_gate - gating clock |
| 335 | * |
| 336 | * @hw: handle between common and hardware-specific interfaces |
| 337 | * @reg: register controlling gate |
| 338 | * @bit_idx: single bit controlling gate |
| 339 | * @flags: hardware-specific flags |
| 340 | * @lock: register lock |
| 341 | * |
| 342 | * Clock which can gate its output. Implements .enable & .disable |
| 343 | * |
| 344 | * Flags: |
Viresh Kumar | 1f73f31 | 2012-04-17 16:45:35 +0530 | [diff] [blame] | 345 | * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 346 | * enable the clock. Setting this flag does the opposite: setting the bit |
| 347 | * disable the clock and clearing it enables the clock |
Haojian Zhuang | 0457799 | 2013-06-08 22:47:19 +0800 | [diff] [blame] | 348 | * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 349 | * of this register, and mask of gate bits are in higher 16-bit of this |
| 350 | * register. While setting the gate bits, higher 16-bit should also be |
| 351 | * updated to indicate changing gate bits. |
Jonas Gorski | d1c8a50 | 2019-04-18 13:12:06 +0200 | [diff] [blame] | 352 | * CLK_GATE_BIG_ENDIAN - by default little endian register accesses are used for |
| 353 | * the gate register. Setting this flag makes the register accesses big |
| 354 | * endian. |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 355 | */ |
| 356 | struct clk_gate { |
| 357 | struct clk_hw hw; |
| 358 | void __iomem *reg; |
| 359 | u8 bit_idx; |
| 360 | u8 flags; |
| 361 | spinlock_t *lock; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 362 | }; |
| 363 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 364 | #define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw) |
| 365 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 366 | #define CLK_GATE_SET_TO_DISABLE BIT(0) |
Haojian Zhuang | 0457799 | 2013-06-08 22:47:19 +0800 | [diff] [blame] | 367 | #define CLK_GATE_HIWORD_MASK BIT(1) |
Jonas Gorski | d1c8a50 | 2019-04-18 13:12:06 +0200 | [diff] [blame] | 368 | #define CLK_GATE_BIG_ENDIAN BIT(2) |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 369 | |
Shawn Guo | bffad66 | 2012-03-27 15:23:23 +0800 | [diff] [blame] | 370 | extern const struct clk_ops clk_gate_ops; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 371 | struct clk *clk_register_gate(struct device *dev, const char *name, |
| 372 | const char *parent_name, unsigned long flags, |
| 373 | void __iomem *reg, u8 bit_idx, |
| 374 | u8 clk_gate_flags, spinlock_t *lock); |
Stephen Boyd | e270d8c | 2016-02-06 23:54:45 -0800 | [diff] [blame] | 375 | struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name, |
| 376 | const char *parent_name, unsigned long flags, |
| 377 | void __iomem *reg, u8 bit_idx, |
| 378 | u8 clk_gate_flags, spinlock_t *lock); |
Krzysztof Kozlowski | 4e3c021 | 2015-01-05 10:52:40 +0100 | [diff] [blame] | 379 | void clk_unregister_gate(struct clk *clk); |
Stephen Boyd | e270d8c | 2016-02-06 23:54:45 -0800 | [diff] [blame] | 380 | void clk_hw_unregister_gate(struct clk_hw *hw); |
Gabriel Fernandez | 0a9c869 | 2017-08-21 13:59:01 +0200 | [diff] [blame] | 381 | int clk_gate_is_enabled(struct clk_hw *hw); |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 382 | |
Rajendra Nayak | 357c3f0 | 2012-06-29 19:06:32 +0530 | [diff] [blame] | 383 | struct clk_div_table { |
| 384 | unsigned int val; |
| 385 | unsigned int div; |
| 386 | }; |
| 387 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 388 | /** |
| 389 | * struct clk_divider - adjustable divider clock |
| 390 | * |
| 391 | * @hw: handle between common and hardware-specific interfaces |
| 392 | * @reg: register containing the divider |
| 393 | * @shift: shift to the divider bit field |
| 394 | * @width: width of the divider bit field |
Rajendra Nayak | 357c3f0 | 2012-06-29 19:06:32 +0530 | [diff] [blame] | 395 | * @table: array of value/divider pairs, last entry should have div = 0 |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 396 | * @lock: register lock |
| 397 | * |
| 398 | * Clock with an adjustable divider affecting its output frequency. Implements |
| 399 | * .recalc_rate, .set_rate and .round_rate |
| 400 | * |
| 401 | * Flags: |
| 402 | * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 403 | * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is |
| 404 | * the raw value read from the register, with the value of zero considered |
Soren Brinkmann | 056b2053 | 2013-04-02 15:36:56 -0700 | [diff] [blame] | 405 | * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set. |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 406 | * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 407 | * the hardware register |
Soren Brinkmann | 056b2053 | 2013-04-02 15:36:56 -0700 | [diff] [blame] | 408 | * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have |
| 409 | * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor. |
| 410 | * Some hardware implementations gracefully handle this case and allow a |
| 411 | * zero divisor by not modifying their input clock |
| 412 | * (divide by one / bypass). |
Haojian Zhuang | d57dfe7 | 2013-06-08 22:47:18 +0800 | [diff] [blame] | 413 | * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 414 | * of this register, and mask of divider bits are in higher 16-bit of this |
| 415 | * register. While setting the divider bits, higher 16-bit should also be |
| 416 | * updated to indicate changing divider bits. |
Maxime COQUELIN | 774b514 | 2014-01-29 17:24:07 +0100 | [diff] [blame] | 417 | * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded |
| 418 | * to the closest integer instead of the up one. |
Heiko Stuebner | 79c6ab5 | 2014-05-23 18:32:15 +0530 | [diff] [blame] | 419 | * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should |
| 420 | * not be changed by the clock framework. |
Jim Quinlan | afe76c8f | 2015-05-15 15:45:47 -0400 | [diff] [blame] | 421 | * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED |
| 422 | * except when the value read from the register is zero, the divisor is |
| 423 | * 2^width of the field. |
Jonas Gorski | 434d69f | 2019-04-18 13:12:04 +0200 | [diff] [blame] | 424 | * CLK_DIVIDER_BIG_ENDIAN - By default little endian register accesses are used |
| 425 | * for the divider register. Setting this flag makes the register accesses |
| 426 | * big endian. |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 427 | */ |
| 428 | struct clk_divider { |
| 429 | struct clk_hw hw; |
| 430 | void __iomem *reg; |
| 431 | u8 shift; |
| 432 | u8 width; |
| 433 | u8 flags; |
Rajendra Nayak | 357c3f0 | 2012-06-29 19:06:32 +0530 | [diff] [blame] | 434 | const struct clk_div_table *table; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 435 | spinlock_t *lock; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 436 | }; |
| 437 | |
Jerome Brunet | e6d3cc7 | 2018-02-14 14:43:33 +0100 | [diff] [blame] | 438 | #define clk_div_mask(width) ((1 << (width)) - 1) |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 439 | #define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw) |
| 440 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 441 | #define CLK_DIVIDER_ONE_BASED BIT(0) |
| 442 | #define CLK_DIVIDER_POWER_OF_TWO BIT(1) |
Soren Brinkmann | 056b2053 | 2013-04-02 15:36:56 -0700 | [diff] [blame] | 443 | #define CLK_DIVIDER_ALLOW_ZERO BIT(2) |
Haojian Zhuang | d57dfe7 | 2013-06-08 22:47:18 +0800 | [diff] [blame] | 444 | #define CLK_DIVIDER_HIWORD_MASK BIT(3) |
Maxime COQUELIN | 774b514 | 2014-01-29 17:24:07 +0100 | [diff] [blame] | 445 | #define CLK_DIVIDER_ROUND_CLOSEST BIT(4) |
Heiko Stuebner | 79c6ab5 | 2014-05-23 18:32:15 +0530 | [diff] [blame] | 446 | #define CLK_DIVIDER_READ_ONLY BIT(5) |
Jim Quinlan | afe76c8f | 2015-05-15 15:45:47 -0400 | [diff] [blame] | 447 | #define CLK_DIVIDER_MAX_AT_ZERO BIT(6) |
Jonas Gorski | 434d69f | 2019-04-18 13:12:04 +0200 | [diff] [blame] | 448 | #define CLK_DIVIDER_BIG_ENDIAN BIT(7) |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 449 | |
Shawn Guo | bffad66 | 2012-03-27 15:23:23 +0800 | [diff] [blame] | 450 | extern const struct clk_ops clk_divider_ops; |
Heiko Stuebner | 5035981 | 2016-01-21 21:53:09 +0100 | [diff] [blame] | 451 | extern const struct clk_ops clk_divider_ro_ops; |
Stephen Boyd | bca9690 | 2015-01-19 18:05:29 -0800 | [diff] [blame] | 452 | |
| 453 | unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate, |
| 454 | unsigned int val, const struct clk_div_table *table, |
Jerome Brunet | 12a26c2 | 2017-12-21 17:30:54 +0100 | [diff] [blame] | 455 | unsigned long flags, unsigned long width); |
Maxime Ripard | 22833a9 | 2017-05-17 09:40:30 +0200 | [diff] [blame] | 456 | long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent, |
| 457 | unsigned long rate, unsigned long *prate, |
| 458 | const struct clk_div_table *table, |
| 459 | u8 width, unsigned long flags); |
Jerome Brunet | b15ee49 | 2018-02-14 14:43:39 +0100 | [diff] [blame] | 460 | long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent, |
| 461 | unsigned long rate, unsigned long *prate, |
| 462 | const struct clk_div_table *table, u8 width, |
| 463 | unsigned long flags, unsigned int val); |
Stephen Boyd | bca9690 | 2015-01-19 18:05:29 -0800 | [diff] [blame] | 464 | int divider_get_val(unsigned long rate, unsigned long parent_rate, |
| 465 | const struct clk_div_table *table, u8 width, |
| 466 | unsigned long flags); |
| 467 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 468 | struct clk *clk_register_divider(struct device *dev, const char *name, |
| 469 | const char *parent_name, unsigned long flags, |
| 470 | void __iomem *reg, u8 shift, u8 width, |
| 471 | u8 clk_divider_flags, spinlock_t *lock); |
Stephen Boyd | eb7d264 | 2016-02-06 23:26:37 -0800 | [diff] [blame] | 472 | struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name, |
| 473 | const char *parent_name, unsigned long flags, |
| 474 | void __iomem *reg, u8 shift, u8 width, |
| 475 | u8 clk_divider_flags, spinlock_t *lock); |
Rajendra Nayak | 357c3f0 | 2012-06-29 19:06:32 +0530 | [diff] [blame] | 476 | struct clk *clk_register_divider_table(struct device *dev, const char *name, |
| 477 | const char *parent_name, unsigned long flags, |
| 478 | void __iomem *reg, u8 shift, u8 width, |
| 479 | u8 clk_divider_flags, const struct clk_div_table *table, |
| 480 | spinlock_t *lock); |
Stephen Boyd | eb7d264 | 2016-02-06 23:26:37 -0800 | [diff] [blame] | 481 | struct clk_hw *clk_hw_register_divider_table(struct device *dev, |
| 482 | const char *name, const char *parent_name, unsigned long flags, |
| 483 | void __iomem *reg, u8 shift, u8 width, |
| 484 | u8 clk_divider_flags, const struct clk_div_table *table, |
| 485 | spinlock_t *lock); |
Krzysztof Kozlowski | 4e3c021 | 2015-01-05 10:52:40 +0100 | [diff] [blame] | 486 | void clk_unregister_divider(struct clk *clk); |
Stephen Boyd | eb7d264 | 2016-02-06 23:26:37 -0800 | [diff] [blame] | 487 | void clk_hw_unregister_divider(struct clk_hw *hw); |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 488 | |
| 489 | /** |
| 490 | * struct clk_mux - multiplexer clock |
| 491 | * |
| 492 | * @hw: handle between common and hardware-specific interfaces |
| 493 | * @reg: register controlling multiplexer |
Jerome Brunet | fe3f338 | 2018-02-14 14:43:38 +0100 | [diff] [blame] | 494 | * @table: array of register values corresponding to the parent index |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 495 | * @shift: shift to multiplexer bit field |
Jerome Brunet | fe3f338 | 2018-02-14 14:43:38 +0100 | [diff] [blame] | 496 | * @mask: mask of mutliplexer bit field |
James Hogan | 3566d40 | 2013-03-25 14:35:07 +0000 | [diff] [blame] | 497 | * @flags: hardware-specific flags |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 498 | * @lock: register lock |
| 499 | * |
| 500 | * Clock with multiple selectable parents. Implements .get_parent, .set_parent |
| 501 | * and .recalc_rate |
| 502 | * |
| 503 | * Flags: |
| 504 | * CLK_MUX_INDEX_ONE - register index starts at 1, not 0 |
Viresh Kumar | 1f73f31 | 2012-04-17 16:45:35 +0530 | [diff] [blame] | 505 | * CLK_MUX_INDEX_BIT - register index is a single bit (power of two) |
Haojian Zhuang | ba492e9 | 2013-06-08 22:47:17 +0800 | [diff] [blame] | 506 | * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this |
Geert Uytterhoeven | 725b418 | 2014-04-22 15:11:41 +0200 | [diff] [blame] | 507 | * register, and mask of mux bits are in higher 16-bit of this register. |
| 508 | * While setting the mux bits, higher 16-bit should also be updated to |
| 509 | * indicate changing mux bits. |
Stephen Boyd | 15a02c1 | 2015-01-19 18:05:28 -0800 | [diff] [blame] | 510 | * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired |
| 511 | * frequency. |
Jonas Gorski | 3a72751 | 2019-04-18 13:12:08 +0200 | [diff] [blame^] | 512 | * CLK_MUX_BIG_ENDIAN - By default little endian register accesses are used for |
| 513 | * the mux register. Setting this flag makes the register accesses big |
| 514 | * endian. |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 515 | */ |
| 516 | struct clk_mux { |
| 517 | struct clk_hw hw; |
| 518 | void __iomem *reg; |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 519 | u32 *table; |
| 520 | u32 mask; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 521 | u8 shift; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 522 | u8 flags; |
| 523 | spinlock_t *lock; |
| 524 | }; |
| 525 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 526 | #define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw) |
| 527 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 528 | #define CLK_MUX_INDEX_ONE BIT(0) |
| 529 | #define CLK_MUX_INDEX_BIT BIT(1) |
Haojian Zhuang | ba492e9 | 2013-06-08 22:47:17 +0800 | [diff] [blame] | 530 | #define CLK_MUX_HIWORD_MASK BIT(2) |
Stephen Boyd | 15a02c1 | 2015-01-19 18:05:28 -0800 | [diff] [blame] | 531 | #define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */ |
| 532 | #define CLK_MUX_ROUND_CLOSEST BIT(4) |
Jonas Gorski | 3a72751 | 2019-04-18 13:12:08 +0200 | [diff] [blame^] | 533 | #define CLK_MUX_BIG_ENDIAN BIT(5) |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 534 | |
Shawn Guo | bffad66 | 2012-03-27 15:23:23 +0800 | [diff] [blame] | 535 | extern const struct clk_ops clk_mux_ops; |
Tomasz Figa | c57acd1 | 2013-07-23 01:49:18 +0200 | [diff] [blame] | 536 | extern const struct clk_ops clk_mux_ro_ops; |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 537 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 538 | struct clk *clk_register_mux(struct device *dev, const char *name, |
Sascha Hauer | 2893c37 | 2015-03-31 20:16:52 +0200 | [diff] [blame] | 539 | const char * const *parent_names, u8 num_parents, |
| 540 | unsigned long flags, |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 541 | void __iomem *reg, u8 shift, u8 width, |
| 542 | u8 clk_mux_flags, spinlock_t *lock); |
Stephen Boyd | 264b317 | 2016-02-07 00:05:48 -0800 | [diff] [blame] | 543 | struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name, |
| 544 | const char * const *parent_names, u8 num_parents, |
| 545 | unsigned long flags, |
| 546 | void __iomem *reg, u8 shift, u8 width, |
| 547 | u8 clk_mux_flags, spinlock_t *lock); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 548 | |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 549 | struct clk *clk_register_mux_table(struct device *dev, const char *name, |
Sascha Hauer | 2893c37 | 2015-03-31 20:16:52 +0200 | [diff] [blame] | 550 | const char * const *parent_names, u8 num_parents, |
| 551 | unsigned long flags, |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 552 | void __iomem *reg, u8 shift, u32 mask, |
| 553 | u8 clk_mux_flags, u32 *table, spinlock_t *lock); |
Stephen Boyd | 264b317 | 2016-02-07 00:05:48 -0800 | [diff] [blame] | 554 | struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name, |
| 555 | const char * const *parent_names, u8 num_parents, |
| 556 | unsigned long flags, |
| 557 | void __iomem *reg, u8 shift, u32 mask, |
| 558 | u8 clk_mux_flags, u32 *table, spinlock_t *lock); |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 559 | |
Jerome Brunet | 77deb66 | 2018-02-14 14:43:34 +0100 | [diff] [blame] | 560 | int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags, |
| 561 | unsigned int val); |
| 562 | unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index); |
| 563 | |
Krzysztof Kozlowski | 4e3c021 | 2015-01-05 10:52:40 +0100 | [diff] [blame] | 564 | void clk_unregister_mux(struct clk *clk); |
Stephen Boyd | 264b317 | 2016-02-07 00:05:48 -0800 | [diff] [blame] | 565 | void clk_hw_unregister_mux(struct clk_hw *hw); |
Krzysztof Kozlowski | 4e3c021 | 2015-01-05 10:52:40 +0100 | [diff] [blame] | 566 | |
Gregory CLEMENT | 79b1664 | 2013-04-12 13:57:44 +0200 | [diff] [blame] | 567 | void of_fixed_factor_clk_setup(struct device_node *node); |
| 568 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 569 | /** |
Sascha Hauer | f0948f5 | 2012-05-03 15:36:14 +0530 | [diff] [blame] | 570 | * struct clk_fixed_factor - fixed multiplier and divider clock |
| 571 | * |
| 572 | * @hw: handle between common and hardware-specific interfaces |
| 573 | * @mult: multiplier |
| 574 | * @div: divider |
| 575 | * |
| 576 | * Clock with a fixed multiplier and divider. The output frequency is the |
| 577 | * parent clock rate divided by div and multiplied by mult. |
| 578 | * Implements .recalc_rate, .set_rate and .round_rate |
| 579 | */ |
| 580 | |
| 581 | struct clk_fixed_factor { |
| 582 | struct clk_hw hw; |
| 583 | unsigned int mult; |
| 584 | unsigned int div; |
| 585 | }; |
| 586 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 587 | #define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw) |
| 588 | |
Daniel Thompson | 3037e9e | 2015-06-10 21:04:54 +0100 | [diff] [blame] | 589 | extern const struct clk_ops clk_fixed_factor_ops; |
Sascha Hauer | f0948f5 | 2012-05-03 15:36:14 +0530 | [diff] [blame] | 590 | struct clk *clk_register_fixed_factor(struct device *dev, const char *name, |
| 591 | const char *parent_name, unsigned long flags, |
| 592 | unsigned int mult, unsigned int div); |
Masahiro Yamada | cbf9591 | 2016-01-06 13:25:09 +0900 | [diff] [blame] | 593 | void clk_unregister_fixed_factor(struct clk *clk); |
Stephen Boyd | 0759ac8 | 2016-02-07 00:11:06 -0800 | [diff] [blame] | 594 | struct clk_hw *clk_hw_register_fixed_factor(struct device *dev, |
| 595 | const char *name, const char *parent_name, unsigned long flags, |
| 596 | unsigned int mult, unsigned int div); |
| 597 | void clk_hw_unregister_fixed_factor(struct clk_hw *hw); |
Sascha Hauer | f0948f5 | 2012-05-03 15:36:14 +0530 | [diff] [blame] | 598 | |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 599 | /** |
| 600 | * struct clk_fractional_divider - adjustable fractional divider clock |
| 601 | * |
| 602 | * @hw: handle between common and hardware-specific interfaces |
| 603 | * @reg: register containing the divider |
| 604 | * @mshift: shift to the numerator bit field |
| 605 | * @mwidth: width of the numerator bit field |
| 606 | * @nshift: shift to the denominator bit field |
| 607 | * @nwidth: width of the denominator bit field |
| 608 | * @lock: register lock |
| 609 | * |
| 610 | * Clock with adjustable fractional divider affecting its output frequency. |
A.s. Dong | e983da2 | 2018-11-14 13:01:39 +0000 | [diff] [blame] | 611 | * |
| 612 | * Flags: |
| 613 | * CLK_FRAC_DIVIDER_ZERO_BASED - by default the numerator and denominator |
| 614 | * is the value read from the register. If CLK_FRAC_DIVIDER_ZERO_BASED |
| 615 | * is set then the numerator and denominator are both the value read |
| 616 | * plus one. |
Jonas Gorski | 58a2b4c | 2019-04-18 13:12:05 +0200 | [diff] [blame] | 617 | * CLK_FRAC_DIVIDER_BIG_ENDIAN - By default little endian register accesses are |
| 618 | * used for the divider register. Setting this flag makes the register |
| 619 | * accesses big endian. |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 620 | */ |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 621 | struct clk_fractional_divider { |
| 622 | struct clk_hw hw; |
| 623 | void __iomem *reg; |
| 624 | u8 mshift; |
Andy Shevchenko | 934e253 | 2015-09-22 18:54:09 +0300 | [diff] [blame] | 625 | u8 mwidth; |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 626 | u32 mmask; |
| 627 | u8 nshift; |
Andy Shevchenko | 934e253 | 2015-09-22 18:54:09 +0300 | [diff] [blame] | 628 | u8 nwidth; |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 629 | u32 nmask; |
| 630 | u8 flags; |
Elaine Zhang | ec52e46 | 2017-08-01 18:21:22 +0200 | [diff] [blame] | 631 | void (*approximation)(struct clk_hw *hw, |
| 632 | unsigned long rate, unsigned long *parent_rate, |
| 633 | unsigned long *m, unsigned long *n); |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 634 | spinlock_t *lock; |
| 635 | }; |
| 636 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 637 | #define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw) |
| 638 | |
A.s. Dong | e983da2 | 2018-11-14 13:01:39 +0000 | [diff] [blame] | 639 | #define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0) |
Jonas Gorski | 58a2b4c | 2019-04-18 13:12:05 +0200 | [diff] [blame] | 640 | #define CLK_FRAC_DIVIDER_BIG_ENDIAN BIT(1) |
A.s. Dong | e983da2 | 2018-11-14 13:01:39 +0000 | [diff] [blame] | 641 | |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 642 | extern const struct clk_ops clk_fractional_divider_ops; |
| 643 | struct clk *clk_register_fractional_divider(struct device *dev, |
| 644 | const char *name, const char *parent_name, unsigned long flags, |
| 645 | void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth, |
| 646 | u8 clk_divider_flags, spinlock_t *lock); |
Stephen Boyd | 39b44cf | 2016-02-07 00:15:09 -0800 | [diff] [blame] | 647 | struct clk_hw *clk_hw_register_fractional_divider(struct device *dev, |
| 648 | const char *name, const char *parent_name, unsigned long flags, |
| 649 | void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth, |
| 650 | u8 clk_divider_flags, spinlock_t *lock); |
| 651 | void clk_hw_unregister_fractional_divider(struct clk_hw *hw); |
Heikki Krogerus | e2d0e90 | 2014-05-15 16:40:25 +0300 | [diff] [blame] | 652 | |
Maxime Ripard | f2e0a53 | 2015-05-19 22:19:33 +0200 | [diff] [blame] | 653 | /** |
| 654 | * struct clk_multiplier - adjustable multiplier clock |
| 655 | * |
| 656 | * @hw: handle between common and hardware-specific interfaces |
| 657 | * @reg: register containing the multiplier |
| 658 | * @shift: shift to the multiplier bit field |
| 659 | * @width: width of the multiplier bit field |
| 660 | * @lock: register lock |
| 661 | * |
| 662 | * Clock with an adjustable multiplier affecting its output frequency. |
| 663 | * Implements .recalc_rate, .set_rate and .round_rate |
| 664 | * |
| 665 | * Flags: |
| 666 | * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read |
| 667 | * from the register, with 0 being a valid value effectively |
| 668 | * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is |
| 669 | * set, then a null multiplier will be considered as a bypass, |
| 670 | * leaving the parent rate unmodified. |
| 671 | * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be |
| 672 | * rounded to the closest integer instead of the down one. |
Jonas Gorski | 9427b71 | 2019-04-18 13:12:07 +0200 | [diff] [blame] | 673 | * CLK_MULTIPLIER_BIG_ENDIAN - By default little endian register accesses are |
| 674 | * used for the multiplier register. Setting this flag makes the register |
| 675 | * accesses big endian. |
Maxime Ripard | f2e0a53 | 2015-05-19 22:19:33 +0200 | [diff] [blame] | 676 | */ |
| 677 | struct clk_multiplier { |
| 678 | struct clk_hw hw; |
| 679 | void __iomem *reg; |
| 680 | u8 shift; |
| 681 | u8 width; |
| 682 | u8 flags; |
| 683 | spinlock_t *lock; |
| 684 | }; |
| 685 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 686 | #define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw) |
| 687 | |
Maxime Ripard | f2e0a53 | 2015-05-19 22:19:33 +0200 | [diff] [blame] | 688 | #define CLK_MULTIPLIER_ZERO_BYPASS BIT(0) |
| 689 | #define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1) |
Jonas Gorski | 9427b71 | 2019-04-18 13:12:07 +0200 | [diff] [blame] | 690 | #define CLK_MULTIPLIER_BIG_ENDIAN BIT(2) |
Maxime Ripard | f2e0a53 | 2015-05-19 22:19:33 +0200 | [diff] [blame] | 691 | |
| 692 | extern const struct clk_ops clk_multiplier_ops; |
| 693 | |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 694 | /*** |
| 695 | * struct clk_composite - aggregate clock of mux, divider and gate clocks |
| 696 | * |
| 697 | * @hw: handle between common and hardware-specific interfaces |
Mike Turquette | d3a1c7b | 2013-04-11 11:31:36 -0700 | [diff] [blame] | 698 | * @mux_hw: handle between composite and hardware-specific mux clock |
| 699 | * @rate_hw: handle between composite and hardware-specific rate clock |
| 700 | * @gate_hw: handle between composite and hardware-specific gate clock |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 701 | * @mux_ops: clock ops for mux |
Mike Turquette | d3a1c7b | 2013-04-11 11:31:36 -0700 | [diff] [blame] | 702 | * @rate_ops: clock ops for rate |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 703 | * @gate_ops: clock ops for gate |
| 704 | */ |
| 705 | struct clk_composite { |
| 706 | struct clk_hw hw; |
| 707 | struct clk_ops ops; |
| 708 | |
| 709 | struct clk_hw *mux_hw; |
Mike Turquette | d3a1c7b | 2013-04-11 11:31:36 -0700 | [diff] [blame] | 710 | struct clk_hw *rate_hw; |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 711 | struct clk_hw *gate_hw; |
| 712 | |
| 713 | const struct clk_ops *mux_ops; |
Mike Turquette | d3a1c7b | 2013-04-11 11:31:36 -0700 | [diff] [blame] | 714 | const struct clk_ops *rate_ops; |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 715 | const struct clk_ops *gate_ops; |
| 716 | }; |
| 717 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 718 | #define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw) |
| 719 | |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 720 | struct clk *clk_register_composite(struct device *dev, const char *name, |
Sascha Hauer | 2893c37 | 2015-03-31 20:16:52 +0200 | [diff] [blame] | 721 | const char * const *parent_names, int num_parents, |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 722 | struct clk_hw *mux_hw, const struct clk_ops *mux_ops, |
Mike Turquette | d3a1c7b | 2013-04-11 11:31:36 -0700 | [diff] [blame] | 723 | struct clk_hw *rate_hw, const struct clk_ops *rate_ops, |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 724 | struct clk_hw *gate_hw, const struct clk_ops *gate_ops, |
| 725 | unsigned long flags); |
Maxime Ripard | 92a39d9 | 2016-03-23 17:38:24 +0100 | [diff] [blame] | 726 | void clk_unregister_composite(struct clk *clk); |
Stephen Boyd | 49cb392 | 2016-02-07 00:20:31 -0800 | [diff] [blame] | 727 | struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name, |
| 728 | const char * const *parent_names, int num_parents, |
| 729 | struct clk_hw *mux_hw, const struct clk_ops *mux_ops, |
| 730 | struct clk_hw *rate_hw, const struct clk_ops *rate_ops, |
| 731 | struct clk_hw *gate_hw, const struct clk_ops *gate_ops, |
| 732 | unsigned long flags); |
| 733 | void clk_hw_unregister_composite(struct clk_hw *hw); |
Prashant Gaikwad | ece7009 | 2013-03-20 17:30:34 +0530 | [diff] [blame] | 734 | |
Jyri Sarha | c873d14 | 2014-09-05 15:21:34 +0300 | [diff] [blame] | 735 | /*** |
| 736 | * struct clk_gpio_gate - gpio gated clock |
| 737 | * |
| 738 | * @hw: handle between common and hardware-specific interfaces |
| 739 | * @gpiod: gpio descriptor |
| 740 | * |
| 741 | * Clock with a gpio control for enabling and disabling the parent clock. |
| 742 | * Implements .enable, .disable and .is_enabled |
| 743 | */ |
| 744 | |
| 745 | struct clk_gpio { |
| 746 | struct clk_hw hw; |
| 747 | struct gpio_desc *gpiod; |
| 748 | }; |
| 749 | |
Geliang Tang | 5fd9c05 | 2016-01-08 23:51:46 +0800 | [diff] [blame] | 750 | #define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw) |
| 751 | |
Jyri Sarha | c873d14 | 2014-09-05 15:21:34 +0300 | [diff] [blame] | 752 | extern const struct clk_ops clk_gpio_gate_ops; |
| 753 | struct clk *clk_register_gpio_gate(struct device *dev, const char *name, |
Linus Walleij | 908a543 | 2017-09-24 18:19:18 +0200 | [diff] [blame] | 754 | const char *parent_name, struct gpio_desc *gpiod, |
Jyri Sarha | c873d14 | 2014-09-05 15:21:34 +0300 | [diff] [blame] | 755 | unsigned long flags); |
Stephen Boyd | b120743 | 2016-02-07 00:27:55 -0800 | [diff] [blame] | 756 | struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name, |
Linus Walleij | 908a543 | 2017-09-24 18:19:18 +0200 | [diff] [blame] | 757 | const char *parent_name, struct gpio_desc *gpiod, |
Stephen Boyd | b120743 | 2016-02-07 00:27:55 -0800 | [diff] [blame] | 758 | unsigned long flags); |
| 759 | void clk_hw_unregister_gpio_gate(struct clk_hw *hw); |
Jyri Sarha | c873d14 | 2014-09-05 15:21:34 +0300 | [diff] [blame] | 760 | |
Sascha Hauer | f0948f5 | 2012-05-03 15:36:14 +0530 | [diff] [blame] | 761 | /** |
Sergej Sawazki | 80eeb1f | 2015-06-28 16:24:55 +0200 | [diff] [blame] | 762 | * struct clk_gpio_mux - gpio controlled clock multiplexer |
| 763 | * |
| 764 | * @hw: see struct clk_gpio |
| 765 | * @gpiod: gpio descriptor to select the parent of this clock multiplexer |
| 766 | * |
| 767 | * Clock with a gpio control for selecting the parent clock. |
| 768 | * Implements .get_parent, .set_parent and .determine_rate |
| 769 | */ |
| 770 | |
| 771 | extern const struct clk_ops clk_gpio_mux_ops; |
| 772 | struct clk *clk_register_gpio_mux(struct device *dev, const char *name, |
Linus Walleij | 908a543 | 2017-09-24 18:19:18 +0200 | [diff] [blame] | 773 | const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod, |
| 774 | unsigned long flags); |
Stephen Boyd | b120743 | 2016-02-07 00:27:55 -0800 | [diff] [blame] | 775 | struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name, |
Linus Walleij | 908a543 | 2017-09-24 18:19:18 +0200 | [diff] [blame] | 776 | const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod, |
| 777 | unsigned long flags); |
Stephen Boyd | b120743 | 2016-02-07 00:27:55 -0800 | [diff] [blame] | 778 | void clk_hw_unregister_gpio_mux(struct clk_hw *hw); |
Sergej Sawazki | 80eeb1f | 2015-06-28 16:24:55 +0200 | [diff] [blame] | 779 | |
Sergej Sawazki | 80eeb1f | 2015-06-28 16:24:55 +0200 | [diff] [blame] | 780 | /** |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 781 | * clk_register - allocate a new clock, register it and return an opaque cookie |
| 782 | * @dev: device that is registering this clock |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 783 | * @hw: link to hardware-specific clock data |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 784 | * |
| 785 | * clk_register is the primary interface for populating the clock tree with new |
| 786 | * clock nodes. It returns a pointer to the newly allocated struct clk which |
| 787 | * cannot be dereferenced by driver code but may be used in conjuction with the |
Mike Turquette | d1302a3 | 2012-03-29 14:30:40 -0700 | [diff] [blame] | 788 | * rest of the clock API. In the event of an error clk_register will return an |
| 789 | * error code; drivers must test for an error code after calling clk_register. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 790 | */ |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 791 | struct clk *clk_register(struct device *dev, struct clk_hw *hw); |
Stephen Boyd | 46c8773 | 2012-09-24 13:38:04 -0700 | [diff] [blame] | 792 | struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 793 | |
Stephen Boyd | 4143804 | 2016-02-05 17:02:52 -0800 | [diff] [blame] | 794 | int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw); |
| 795 | int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw); |
| 796 | |
Mark Brown | 1df5c93 | 2012-04-18 09:07:12 +0100 | [diff] [blame] | 797 | void clk_unregister(struct clk *clk); |
Stephen Boyd | 46c8773 | 2012-09-24 13:38:04 -0700 | [diff] [blame] | 798 | void devm_clk_unregister(struct device *dev, struct clk *clk); |
Mark Brown | 1df5c93 | 2012-04-18 09:07:12 +0100 | [diff] [blame] | 799 | |
Stephen Boyd | 4143804 | 2016-02-05 17:02:52 -0800 | [diff] [blame] | 800 | void clk_hw_unregister(struct clk_hw *hw); |
| 801 | void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw); |
| 802 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 803 | /* helper functions */ |
Geert Uytterhoeven | b76281c | 2015-10-16 14:35:21 +0200 | [diff] [blame] | 804 | const char *__clk_get_name(const struct clk *clk); |
Stephen Boyd | e7df6f6 | 2015-08-12 13:04:56 -0700 | [diff] [blame] | 805 | const char *clk_hw_get_name(const struct clk_hw *hw); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 806 | struct clk_hw *__clk_get_hw(struct clk *clk); |
Stephen Boyd | e7df6f6 | 2015-08-12 13:04:56 -0700 | [diff] [blame] | 807 | unsigned int clk_hw_get_num_parents(const struct clk_hw *hw); |
| 808 | struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw); |
| 809 | struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw, |
Stephen Boyd | 1a9c069 | 2015-06-25 15:55:14 -0700 | [diff] [blame] | 810 | unsigned int index); |
Linus Torvalds | 9387468 | 2012-12-11 11:25:08 -0800 | [diff] [blame] | 811 | unsigned int __clk_get_enable_count(struct clk *clk); |
Stephen Boyd | e7df6f6 | 2015-08-12 13:04:56 -0700 | [diff] [blame] | 812 | unsigned long clk_hw_get_rate(const struct clk_hw *hw); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 813 | unsigned long __clk_get_flags(struct clk *clk); |
Stephen Boyd | e7df6f6 | 2015-08-12 13:04:56 -0700 | [diff] [blame] | 814 | unsigned long clk_hw_get_flags(const struct clk_hw *hw); |
Katsuhiro Suzuki | d13501a | 2019-02-11 00:38:06 +0900 | [diff] [blame] | 815 | #define clk_hw_can_set_rate_parent(hw) \ |
| 816 | (clk_hw_get_flags((hw)) & CLK_SET_RATE_PARENT) |
| 817 | |
Stephen Boyd | e7df6f6 | 2015-08-12 13:04:56 -0700 | [diff] [blame] | 818 | bool clk_hw_is_prepared(const struct clk_hw *hw); |
Jerome Brunet | e55a839 | 2017-12-01 22:51:56 +0100 | [diff] [blame] | 819 | bool clk_hw_rate_is_protected(const struct clk_hw *hw); |
Joachim Eastwood | be68bf8 | 2015-10-24 18:55:22 +0200 | [diff] [blame] | 820 | bool clk_hw_is_enabled(const struct clk_hw *hw); |
Stephen Boyd | 2ac6b1f | 2012-10-03 23:38:55 -0700 | [diff] [blame] | 821 | bool __clk_is_enabled(struct clk *clk); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 822 | struct clk *__clk_lookup(const char *name); |
Boris Brezillon | 0817b62 | 2015-07-07 20:48:08 +0200 | [diff] [blame] | 823 | int __clk_mux_determine_rate(struct clk_hw *hw, |
| 824 | struct clk_rate_request *req); |
| 825 | int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req); |
| 826 | int __clk_mux_determine_rate_closest(struct clk_hw *hw, |
| 827 | struct clk_rate_request *req); |
Jerome Brunet | 4ad69b80 | 2018-04-09 15:59:20 +0200 | [diff] [blame] | 828 | int clk_mux_determine_rate_flags(struct clk_hw *hw, |
| 829 | struct clk_rate_request *req, |
| 830 | unsigned long flags); |
Tomeu Vizoso | 42c8654 | 2015-03-11 11:34:25 +0100 | [diff] [blame] | 831 | void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent); |
Stephen Boyd | 9783c0d | 2015-07-16 12:50:27 -0700 | [diff] [blame] | 832 | void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate, |
| 833 | unsigned long max_rate); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 834 | |
Javier Martinez Canillas | 2e65d8b | 2015-02-12 14:58:29 +0100 | [diff] [blame] | 835 | static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src) |
| 836 | { |
| 837 | dst->clk = src->clk; |
| 838 | dst->core = src->core; |
| 839 | } |
| 840 | |
Maxime Ripard | 22833a9 | 2017-05-17 09:40:30 +0200 | [diff] [blame] | 841 | static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate, |
| 842 | unsigned long *prate, |
| 843 | const struct clk_div_table *table, |
| 844 | u8 width, unsigned long flags) |
| 845 | { |
| 846 | return divider_round_rate_parent(hw, clk_hw_get_parent(hw), |
| 847 | rate, prate, table, width, flags); |
| 848 | } |
| 849 | |
Jerome Brunet | b15ee49 | 2018-02-14 14:43:39 +0100 | [diff] [blame] | 850 | static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate, |
| 851 | unsigned long *prate, |
| 852 | const struct clk_div_table *table, |
| 853 | u8 width, unsigned long flags, |
| 854 | unsigned int val) |
| 855 | { |
| 856 | return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw), |
| 857 | rate, prate, table, width, flags, |
| 858 | val); |
| 859 | } |
| 860 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 861 | /* |
| 862 | * FIXME clock api without lock protection |
| 863 | */ |
Stephen Boyd | 1a9c069 | 2015-06-25 15:55:14 -0700 | [diff] [blame] | 864 | unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate); |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 865 | |
Grant Likely | 766e6a4 | 2012-04-09 14:50:06 -0500 | [diff] [blame] | 866 | struct of_device_id; |
| 867 | |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 868 | struct clk_onecell_data { |
| 869 | struct clk **clks; |
| 870 | unsigned int clk_num; |
| 871 | }; |
| 872 | |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 873 | struct clk_hw_onecell_data { |
Masahiro Yamada | 5963f19 | 2016-09-23 21:29:36 +0900 | [diff] [blame] | 874 | unsigned int num; |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 875 | struct clk_hw *hws[]; |
| 876 | }; |
| 877 | |
Tero Kristo | 819b486 | 2013-10-22 11:39:36 +0300 | [diff] [blame] | 878 | extern struct of_device_id __clk_of_table; |
| 879 | |
Rob Herring | 54196cc | 2014-05-08 16:09:24 -0500 | [diff] [blame] | 880 | #define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn) |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 881 | |
Ricardo Ribalda Delgado | c7296c5 | 2016-07-05 18:23:25 +0200 | [diff] [blame] | 882 | /* |
| 883 | * Use this macro when you have a driver that requires two initialization |
| 884 | * routines, one at of_clk_init(), and one at platform device probe |
| 885 | */ |
| 886 | #define CLK_OF_DECLARE_DRIVER(name, compat, fn) \ |
Shawn Guo | 339e1e5 | 2016-10-08 16:59:38 +0800 | [diff] [blame] | 887 | static void __init name##_of_clk_init_driver(struct device_node *np) \ |
Ricardo Ribalda Delgado | c7296c5 | 2016-07-05 18:23:25 +0200 | [diff] [blame] | 888 | { \ |
| 889 | of_node_clear_flag(np, OF_POPULATED); \ |
| 890 | fn(np); \ |
| 891 | } \ |
| 892 | OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver) |
| 893 | |
Chunyan Zhang | 1ded879 | 2017-12-07 20:57:04 +0800 | [diff] [blame] | 894 | #define CLK_HW_INIT(_name, _parent, _ops, _flags) \ |
| 895 | (&(struct clk_init_data) { \ |
| 896 | .flags = _flags, \ |
| 897 | .name = _name, \ |
| 898 | .parent_names = (const char *[]) { _parent }, \ |
| 899 | .num_parents = 1, \ |
| 900 | .ops = _ops, \ |
| 901 | }) |
| 902 | |
| 903 | #define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \ |
| 904 | (&(struct clk_init_data) { \ |
| 905 | .flags = _flags, \ |
| 906 | .name = _name, \ |
| 907 | .parent_names = _parents, \ |
| 908 | .num_parents = ARRAY_SIZE(_parents), \ |
| 909 | .ops = _ops, \ |
| 910 | }) |
| 911 | |
| 912 | #define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \ |
| 913 | (&(struct clk_init_data) { \ |
| 914 | .flags = _flags, \ |
| 915 | .name = _name, \ |
| 916 | .parent_names = NULL, \ |
| 917 | .num_parents = 0, \ |
| 918 | .ops = _ops, \ |
| 919 | }) |
| 920 | |
| 921 | #define CLK_FIXED_FACTOR(_struct, _name, _parent, \ |
| 922 | _div, _mult, _flags) \ |
| 923 | struct clk_fixed_factor _struct = { \ |
| 924 | .div = _div, \ |
| 925 | .mult = _mult, \ |
| 926 | .hw.init = CLK_HW_INIT(_name, \ |
| 927 | _parent, \ |
| 928 | &clk_fixed_factor_ops, \ |
| 929 | _flags), \ |
| 930 | } |
| 931 | |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 932 | #ifdef CONFIG_OF |
Grant Likely | 766e6a4 | 2012-04-09 14:50:06 -0500 | [diff] [blame] | 933 | int of_clk_add_provider(struct device_node *np, |
| 934 | struct clk *(*clk_src_get)(struct of_phandle_args *args, |
| 935 | void *data), |
| 936 | void *data); |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 937 | int of_clk_add_hw_provider(struct device_node *np, |
| 938 | struct clk_hw *(*get)(struct of_phandle_args *clkspec, |
| 939 | void *data), |
| 940 | void *data); |
Stephen Boyd | aa795c4 | 2017-09-01 16:16:40 -0700 | [diff] [blame] | 941 | int devm_of_clk_add_hw_provider(struct device *dev, |
| 942 | struct clk_hw *(*get)(struct of_phandle_args *clkspec, |
| 943 | void *data), |
| 944 | void *data); |
Grant Likely | 766e6a4 | 2012-04-09 14:50:06 -0500 | [diff] [blame] | 945 | void of_clk_del_provider(struct device_node *np); |
Stephen Boyd | aa795c4 | 2017-09-01 16:16:40 -0700 | [diff] [blame] | 946 | void devm_of_clk_del_provider(struct device *dev); |
Grant Likely | 766e6a4 | 2012-04-09 14:50:06 -0500 | [diff] [blame] | 947 | struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec, |
| 948 | void *data); |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 949 | struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec, |
| 950 | void *data); |
Shawn Guo | 494bfec | 2012-08-22 21:36:27 +0800 | [diff] [blame] | 951 | struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data); |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 952 | struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec, |
| 953 | void *data); |
Dinh Nguyen | 2e61dfb | 2015-06-05 11:26:13 -0500 | [diff] [blame] | 954 | int of_clk_parent_fill(struct device_node *np, const char **parents, |
| 955 | unsigned int size); |
Lee Jones | d56f899 | 2016-02-11 13:19:11 -0800 | [diff] [blame] | 956 | int of_clk_detect_critical(struct device_node *np, int index, |
| 957 | unsigned long *flags); |
Grant Likely | 766e6a4 | 2012-04-09 14:50:06 -0500 | [diff] [blame] | 958 | |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 959 | #else /* !CONFIG_OF */ |
Prashant Gaikwad | f2f6c25 | 2013-01-04 12:30:52 +0530 | [diff] [blame] | 960 | |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 961 | static inline int of_clk_add_provider(struct device_node *np, |
| 962 | struct clk *(*clk_src_get)(struct of_phandle_args *args, |
| 963 | void *data), |
| 964 | void *data) |
| 965 | { |
| 966 | return 0; |
| 967 | } |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 968 | static inline int of_clk_add_hw_provider(struct device_node *np, |
| 969 | struct clk_hw *(*get)(struct of_phandle_args *clkspec, |
| 970 | void *data), |
| 971 | void *data) |
| 972 | { |
| 973 | return 0; |
| 974 | } |
Stephen Boyd | aa795c4 | 2017-09-01 16:16:40 -0700 | [diff] [blame] | 975 | static inline int devm_of_clk_add_hw_provider(struct device *dev, |
| 976 | struct clk_hw *(*get)(struct of_phandle_args *clkspec, |
| 977 | void *data), |
| 978 | void *data) |
| 979 | { |
| 980 | return 0; |
| 981 | } |
Geert Uytterhoeven | 20dd882 | 2015-10-29 22:12:56 +0100 | [diff] [blame] | 982 | static inline void of_clk_del_provider(struct device_node *np) {} |
Stephen Boyd | aa795c4 | 2017-09-01 16:16:40 -0700 | [diff] [blame] | 983 | static inline void devm_of_clk_del_provider(struct device *dev) {} |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 984 | static inline struct clk *of_clk_src_simple_get( |
| 985 | struct of_phandle_args *clkspec, void *data) |
| 986 | { |
| 987 | return ERR_PTR(-ENOENT); |
| 988 | } |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 989 | static inline struct clk_hw * |
| 990 | of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data) |
| 991 | { |
| 992 | return ERR_PTR(-ENOENT); |
| 993 | } |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 994 | static inline struct clk *of_clk_src_onecell_get( |
| 995 | struct of_phandle_args *clkspec, void *data) |
| 996 | { |
| 997 | return ERR_PTR(-ENOENT); |
| 998 | } |
Stephen Boyd | 0861e5b | 2016-02-05 17:38:26 -0800 | [diff] [blame] | 999 | static inline struct clk_hw * |
| 1000 | of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data) |
| 1001 | { |
| 1002 | return ERR_PTR(-ENOENT); |
| 1003 | } |
Stephen Boyd | 679c51c | 2015-10-26 11:55:34 -0700 | [diff] [blame] | 1004 | static inline int of_clk_parent_fill(struct device_node *np, |
| 1005 | const char **parents, unsigned int size) |
| 1006 | { |
| 1007 | return 0; |
| 1008 | } |
Lee Jones | d56f899 | 2016-02-11 13:19:11 -0800 | [diff] [blame] | 1009 | static inline int of_clk_detect_critical(struct device_node *np, int index, |
| 1010 | unsigned long *flags) |
| 1011 | { |
| 1012 | return 0; |
| 1013 | } |
Sebastian Hesselbarth | 0b151de | 2013-05-01 02:58:28 +0200 | [diff] [blame] | 1014 | #endif /* CONFIG_OF */ |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 1015 | |
| 1016 | /* |
| 1017 | * wrap access to peripherals in accessor routines |
| 1018 | * for improved portability across platforms |
| 1019 | */ |
| 1020 | |
Gerhard Sittig | 6d8cdb6 | 2013-11-30 23:51:24 +0100 | [diff] [blame] | 1021 | #if IS_ENABLED(CONFIG_PPC) |
| 1022 | |
| 1023 | static inline u32 clk_readl(u32 __iomem *reg) |
| 1024 | { |
| 1025 | return ioread32be(reg); |
| 1026 | } |
| 1027 | |
| 1028 | static inline void clk_writel(u32 val, u32 __iomem *reg) |
| 1029 | { |
| 1030 | iowrite32be(val, reg); |
| 1031 | } |
| 1032 | |
| 1033 | #else /* platform dependent I/O accessors */ |
| 1034 | |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 1035 | static inline u32 clk_readl(u32 __iomem *reg) |
| 1036 | { |
| 1037 | return readl(reg); |
| 1038 | } |
| 1039 | |
| 1040 | static inline void clk_writel(u32 val, u32 __iomem *reg) |
| 1041 | { |
| 1042 | writel(val, reg); |
| 1043 | } |
| 1044 | |
Gerhard Sittig | 6d8cdb6 | 2013-11-30 23:51:24 +0100 | [diff] [blame] | 1045 | #endif /* platform dependent I/O accessors */ |
| 1046 | |
Keerthy | 4353654 | 2018-09-04 12:19:36 +0530 | [diff] [blame] | 1047 | void clk_gate_restore_context(struct clk_hw *hw); |
| 1048 | |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 1049 | #endif /* CONFIG_COMMON_CLK */ |
| 1050 | #endif /* CLK_PROVIDER_H */ |