blob: 4ae2257b63c6d12b43b6ab5defea6ea5dff6a193 [file] [log] [blame]
Stephen Boydebafb632018-12-11 09:43:03 -08001/* SPDX-License-Identifier: GPL-2.0 */
Mike Turquetteb24764902012-03-15 23:11:19 -07002/*
Mike Turquetteb24764902012-03-15 23:11:19 -07003 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
4 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
Mike Turquetteb24764902012-03-15 23:11:19 -07005 */
6#ifndef __LINUX_CLK_PROVIDER_H
7#define __LINUX_CLK_PROVIDER_H
8
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02009#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020010#include <linux/of.h>
Geert Uytterhoeveneb06d6b2018-04-18 16:50:01 +020011#include <linux/of_clk.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070012
13#ifdef CONFIG_COMMON_CLK
14
Mike Turquetteb24764902012-03-15 23:11:19 -070015/*
16 * flags used across common struct clk. these flags should only affect the
17 * top-level framework. custom flags for dealing with hardware specifics
18 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010019 *
20 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070021 */
22#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
23#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
24#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
25#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070026 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053027#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020028#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010029#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010030#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020031#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010032#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080033#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080034/* parents need enable during gate/ungate, set rate and re-parent */
35#define CLK_OPS_PARENT_ENABLE BIT(12)
Jerome Brunet9fba7382018-06-19 16:41:41 +020036/* duty cycle call may be forwarded to the parent clock */
37#define CLK_DUTY_CYCLE_PARENT BIT(13)
Mike Turquetteb24764902012-03-15 23:11:19 -070038
Stephen Boyd61ae7652015-06-22 17:13:49 -070039struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070040struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010041struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050042struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070043
Mike Turquetteb24764902012-03-15 23:11:19 -070044/**
Boris Brezillon0817b622015-07-07 20:48:08 +020045 * struct clk_rate_request - Structure encoding the clk constraints that
46 * a clock user might require.
47 *
48 * @rate: Requested clock rate. This field will be adjusted by
49 * clock drivers according to hardware capabilities.
50 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090051 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020052 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
53 * requested constraints.
54 * @best_parent_hw: The most appropriate parent clock that fulfills the
55 * requested constraints.
56 *
57 */
58struct clk_rate_request {
59 unsigned long rate;
60 unsigned long min_rate;
61 unsigned long max_rate;
62 unsigned long best_parent_rate;
63 struct clk_hw *best_parent_hw;
64};
65
66/**
Jerome Brunet9fba7382018-06-19 16:41:41 +020067 * struct clk_duty - Struture encoding the duty cycle ratio of a clock
68 *
69 * @num: Numerator of the duty cycle ratio
70 * @den: Denominator of the duty cycle ratio
71 */
72struct clk_duty {
73 unsigned int num;
74 unsigned int den;
75};
76
77/**
Mike Turquetteb24764902012-03-15 23:11:19 -070078 * struct clk_ops - Callback operations for hardware clocks; these are to
79 * be provided by the clock implementation, and will be called by drivers
80 * through the clk_* api.
81 *
82 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020083 * the clock is fully prepared, and it's safe to call clk_enable.
84 * This callback is intended to allow clock implementations to
85 * do any initialisation that may sleep. Called with
86 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070087 *
88 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020089 * undo any work done in the @prepare callback. Called with
90 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070091 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010092 * @is_prepared: Queries the hardware to determine if the clock is prepared.
93 * This function is allowed to sleep. Optional, if this op is not
94 * set then the prepare count will be used.
95 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010096 * @unprepare_unused: Unprepare the clock atomically. Only called from
97 * clk_disable_unused for prepare clocks with special needs.
98 * Called with prepare mutex held. This function may sleep.
99 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700100 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200101 * clock is generating a valid clock signal, usable by consumer
102 * devices. Called with enable_lock held. This function must not
103 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700104 *
105 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200106 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700107 *
Stephen Boyd119c7122012-10-03 23:38:53 -0700108 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200109 * This function must not sleep. Optional, if this op is not
110 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700111 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800112 * @disable_unused: Disable the clock atomically. Only called from
113 * clk_disable_unused for gate clocks with special needs.
114 * Called with enable_lock held. This function must not
115 * sleep.
116 *
Russ Dill8b95d1c2018-09-04 12:19:35 +0530117 * @save_context: Save the context of the clock in prepration for poweroff.
118 *
119 * @restore_context: Restore the context of the clock after a restoration
120 * of power.
121 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700122 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200123 * parent rate is an input parameter. It is up to the caller to
124 * ensure that the prepare_mutex is held across this call.
125 * Returns the calculated rate. Optional, but recommended - if
126 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700127 *
128 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200129 * supported by the clock. The parent rate is an input/output
130 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700131 *
James Hogan71472c02013-07-29 12:25:00 +0100132 * @determine_rate: Given a target rate as input, returns the closest rate
133 * actually supported by the clock, and optionally the parent clock
134 * that should be used to provide the clock rate.
135 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700136 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200137 * possible parents specify a new parent by passing in the index
138 * as a u8 corresponding to the parent in either the .parent_names
139 * or .parents arrays. This function in affect translates an
140 * array index into the value programmed into the hardware.
141 * Returns 0 on success, -EERROR otherwise.
142 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700143 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200144 * return value is a u8 which specifies the index corresponding to
145 * the parent clock. This index can be applied to either the
146 * .parent_names or .parents arrays. In short, this function
147 * translates the parent value read from hardware into an array
148 * index. Currently only called when the clock is initialized by
149 * __clk_init. This callback is mandatory for clocks with
150 * multiple parents. It is optional (and unnecessary) for clocks
151 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700152 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800153 * @set_rate: Change the rate of this clock. The requested rate is specified
154 * by the second argument, which should typically be the return
155 * of .round_rate call. The third argument gives the parent rate
156 * which is likely helpful for most .set_rate implementation.
157 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700158 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800159 * @set_rate_and_parent: Change the rate and the parent of this clock. The
160 * requested rate is specified by the second argument, which
161 * should typically be the return of .round_rate call. The
162 * third argument gives the parent rate which is likely helpful
163 * for most .set_rate_and_parent implementation. The fourth
164 * argument gives the parent index. This callback is optional (and
165 * unnecessary) for clocks with 0 or 1 parents as well as
166 * for clocks that can tolerate switching the rate and the parent
167 * separately via calls to .set_parent and .set_rate.
168 * Returns 0 on success, -EERROR otherwise.
169 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200170 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
171 * is expressed in ppb (parts per billion). The parent accuracy is
172 * an input parameter.
173 * Returns the calculated accuracy. Optional - if this op is not
174 * set then clock accuracy will be initialized to parent accuracy
175 * or 0 (perfect clock) if clock has no parent.
176 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200177 * @get_phase: Queries the hardware to get the current phase of a clock.
178 * Returned values are 0-359 degrees on success, negative
179 * error codes on failure.
180 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800181 * @set_phase: Shift the phase this clock signal in degrees specified
182 * by the second argument. Valid values for degrees are
183 * 0-359. Return 0 on success, otherwise -EERROR.
184 *
Jerome Brunet9fba7382018-06-19 16:41:41 +0200185 * @get_duty_cycle: Queries the hardware to get the current duty cycle ratio
186 * of a clock. Returned values denominator cannot be 0 and must be
187 * superior or equal to the numerator.
188 *
189 * @set_duty_cycle: Apply the duty cycle ratio to this clock signal specified by
190 * the numerator (2nd argurment) and denominator (3rd argument).
191 * Argument must be a valid ratio (denominator > 0
192 * and >= numerator) Return 0 on success, otherwise -EERROR.
193 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200194 * @init: Perform platform-specific initialization magic.
195 * This is not not used by any of the basic clock types.
196 * Please consider other ways of solving initialization problems
197 * before using this callback, as its use is discouraged.
198 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500199 * @debug_init: Set up type-specific debugfs entries for this clock. This
200 * is called once, after the debugfs directory entry for this
201 * clock has been created. The dentry pointer representing that
202 * directory is provided as an argument. Called with
203 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
204 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800205 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700206 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
207 * implementations to split any work between atomic (enable) and sleepable
208 * (prepare) contexts. If enabling a clock requires code that might sleep,
209 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700210 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700211 *
212 * Typically, drivers will call clk_prepare when a clock may be needed later
213 * (eg. when a device is opened), and clk_enable when the clock is actually
214 * required (eg. from an interrupt). Note that clk_prepare MUST have been
215 * called before clk_enable.
216 */
217struct clk_ops {
218 int (*prepare)(struct clk_hw *hw);
219 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100220 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100221 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700222 int (*enable)(struct clk_hw *hw);
223 void (*disable)(struct clk_hw *hw);
224 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800225 void (*disable_unused)(struct clk_hw *hw);
Russ Dill8b95d1c2018-09-04 12:19:35 +0530226 int (*save_context)(struct clk_hw *hw);
227 void (*restore_context)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700228 unsigned long (*recalc_rate)(struct clk_hw *hw,
229 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200230 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
231 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200232 int (*determine_rate)(struct clk_hw *hw,
233 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700234 int (*set_parent)(struct clk_hw *hw, u8 index);
235 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200236 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
237 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800238 int (*set_rate_and_parent)(struct clk_hw *hw,
239 unsigned long rate,
240 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100241 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
242 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200243 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800244 int (*set_phase)(struct clk_hw *hw, int degrees);
Jerome Brunet9fba7382018-06-19 16:41:41 +0200245 int (*get_duty_cycle)(struct clk_hw *hw,
246 struct clk_duty *duty);
247 int (*set_duty_cycle)(struct clk_hw *hw,
248 struct clk_duty *duty);
Mike Turquetteb24764902012-03-15 23:11:19 -0700249 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700250 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700251};
252
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700253/**
254 * struct clk_init_data - holds init data that's common to all clocks and is
255 * shared between the clock provider and the common clock framework.
256 *
257 * @name: clock name
258 * @ops: operations this clock supports
259 * @parent_names: array of string names for all possible parents
260 * @num_parents: number of possible parents
261 * @flags: framework-level hints and quirks
262 */
263struct clk_init_data {
264 const char *name;
265 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200266 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700267 u8 num_parents;
268 unsigned long flags;
269};
270
271/**
272 * struct clk_hw - handle for traversing from a struct clk to its corresponding
273 * hardware-specific structure. struct clk_hw should be declared within struct
274 * clk_foo and then referenced by the struct clk instance that uses struct
275 * clk_foo's clk_ops
276 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100277 * @core: pointer to the struct clk_core instance that points back to this
278 * struct clk_hw instance
279 *
280 * @clk: pointer to the per-user struct clk instance that can be used to call
281 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700282 *
283 * @init: pointer to struct clk_init_data that contains the init data shared
284 * with the common clock framework.
285 */
286struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100287 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700288 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100289 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700290};
291
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700292/*
293 * DOC: Basic clock implementations common to many platforms
294 *
295 * Each basic clock hardware type is comprised of a structure describing the
296 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
297 * unique flags for that hardware type, a registration function and an
298 * alternative macro for static initialization
299 */
300
301/**
302 * struct clk_fixed_rate - fixed-rate clock
303 * @hw: handle between common and hardware-specific interfaces
304 * @fixed_rate: constant frequency of clock
305 */
306struct clk_fixed_rate {
307 struct clk_hw hw;
308 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100309 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700310 u8 flags;
311};
312
Geliang Tang5fd9c052016-01-08 23:51:46 +0800313#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
314
Shawn Guobffad662012-03-27 15:23:23 +0800315extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700316struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
317 const char *parent_name, unsigned long flags,
318 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800319struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
320 const char *parent_name, unsigned long flags,
321 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100322struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
323 const char *name, const char *parent_name, unsigned long flags,
324 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900325void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800326struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
327 const char *name, const char *parent_name, unsigned long flags,
328 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900329void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800330
Grant Likely015ba402012-04-07 21:39:39 -0500331void of_fixed_clk_setup(struct device_node *np);
332
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700333/**
334 * struct clk_gate - gating clock
335 *
336 * @hw: handle between common and hardware-specific interfaces
337 * @reg: register controlling gate
338 * @bit_idx: single bit controlling gate
339 * @flags: hardware-specific flags
340 * @lock: register lock
341 *
342 * Clock which can gate its output. Implements .enable & .disable
343 *
344 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530345 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200346 * enable the clock. Setting this flag does the opposite: setting the bit
347 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800348 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200349 * of this register, and mask of gate bits are in higher 16-bit of this
350 * register. While setting the gate bits, higher 16-bit should also be
351 * updated to indicate changing gate bits.
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200352 * CLK_GATE_BIG_ENDIAN - by default little endian register accesses are used for
353 * the gate register. Setting this flag makes the register accesses big
354 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700355 */
356struct clk_gate {
357 struct clk_hw hw;
358 void __iomem *reg;
359 u8 bit_idx;
360 u8 flags;
361 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700362};
363
Geliang Tang5fd9c052016-01-08 23:51:46 +0800364#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
365
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700366#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800367#define CLK_GATE_HIWORD_MASK BIT(1)
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200368#define CLK_GATE_BIG_ENDIAN BIT(2)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700369
Shawn Guobffad662012-03-27 15:23:23 +0800370extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700371struct clk *clk_register_gate(struct device *dev, const char *name,
372 const char *parent_name, unsigned long flags,
373 void __iomem *reg, u8 bit_idx,
374 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800375struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
376 const char *parent_name, unsigned long flags,
377 void __iomem *reg, u8 bit_idx,
378 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100379void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800380void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200381int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700382
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530383struct clk_div_table {
384 unsigned int val;
385 unsigned int div;
386};
387
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700388/**
389 * struct clk_divider - adjustable divider clock
390 *
391 * @hw: handle between common and hardware-specific interfaces
392 * @reg: register containing the divider
393 * @shift: shift to the divider bit field
394 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530395 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700396 * @lock: register lock
397 *
398 * Clock with an adjustable divider affecting its output frequency. Implements
399 * .recalc_rate, .set_rate and .round_rate
400 *
401 * Flags:
402 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200403 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
404 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700405 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700406 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200407 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700408 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
409 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
410 * Some hardware implementations gracefully handle this case and allow a
411 * zero divisor by not modifying their input clock
412 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800413 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200414 * of this register, and mask of divider bits are in higher 16-bit of this
415 * register. While setting the divider bits, higher 16-bit should also be
416 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100417 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
418 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530419 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
420 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400421 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
422 * except when the value read from the register is zero, the divisor is
423 * 2^width of the field.
Jonas Gorski434d69f2019-04-18 13:12:04 +0200424 * CLK_DIVIDER_BIG_ENDIAN - By default little endian register accesses are used
425 * for the divider register. Setting this flag makes the register accesses
426 * big endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700427 */
428struct clk_divider {
429 struct clk_hw hw;
430 void __iomem *reg;
431 u8 shift;
432 u8 width;
433 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530434 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700435 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700436};
437
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100438#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800439#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
440
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700441#define CLK_DIVIDER_ONE_BASED BIT(0)
442#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700443#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800444#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100445#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530446#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400447#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Jonas Gorski434d69f2019-04-18 13:12:04 +0200448#define CLK_DIVIDER_BIG_ENDIAN BIT(7)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700449
Shawn Guobffad662012-03-27 15:23:23 +0800450extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100451extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800452
453unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
454 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100455 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200456long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
457 unsigned long rate, unsigned long *prate,
458 const struct clk_div_table *table,
459 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100460long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
461 unsigned long rate, unsigned long *prate,
462 const struct clk_div_table *table, u8 width,
463 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800464int divider_get_val(unsigned long rate, unsigned long parent_rate,
465 const struct clk_div_table *table, u8 width,
466 unsigned long flags);
467
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700468struct clk *clk_register_divider(struct device *dev, const char *name,
469 const char *parent_name, unsigned long flags,
470 void __iomem *reg, u8 shift, u8 width,
471 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800472struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
473 const char *parent_name, unsigned long flags,
474 void __iomem *reg, u8 shift, u8 width,
475 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530476struct clk *clk_register_divider_table(struct device *dev, const char *name,
477 const char *parent_name, unsigned long flags,
478 void __iomem *reg, u8 shift, u8 width,
479 u8 clk_divider_flags, const struct clk_div_table *table,
480 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800481struct clk_hw *clk_hw_register_divider_table(struct device *dev,
482 const char *name, const char *parent_name, unsigned long flags,
483 void __iomem *reg, u8 shift, u8 width,
484 u8 clk_divider_flags, const struct clk_div_table *table,
485 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100486void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800487void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700488
489/**
490 * struct clk_mux - multiplexer clock
491 *
492 * @hw: handle between common and hardware-specific interfaces
493 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100494 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700495 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100496 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000497 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700498 * @lock: register lock
499 *
500 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
501 * and .recalc_rate
502 *
503 * Flags:
504 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530505 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800506 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200507 * register, and mask of mux bits are in higher 16-bit of this register.
508 * While setting the mux bits, higher 16-bit should also be updated to
509 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800510 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
511 * frequency.
Jonas Gorski3a727512019-04-18 13:12:08 +0200512 * CLK_MUX_BIG_ENDIAN - By default little endian register accesses are used for
513 * the mux register. Setting this flag makes the register accesses big
514 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700515 */
516struct clk_mux {
517 struct clk_hw hw;
518 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200519 u32 *table;
520 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700521 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700522 u8 flags;
523 spinlock_t *lock;
524};
525
Geliang Tang5fd9c052016-01-08 23:51:46 +0800526#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
527
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700528#define CLK_MUX_INDEX_ONE BIT(0)
529#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800530#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800531#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
532#define CLK_MUX_ROUND_CLOSEST BIT(4)
Jonas Gorski3a727512019-04-18 13:12:08 +0200533#define CLK_MUX_BIG_ENDIAN BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700534
Shawn Guobffad662012-03-27 15:23:23 +0800535extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200536extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200537
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700538struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200539 const char * const *parent_names, u8 num_parents,
540 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700541 void __iomem *reg, u8 shift, u8 width,
542 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800543struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
544 const char * const *parent_names, u8 num_parents,
545 unsigned long flags,
546 void __iomem *reg, u8 shift, u8 width,
547 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700548
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200549struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200550 const char * const *parent_names, u8 num_parents,
551 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200552 void __iomem *reg, u8 shift, u32 mask,
553 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800554struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
555 const char * const *parent_names, u8 num_parents,
556 unsigned long flags,
557 void __iomem *reg, u8 shift, u32 mask,
558 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200559
Jerome Brunet77deb662018-02-14 14:43:34 +0100560int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
561 unsigned int val);
562unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
563
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100564void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800565void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100566
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200567void of_fixed_factor_clk_setup(struct device_node *node);
568
Mike Turquetteb24764902012-03-15 23:11:19 -0700569/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530570 * struct clk_fixed_factor - fixed multiplier and divider clock
571 *
572 * @hw: handle between common and hardware-specific interfaces
573 * @mult: multiplier
574 * @div: divider
575 *
576 * Clock with a fixed multiplier and divider. The output frequency is the
577 * parent clock rate divided by div and multiplied by mult.
578 * Implements .recalc_rate, .set_rate and .round_rate
579 */
580
581struct clk_fixed_factor {
582 struct clk_hw hw;
583 unsigned int mult;
584 unsigned int div;
585};
586
Geliang Tang5fd9c052016-01-08 23:51:46 +0800587#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
588
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100589extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530590struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
591 const char *parent_name, unsigned long flags,
592 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900593void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800594struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
595 const char *name, const char *parent_name, unsigned long flags,
596 unsigned int mult, unsigned int div);
597void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530598
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300599/**
600 * struct clk_fractional_divider - adjustable fractional divider clock
601 *
602 * @hw: handle between common and hardware-specific interfaces
603 * @reg: register containing the divider
604 * @mshift: shift to the numerator bit field
605 * @mwidth: width of the numerator bit field
606 * @nshift: shift to the denominator bit field
607 * @nwidth: width of the denominator bit field
608 * @lock: register lock
609 *
610 * Clock with adjustable fractional divider affecting its output frequency.
A.s. Donge983da22018-11-14 13:01:39 +0000611 *
612 * Flags:
613 * CLK_FRAC_DIVIDER_ZERO_BASED - by default the numerator and denominator
614 * is the value read from the register. If CLK_FRAC_DIVIDER_ZERO_BASED
615 * is set then the numerator and denominator are both the value read
616 * plus one.
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200617 * CLK_FRAC_DIVIDER_BIG_ENDIAN - By default little endian register accesses are
618 * used for the divider register. Setting this flag makes the register
619 * accesses big endian.
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300620 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300621struct clk_fractional_divider {
622 struct clk_hw hw;
623 void __iomem *reg;
624 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300625 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300626 u32 mmask;
627 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300628 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300629 u32 nmask;
630 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200631 void (*approximation)(struct clk_hw *hw,
632 unsigned long rate, unsigned long *parent_rate,
633 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300634 spinlock_t *lock;
635};
636
Geliang Tang5fd9c052016-01-08 23:51:46 +0800637#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
638
A.s. Donge983da22018-11-14 13:01:39 +0000639#define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0)
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200640#define CLK_FRAC_DIVIDER_BIG_ENDIAN BIT(1)
A.s. Donge983da22018-11-14 13:01:39 +0000641
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300642extern const struct clk_ops clk_fractional_divider_ops;
643struct clk *clk_register_fractional_divider(struct device *dev,
644 const char *name, const char *parent_name, unsigned long flags,
645 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
646 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800647struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
648 const char *name, const char *parent_name, unsigned long flags,
649 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
650 u8 clk_divider_flags, spinlock_t *lock);
651void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300652
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200653/**
654 * struct clk_multiplier - adjustable multiplier clock
655 *
656 * @hw: handle between common and hardware-specific interfaces
657 * @reg: register containing the multiplier
658 * @shift: shift to the multiplier bit field
659 * @width: width of the multiplier bit field
660 * @lock: register lock
661 *
662 * Clock with an adjustable multiplier affecting its output frequency.
663 * Implements .recalc_rate, .set_rate and .round_rate
664 *
665 * Flags:
666 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
667 * from the register, with 0 being a valid value effectively
668 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
669 * set, then a null multiplier will be considered as a bypass,
670 * leaving the parent rate unmodified.
671 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
672 * rounded to the closest integer instead of the down one.
Jonas Gorski9427b712019-04-18 13:12:07 +0200673 * CLK_MULTIPLIER_BIG_ENDIAN - By default little endian register accesses are
674 * used for the multiplier register. Setting this flag makes the register
675 * accesses big endian.
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200676 */
677struct clk_multiplier {
678 struct clk_hw hw;
679 void __iomem *reg;
680 u8 shift;
681 u8 width;
682 u8 flags;
683 spinlock_t *lock;
684};
685
Geliang Tang5fd9c052016-01-08 23:51:46 +0800686#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
687
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200688#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
689#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
Jonas Gorski9427b712019-04-18 13:12:07 +0200690#define CLK_MULTIPLIER_BIG_ENDIAN BIT(2)
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200691
692extern const struct clk_ops clk_multiplier_ops;
693
Prashant Gaikwadece70092013-03-20 17:30:34 +0530694/***
695 * struct clk_composite - aggregate clock of mux, divider and gate clocks
696 *
697 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700698 * @mux_hw: handle between composite and hardware-specific mux clock
699 * @rate_hw: handle between composite and hardware-specific rate clock
700 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530701 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700702 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530703 * @gate_ops: clock ops for gate
704 */
705struct clk_composite {
706 struct clk_hw hw;
707 struct clk_ops ops;
708
709 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700710 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530711 struct clk_hw *gate_hw;
712
713 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700714 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530715 const struct clk_ops *gate_ops;
716};
717
Geliang Tang5fd9c052016-01-08 23:51:46 +0800718#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
719
Prashant Gaikwadece70092013-03-20 17:30:34 +0530720struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200721 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530722 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700723 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530724 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
725 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100726void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800727struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
728 const char * const *parent_names, int num_parents,
729 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
730 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
731 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
732 unsigned long flags);
733void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530734
Jyri Sarhac873d142014-09-05 15:21:34 +0300735/***
736 * struct clk_gpio_gate - gpio gated clock
737 *
738 * @hw: handle between common and hardware-specific interfaces
739 * @gpiod: gpio descriptor
740 *
741 * Clock with a gpio control for enabling and disabling the parent clock.
742 * Implements .enable, .disable and .is_enabled
743 */
744
745struct clk_gpio {
746 struct clk_hw hw;
747 struct gpio_desc *gpiod;
748};
749
Geliang Tang5fd9c052016-01-08 23:51:46 +0800750#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
751
Jyri Sarhac873d142014-09-05 15:21:34 +0300752extern const struct clk_ops clk_gpio_gate_ops;
753struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200754 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300755 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800756struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200757 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800758 unsigned long flags);
759void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300760
Sascha Hauerf0948f52012-05-03 15:36:14 +0530761/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200762 * struct clk_gpio_mux - gpio controlled clock multiplexer
763 *
764 * @hw: see struct clk_gpio
765 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
766 *
767 * Clock with a gpio control for selecting the parent clock.
768 * Implements .get_parent, .set_parent and .determine_rate
769 */
770
771extern const struct clk_ops clk_gpio_mux_ops;
772struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200773 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
774 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800775struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200776 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
777 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800778void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200779
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200780/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700781 * clk_register - allocate a new clock, register it and return an opaque cookie
782 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700783 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700784 *
785 * clk_register is the primary interface for populating the clock tree with new
786 * clock nodes. It returns a pointer to the newly allocated struct clk which
787 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700788 * rest of the clock API. In the event of an error clk_register will return an
789 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700790 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700791struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700792struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700793
Stephen Boyd41438042016-02-05 17:02:52 -0800794int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
795int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
796
Mark Brown1df5c932012-04-18 09:07:12 +0100797void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700798void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100799
Stephen Boyd41438042016-02-05 17:02:52 -0800800void clk_hw_unregister(struct clk_hw *hw);
801void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
802
Mike Turquetteb24764902012-03-15 23:11:19 -0700803/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200804const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700805const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700806struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700807unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
808struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
809struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700810 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800811unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700812unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700813unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700814unsigned long clk_hw_get_flags(const struct clk_hw *hw);
Katsuhiro Suzukid13501a2019-02-11 00:38:06 +0900815#define clk_hw_can_set_rate_parent(hw) \
816 (clk_hw_get_flags((hw)) & CLK_SET_RATE_PARENT)
817
Stephen Boyde7df6f62015-08-12 13:04:56 -0700818bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100819bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200820bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700821bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700822struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200823int __clk_mux_determine_rate(struct clk_hw *hw,
824 struct clk_rate_request *req);
825int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
826int __clk_mux_determine_rate_closest(struct clk_hw *hw,
827 struct clk_rate_request *req);
Jerome Brunet4ad69b802018-04-09 15:59:20 +0200828int clk_mux_determine_rate_flags(struct clk_hw *hw,
829 struct clk_rate_request *req,
830 unsigned long flags);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100831void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700832void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
833 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700834
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100835static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
836{
837 dst->clk = src->clk;
838 dst->core = src->core;
839}
840
Maxime Ripard22833a92017-05-17 09:40:30 +0200841static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
842 unsigned long *prate,
843 const struct clk_div_table *table,
844 u8 width, unsigned long flags)
845{
846 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
847 rate, prate, table, width, flags);
848}
849
Jerome Brunetb15ee492018-02-14 14:43:39 +0100850static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
851 unsigned long *prate,
852 const struct clk_div_table *table,
853 u8 width, unsigned long flags,
854 unsigned int val)
855{
856 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
857 rate, prate, table, width, flags,
858 val);
859}
860
Mike Turquetteb24764902012-03-15 23:11:19 -0700861/*
862 * FIXME clock api without lock protection
863 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700864unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700865
Grant Likely766e6a42012-04-09 14:50:06 -0500866struct of_device_id;
867
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200868struct clk_onecell_data {
869 struct clk **clks;
870 unsigned int clk_num;
871};
872
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800873struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900874 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800875 struct clk_hw *hws[];
876};
877
Tero Kristo819b4862013-10-22 11:39:36 +0300878extern struct of_device_id __clk_of_table;
879
Rob Herring54196cc2014-05-08 16:09:24 -0500880#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200881
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200882/*
883 * Use this macro when you have a driver that requires two initialization
884 * routines, one at of_clk_init(), and one at platform device probe
885 */
886#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800887 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200888 { \
889 of_node_clear_flag(np, OF_POPULATED); \
890 fn(np); \
891 } \
892 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
893
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800894#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
895 (&(struct clk_init_data) { \
896 .flags = _flags, \
897 .name = _name, \
898 .parent_names = (const char *[]) { _parent }, \
899 .num_parents = 1, \
900 .ops = _ops, \
901 })
902
903#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
904 (&(struct clk_init_data) { \
905 .flags = _flags, \
906 .name = _name, \
907 .parent_names = _parents, \
908 .num_parents = ARRAY_SIZE(_parents), \
909 .ops = _ops, \
910 })
911
912#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
913 (&(struct clk_init_data) { \
914 .flags = _flags, \
915 .name = _name, \
916 .parent_names = NULL, \
917 .num_parents = 0, \
918 .ops = _ops, \
919 })
920
921#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
922 _div, _mult, _flags) \
923 struct clk_fixed_factor _struct = { \
924 .div = _div, \
925 .mult = _mult, \
926 .hw.init = CLK_HW_INIT(_name, \
927 _parent, \
928 &clk_fixed_factor_ops, \
929 _flags), \
930 }
931
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200932#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500933int of_clk_add_provider(struct device_node *np,
934 struct clk *(*clk_src_get)(struct of_phandle_args *args,
935 void *data),
936 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800937int of_clk_add_hw_provider(struct device_node *np,
938 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
939 void *data),
940 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -0700941int devm_of_clk_add_hw_provider(struct device *dev,
942 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
943 void *data),
944 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500945void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -0700946void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -0500947struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
948 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800949struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
950 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800951struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800952struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
953 void *data);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500954int of_clk_parent_fill(struct device_node *np, const char **parents,
955 unsigned int size);
Lee Jonesd56f8992016-02-11 13:19:11 -0800956int of_clk_detect_critical(struct device_node *np, int index,
957 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500958
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200959#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530960
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200961static inline int of_clk_add_provider(struct device_node *np,
962 struct clk *(*clk_src_get)(struct of_phandle_args *args,
963 void *data),
964 void *data)
965{
966 return 0;
967}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800968static inline int of_clk_add_hw_provider(struct device_node *np,
969 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
970 void *data),
971 void *data)
972{
973 return 0;
974}
Stephen Boydaa795c42017-09-01 16:16:40 -0700975static inline int devm_of_clk_add_hw_provider(struct device *dev,
976 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
977 void *data),
978 void *data)
979{
980 return 0;
981}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100982static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -0700983static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200984static inline struct clk *of_clk_src_simple_get(
985 struct of_phandle_args *clkspec, void *data)
986{
987 return ERR_PTR(-ENOENT);
988}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800989static inline struct clk_hw *
990of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
991{
992 return ERR_PTR(-ENOENT);
993}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200994static inline struct clk *of_clk_src_onecell_get(
995 struct of_phandle_args *clkspec, void *data)
996{
997 return ERR_PTR(-ENOENT);
998}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800999static inline struct clk_hw *
1000of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
1001{
1002 return ERR_PTR(-ENOENT);
1003}
Stephen Boyd679c51c2015-10-26 11:55:34 -07001004static inline int of_clk_parent_fill(struct device_node *np,
1005 const char **parents, unsigned int size)
1006{
1007 return 0;
1008}
Lee Jonesd56f8992016-02-11 13:19:11 -08001009static inline int of_clk_detect_critical(struct device_node *np, int index,
1010 unsigned long *flags)
1011{
1012 return 0;
1013}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001014#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02001015
1016/*
1017 * wrap access to peripherals in accessor routines
1018 * for improved portability across platforms
1019 */
1020
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +01001021#if IS_ENABLED(CONFIG_PPC)
1022
1023static inline u32 clk_readl(u32 __iomem *reg)
1024{
1025 return ioread32be(reg);
1026}
1027
1028static inline void clk_writel(u32 val, u32 __iomem *reg)
1029{
1030 iowrite32be(val, reg);
1031}
1032
1033#else /* platform dependent I/O accessors */
1034
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02001035static inline u32 clk_readl(u32 __iomem *reg)
1036{
1037 return readl(reg);
1038}
1039
1040static inline void clk_writel(u32 val, u32 __iomem *reg)
1041{
1042 writel(val, reg);
1043}
1044
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +01001045#endif /* platform dependent I/O accessors */
1046
Keerthy43536542018-09-04 12:19:36 +05301047void clk_gate_restore_context(struct clk_hw *hw);
1048
Mike Turquetteb24764902012-03-15 23:11:19 -07001049#endif /* CONFIG_COMMON_CLK */
1050#endif /* CLK_PROVIDER_H */