blob: cc968eae6c36d77ea73c6055037758d1490833f2 [file] [log] [blame]
Marc Zyngier021f6532014-06-30 16:01:31 +01001/*
Marc Zyngier0edc23e2016-12-19 17:01:52 +00002 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
Marc Zyngier021f6532014-06-30 16:01:31 +01003 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Julien Grall68628bb2016-04-11 16:32:55 +010018#define pr_fmt(fmt) "GICv3: " fmt
19
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010020#include <linux/acpi.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010021#include <linux/cpu.h>
Sudeep Holla3708d522014-08-26 16:03:35 +010022#include <linux/cpu_pm.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010023#include <linux/delay.h>
24#include <linux/interrupt.h>
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010025#include <linux/irqdomain.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010026#include <linux/of.h>
27#include <linux/of_address.h>
28#include <linux/of_irq.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
31
Joel Porquet41a83e062015-07-07 17:11:46 -040032#include <linux/irqchip.h>
Julien Grall1839e572016-04-11 16:32:57 +010033#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010034#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngiere3825ba2016-04-11 09:57:54 +010035#include <linux/irqchip/irq-partition-percpu.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010036
37#include <asm/cputype.h>
38#include <asm/exception.h>
39#include <asm/smp_plat.h>
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010040#include <asm/virt.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010041
42#include "irq-gic-common.h"
Marc Zyngier021f6532014-06-30 16:01:31 +010043
Marc Zyngierf5c14342014-11-24 14:35:10 +000044struct redist_region {
45 void __iomem *redist_base;
46 phys_addr_t phys_base;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +010047 bool single_redist;
Marc Zyngierf5c14342014-11-24 14:35:10 +000048};
49
Marc Zyngier021f6532014-06-30 16:01:31 +010050struct gic_chip_data {
Marc Zyngiere3825ba2016-04-11 09:57:54 +010051 struct fwnode_handle *fwnode;
Marc Zyngier021f6532014-06-30 16:01:31 +010052 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +000053 struct redist_region *redist_regions;
54 struct rdists rdists;
Marc Zyngier021f6532014-06-30 16:01:31 +010055 struct irq_domain *domain;
56 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +000057 u32 nr_redist_regions;
Marc Zyngier021f6532014-06-30 16:01:31 +010058 unsigned int irq_nr;
Marc Zyngiere3825ba2016-04-11 09:57:54 +010059 struct partition_desc *ppi_descs[16];
Marc Zyngier021f6532014-06-30 16:01:31 +010060};
61
62static struct gic_chip_data gic_data __read_mostly;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010063static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
Marc Zyngier021f6532014-06-30 16:01:31 +010064
Julien Grall1839e572016-04-11 16:32:57 +010065static struct gic_kvm_info gic_v3_kvm_info;
66
Marc Zyngierf5c14342014-11-24 14:35:10 +000067#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
68#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngier021f6532014-06-30 16:01:31 +010069#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
70
71/* Our default, arbitrary priority value. Linux only uses one anyway. */
72#define DEFAULT_PMR_VALUE 0xf0
73
74static inline unsigned int gic_irq(struct irq_data *d)
75{
76 return d->hwirq;
77}
78
79static inline int gic_irq_in_rdist(struct irq_data *d)
80{
81 return gic_irq(d) < 32;
82}
83
84static inline void __iomem *gic_dist_base(struct irq_data *d)
85{
86 if (gic_irq_in_rdist(d)) /* SGI+PPI -> SGI_base for this CPU */
87 return gic_data_rdist_sgi_base();
88
89 if (d->hwirq <= 1023) /* SPI -> dist_base */
90 return gic_data.dist_base;
91
Marc Zyngier021f6532014-06-30 16:01:31 +010092 return NULL;
93}
94
95static void gic_do_wait_for_rwp(void __iomem *base)
96{
97 u32 count = 1000000; /* 1s! */
98
99 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) {
100 count--;
101 if (!count) {
102 pr_err_ratelimited("RWP timeout, gone fishing\n");
103 return;
104 }
105 cpu_relax();
106 udelay(1);
107 };
108}
109
110/* Wait for completion of a distributor change */
111static void gic_dist_wait_for_rwp(void)
112{
113 gic_do_wait_for_rwp(gic_data.dist_base);
114}
115
116/* Wait for completion of a redistributor change */
117static void gic_redist_wait_for_rwp(void)
118{
119 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
120}
121
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100122#ifdef CONFIG_ARM64
Robert Richter6d4e11c2015-09-21 22:58:35 +0200123
124static u64 __maybe_unused gic_read_iar(void)
125{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000126 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
Robert Richter6d4e11c2015-09-21 22:58:35 +0200127 return gic_read_iar_cavium_thunderx();
128 else
129 return gic_read_iar_common();
130}
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100131#endif
Marc Zyngier021f6532014-06-30 16:01:31 +0100132
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100133static void gic_enable_redist(bool enable)
Marc Zyngier021f6532014-06-30 16:01:31 +0100134{
135 void __iomem *rbase;
136 u32 count = 1000000; /* 1s! */
137 u32 val;
138
139 rbase = gic_data_rdist_rd_base();
140
Marc Zyngier021f6532014-06-30 16:01:31 +0100141 val = readl_relaxed(rbase + GICR_WAKER);
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100142 if (enable)
143 /* Wake up this CPU redistributor */
144 val &= ~GICR_WAKER_ProcessorSleep;
145 else
146 val |= GICR_WAKER_ProcessorSleep;
Marc Zyngier021f6532014-06-30 16:01:31 +0100147 writel_relaxed(val, rbase + GICR_WAKER);
148
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100149 if (!enable) { /* Check that GICR_WAKER is writeable */
150 val = readl_relaxed(rbase + GICR_WAKER);
151 if (!(val & GICR_WAKER_ProcessorSleep))
152 return; /* No PM support in this redistributor */
153 }
154
Dan Carpenterd102eb52016-10-14 10:26:21 +0300155 while (--count) {
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100156 val = readl_relaxed(rbase + GICR_WAKER);
Andrew Jonescf1d9d12016-05-11 21:23:17 +0200157 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100158 break;
Marc Zyngier021f6532014-06-30 16:01:31 +0100159 cpu_relax();
160 udelay(1);
161 };
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100162 if (!count)
163 pr_err_ratelimited("redistributor failed to %s...\n",
164 enable ? "wakeup" : "sleep");
Marc Zyngier021f6532014-06-30 16:01:31 +0100165}
166
167/*
168 * Routines to disable, enable, EOI and route interrupts
169 */
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000170static int gic_peek_irq(struct irq_data *d, u32 offset)
171{
172 u32 mask = 1 << (gic_irq(d) % 32);
173 void __iomem *base;
174
175 if (gic_irq_in_rdist(d))
176 base = gic_data_rdist_sgi_base();
177 else
178 base = gic_data.dist_base;
179
180 return !!(readl_relaxed(base + offset + (gic_irq(d) / 32) * 4) & mask);
181}
182
Marc Zyngier021f6532014-06-30 16:01:31 +0100183static void gic_poke_irq(struct irq_data *d, u32 offset)
184{
185 u32 mask = 1 << (gic_irq(d) % 32);
186 void (*rwp_wait)(void);
187 void __iomem *base;
188
189 if (gic_irq_in_rdist(d)) {
190 base = gic_data_rdist_sgi_base();
191 rwp_wait = gic_redist_wait_for_rwp;
192 } else {
193 base = gic_data.dist_base;
194 rwp_wait = gic_dist_wait_for_rwp;
195 }
196
197 writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4);
198 rwp_wait();
199}
200
Marc Zyngier021f6532014-06-30 16:01:31 +0100201static void gic_mask_irq(struct irq_data *d)
202{
203 gic_poke_irq(d, GICD_ICENABLER);
204}
205
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100206static void gic_eoimode1_mask_irq(struct irq_data *d)
207{
208 gic_mask_irq(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100209 /*
210 * When masking a forwarded interrupt, make sure it is
211 * deactivated as well.
212 *
213 * This ensures that an interrupt that is getting
214 * disabled/masked will not get "stuck", because there is
215 * noone to deactivate it (guest is being terminated).
216 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200217 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier530bf352015-08-26 17:00:43 +0100218 gic_poke_irq(d, GICD_ICACTIVER);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100219}
220
Marc Zyngier021f6532014-06-30 16:01:31 +0100221static void gic_unmask_irq(struct irq_data *d)
222{
223 gic_poke_irq(d, GICD_ISENABLER);
224}
225
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000226static int gic_irq_set_irqchip_state(struct irq_data *d,
227 enum irqchip_irq_state which, bool val)
228{
229 u32 reg;
230
231 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
232 return -EINVAL;
233
234 switch (which) {
235 case IRQCHIP_STATE_PENDING:
236 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
237 break;
238
239 case IRQCHIP_STATE_ACTIVE:
240 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
241 break;
242
243 case IRQCHIP_STATE_MASKED:
244 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
245 break;
246
247 default:
248 return -EINVAL;
249 }
250
251 gic_poke_irq(d, reg);
252 return 0;
253}
254
255static int gic_irq_get_irqchip_state(struct irq_data *d,
256 enum irqchip_irq_state which, bool *val)
257{
258 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
259 return -EINVAL;
260
261 switch (which) {
262 case IRQCHIP_STATE_PENDING:
263 *val = gic_peek_irq(d, GICD_ISPENDR);
264 break;
265
266 case IRQCHIP_STATE_ACTIVE:
267 *val = gic_peek_irq(d, GICD_ISACTIVER);
268 break;
269
270 case IRQCHIP_STATE_MASKED:
271 *val = !gic_peek_irq(d, GICD_ISENABLER);
272 break;
273
274 default:
275 return -EINVAL;
276 }
277
278 return 0;
279}
280
Marc Zyngier021f6532014-06-30 16:01:31 +0100281static void gic_eoi_irq(struct irq_data *d)
282{
283 gic_write_eoir(gic_irq(d));
284}
285
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100286static void gic_eoimode1_eoi_irq(struct irq_data *d)
287{
288 /*
Marc Zyngier530bf352015-08-26 17:00:43 +0100289 * No need to deactivate an LPI, or an interrupt that
290 * is is getting forwarded to a vcpu.
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100291 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200292 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100293 return;
294 gic_write_dir(gic_irq(d));
295}
296
Marc Zyngier021f6532014-06-30 16:01:31 +0100297static int gic_set_type(struct irq_data *d, unsigned int type)
298{
299 unsigned int irq = gic_irq(d);
300 void (*rwp_wait)(void);
301 void __iomem *base;
302
303 /* Interrupt configuration for SGIs can't be changed */
304 if (irq < 16)
305 return -EINVAL;
306
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000307 /* SPIs have restrictions on the supported types */
308 if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
309 type != IRQ_TYPE_EDGE_RISING)
Marc Zyngier021f6532014-06-30 16:01:31 +0100310 return -EINVAL;
311
312 if (gic_irq_in_rdist(d)) {
313 base = gic_data_rdist_sgi_base();
314 rwp_wait = gic_redist_wait_for_rwp;
315 } else {
316 base = gic_data.dist_base;
317 rwp_wait = gic_dist_wait_for_rwp;
318 }
319
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000320 return gic_configure_irq(irq, type, base, rwp_wait);
Marc Zyngier021f6532014-06-30 16:01:31 +0100321}
322
Marc Zyngier530bf352015-08-26 17:00:43 +0100323static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
324{
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200325 if (vcpu)
326 irqd_set_forwarded_to_vcpu(d);
327 else
328 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100329 return 0;
330}
331
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100332static u64 gic_mpidr_to_affinity(unsigned long mpidr)
Marc Zyngier021f6532014-06-30 16:01:31 +0100333{
334 u64 aff;
335
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100336 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
Marc Zyngier021f6532014-06-30 16:01:31 +0100337 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
338 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
339 MPIDR_AFFINITY_LEVEL(mpidr, 0));
340
341 return aff;
342}
343
344static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
345{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100346 u32 irqnr;
Marc Zyngier021f6532014-06-30 16:01:31 +0100347
348 do {
349 irqnr = gic_read_iar();
350
Marc Zyngierda33f312014-11-24 14:35:18 +0000351 if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) {
Marc Zyngierebc6de02014-08-26 11:03:33 +0100352 int err;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100353
354 if (static_key_true(&supports_deactivate))
355 gic_write_eoir(irqnr);
356
Marc Zyngierebc6de02014-08-26 11:03:33 +0100357 err = handle_domain_irq(gic_data.domain, irqnr, regs);
358 if (err) {
Marc Zyngierda33f312014-11-24 14:35:18 +0000359 WARN_ONCE(true, "Unexpected interrupt received!\n");
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100360 if (static_key_true(&supports_deactivate)) {
361 if (irqnr < 8192)
362 gic_write_dir(irqnr);
363 } else {
364 gic_write_eoir(irqnr);
365 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100366 }
Marc Zyngierebc6de02014-08-26 11:03:33 +0100367 continue;
Marc Zyngier021f6532014-06-30 16:01:31 +0100368 }
369 if (irqnr < 16) {
370 gic_write_eoir(irqnr);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100371 if (static_key_true(&supports_deactivate))
372 gic_write_dir(irqnr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100373#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100374 /*
375 * Unlike GICv2, we don't need an smp_rmb() here.
376 * The control dependency from gic_read_iar to
377 * the ISB in gic_write_eoir is enough to ensure
378 * that any shared data read by handle_IPI will
379 * be read after the ACK.
380 */
Marc Zyngier021f6532014-06-30 16:01:31 +0100381 handle_IPI(irqnr, regs);
382#else
383 WARN_ONCE(true, "Unexpected SGI received!\n");
384#endif
385 continue;
386 }
387 } while (irqnr != ICC_IAR1_EL1_SPURIOUS);
388}
389
390static void __init gic_dist_init(void)
391{
392 unsigned int i;
393 u64 affinity;
394 void __iomem *base = gic_data.dist_base;
395
396 /* Disable the distributor */
397 writel_relaxed(0, base + GICD_CTLR);
398 gic_dist_wait_for_rwp();
399
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100400 /*
401 * Configure SPIs as non-secure Group-1. This will only matter
402 * if the GIC only has a single security state. This will not
403 * do the right thing if the kernel is running in secure mode,
404 * but that's not the intended use case anyway.
405 */
406 for (i = 32; i < gic_data.irq_nr; i += 32)
407 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
408
Marc Zyngier021f6532014-06-30 16:01:31 +0100409 gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp);
410
411 /* Enable distributor with ARE, Group1 */
412 writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
413 base + GICD_CTLR);
414
415 /*
416 * Set all global interrupts to the boot CPU only. ARE must be
417 * enabled.
418 */
419 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
420 for (i = 32; i < gic_data.irq_nr; i++)
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100421 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
Marc Zyngier021f6532014-06-30 16:01:31 +0100422}
423
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000424static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
Marc Zyngier021f6532014-06-30 16:01:31 +0100425{
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000426 int ret = -ENODEV;
Marc Zyngier021f6532014-06-30 16:01:31 +0100427 int i;
428
Marc Zyngierf5c14342014-11-24 14:35:10 +0000429 for (i = 0; i < gic_data.nr_redist_regions; i++) {
430 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000431 u64 typer;
Marc Zyngier021f6532014-06-30 16:01:31 +0100432 u32 reg;
433
434 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
435 if (reg != GIC_PIDR2_ARCH_GICv3 &&
436 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
437 pr_warn("No redistributor present @%p\n", ptr);
438 break;
439 }
440
441 do {
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100442 typer = gic_read_typer(ptr + GICR_TYPER);
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000443 ret = fn(gic_data.redist_regions + i, ptr);
444 if (!ret)
Marc Zyngier021f6532014-06-30 16:01:31 +0100445 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +0100446
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +0100447 if (gic_data.redist_regions[i].single_redist)
448 break;
449
Marc Zyngier021f6532014-06-30 16:01:31 +0100450 if (gic_data.redist_stride) {
451 ptr += gic_data.redist_stride;
452 } else {
453 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
454 if (typer & GICR_TYPER_VLPIS)
455 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
456 }
457 } while (!(typer & GICR_TYPER_LAST));
458 }
459
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000460 return ret ? -ENODEV : 0;
461}
462
463static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
464{
465 unsigned long mpidr = cpu_logical_map(smp_processor_id());
466 u64 typer;
467 u32 aff;
468
469 /*
470 * Convert affinity to a 32bit value that can be matched to
471 * GICR_TYPER bits [63:32].
472 */
473 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
474 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
475 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
476 MPIDR_AFFINITY_LEVEL(mpidr, 0));
477
478 typer = gic_read_typer(ptr + GICR_TYPER);
479 if ((typer >> 32) == aff) {
480 u64 offset = ptr - region->redist_base;
481 gic_data_rdist_rd_base() = ptr;
482 gic_data_rdist()->phys_base = region->phys_base + offset;
483
484 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
485 smp_processor_id(), mpidr,
486 (int)(region - gic_data.redist_regions),
487 &gic_data_rdist()->phys_base);
488 return 0;
489 }
490
491 /* Try next one */
492 return 1;
493}
494
495static int gic_populate_rdist(void)
496{
497 if (gic_iterate_rdists(__gic_populate_rdist) == 0)
498 return 0;
499
Marc Zyngier021f6532014-06-30 16:01:31 +0100500 /* We couldn't even deal with ourselves... */
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100501 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
Marc Zyngier0d94ded2016-12-19 17:00:38 +0000502 smp_processor_id(),
503 (unsigned long)cpu_logical_map(smp_processor_id()));
Marc Zyngier021f6532014-06-30 16:01:31 +0100504 return -ENODEV;
505}
506
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000507static int __gic_update_vlpi_properties(struct redist_region *region,
508 void __iomem *ptr)
509{
510 u64 typer = gic_read_typer(ptr + GICR_TYPER);
511 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
512 gic_data.rdists.has_direct_lpi &= !!(typer & GICR_TYPER_DirectLPIS);
513
514 return 1;
515}
516
517static void gic_update_vlpi_properties(void)
518{
519 gic_iterate_rdists(__gic_update_vlpi_properties);
520 pr_info("%sVLPI support, %sdirect LPI support\n",
521 !gic_data.rdists.has_vlpis ? "no " : "",
522 !gic_data.rdists.has_direct_lpi ? "no " : "");
523}
524
Sudeep Holla3708d522014-08-26 16:03:35 +0100525static void gic_cpu_sys_reg_init(void)
Marc Zyngier021f6532014-06-30 16:01:31 +0100526{
Marc Zyngier7cabd002015-09-30 11:48:01 +0100527 /*
528 * Need to check that the SRE bit has actually been set. If
529 * not, it means that SRE is disabled at EL2. We're going to
530 * die painfully, and there is nothing we can do about it.
531 *
532 * Kindly inform the luser.
533 */
534 if (!gic_enable_sre())
535 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
Marc Zyngier021f6532014-06-30 16:01:31 +0100536
537 /* Set priority mask register */
538 gic_write_pmr(DEFAULT_PMR_VALUE);
539
Daniel Thompson91ef8442016-08-19 17:13:09 +0100540 /*
541 * Some firmwares hand over to the kernel with the BPR changed from
542 * its reset value (and with a value large enough to prevent
543 * any pre-emptive interrupts from working at all). Writing a zero
544 * to BPR restores is reset value.
545 */
546 gic_write_bpr1(0);
547
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100548 if (static_key_true(&supports_deactivate)) {
549 /* EOI drops priority only (mode 1) */
550 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
551 } else {
552 /* EOI deactivates interrupt too (mode 0) */
553 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
554 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100555
556 /* ... and let's hit the road... */
557 gic_write_grpen1(1);
558}
559
Marc Zyngierda33f312014-11-24 14:35:18 +0000560static int gic_dist_supports_lpis(void)
561{
562 return !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS);
563}
564
Marc Zyngier021f6532014-06-30 16:01:31 +0100565static void gic_cpu_init(void)
566{
567 void __iomem *rbase;
568
569 /* Register ourselves with the rest of the world */
570 if (gic_populate_rdist())
571 return;
572
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100573 gic_enable_redist(true);
Marc Zyngier021f6532014-06-30 16:01:31 +0100574
575 rbase = gic_data_rdist_sgi_base();
576
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100577 /* Configure SGIs/PPIs as non-secure Group-1 */
578 writel_relaxed(~0, rbase + GICR_IGROUPR0);
579
Marc Zyngier021f6532014-06-30 16:01:31 +0100580 gic_cpu_config(rbase, gic_redist_wait_for_rwp);
581
Marc Zyngierda33f312014-11-24 14:35:18 +0000582 /* Give LPIs a spin */
583 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
584 its_cpu_init();
585
Sudeep Holla3708d522014-08-26 16:03:35 +0100586 /* initialise system registers */
587 gic_cpu_sys_reg_init();
Marc Zyngier021f6532014-06-30 16:01:31 +0100588}
589
590#ifdef CONFIG_SMP
Marc Zyngier021f6532014-06-30 16:01:31 +0100591
Richard Cochran6670a6d2016-07-13 17:16:05 +0000592static int gic_starting_cpu(unsigned int cpu)
593{
594 gic_cpu_init();
595 return 0;
596}
Marc Zyngier021f6532014-06-30 16:01:31 +0100597
598static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100599 unsigned long cluster_id)
Marc Zyngier021f6532014-06-30 16:01:31 +0100600{
James Morse727653d2016-09-19 18:29:15 +0100601 int next_cpu, cpu = *base_cpu;
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100602 unsigned long mpidr = cpu_logical_map(cpu);
Marc Zyngier021f6532014-06-30 16:01:31 +0100603 u16 tlist = 0;
604
605 while (cpu < nr_cpu_ids) {
606 /*
607 * If we ever get a cluster of more than 16 CPUs, just
608 * scream and skip that CPU.
609 */
610 if (WARN_ON((mpidr & 0xff) >= 16))
611 goto out;
612
613 tlist |= 1 << (mpidr & 0xf);
614
James Morse727653d2016-09-19 18:29:15 +0100615 next_cpu = cpumask_next(cpu, mask);
616 if (next_cpu >= nr_cpu_ids)
Marc Zyngier021f6532014-06-30 16:01:31 +0100617 goto out;
James Morse727653d2016-09-19 18:29:15 +0100618 cpu = next_cpu;
Marc Zyngier021f6532014-06-30 16:01:31 +0100619
620 mpidr = cpu_logical_map(cpu);
621
622 if (cluster_id != (mpidr & ~0xffUL)) {
623 cpu--;
624 goto out;
625 }
626 }
627out:
628 *base_cpu = cpu;
629 return tlist;
630}
631
Andre Przywara7e580272014-11-12 13:46:06 +0000632#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
633 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
634 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
635
Marc Zyngier021f6532014-06-30 16:01:31 +0100636static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
637{
638 u64 val;
639
Andre Przywara7e580272014-11-12 13:46:06 +0000640 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
641 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
642 irq << ICC_SGI1R_SGI_ID_SHIFT |
643 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
644 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
Marc Zyngier021f6532014-06-30 16:01:31 +0100645
646 pr_debug("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
647 gic_write_sgi1r(val);
648}
649
650static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
651{
652 int cpu;
653
654 if (WARN_ON(irq >= 16))
655 return;
656
657 /*
658 * Ensure that stores to Normal memory are visible to the
659 * other CPUs before issuing the IPI.
660 */
661 smp_wmb();
662
Rusty Russellf9b531f2015-03-05 10:49:16 +1030663 for_each_cpu(cpu, mask) {
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100664 unsigned long cluster_id = cpu_logical_map(cpu) & ~0xffUL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100665 u16 tlist;
666
667 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
668 gic_send_sgi(cluster_id, tlist, irq);
669 }
670
671 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
672 isb();
673}
674
675static void gic_smp_init(void)
676{
677 set_smp_cross_call(gic_raise_softirq);
Thomas Gleixner6896bcd2016-12-21 20:19:56 +0100678 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100679 "irqchip/arm/gicv3:starting",
680 gic_starting_cpu, NULL);
Marc Zyngier021f6532014-06-30 16:01:31 +0100681}
682
683static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
684 bool force)
685{
686 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
687 void __iomem *reg;
688 int enabled;
689 u64 val;
690
Suzuki K Poulose866d7c12017-06-30 10:58:28 +0100691 if (cpu >= nr_cpu_ids)
692 return -EINVAL;
693
Marc Zyngier021f6532014-06-30 16:01:31 +0100694 if (gic_irq_in_rdist(d))
695 return -EINVAL;
696
697 /* If interrupt was enabled, disable it first */
698 enabled = gic_peek_irq(d, GICD_ISENABLER);
699 if (enabled)
700 gic_mask_irq(d);
701
702 reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8);
703 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
704
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100705 gic_write_irouter(val, reg);
Marc Zyngier021f6532014-06-30 16:01:31 +0100706
707 /*
708 * If the interrupt was enabled, enabled it again. Otherwise,
709 * just wait for the distributor to have digested our changes.
710 */
711 if (enabled)
712 gic_unmask_irq(d);
713 else
714 gic_dist_wait_for_rwp();
715
Antoine Tenart0fc6fa22016-02-19 16:22:43 +0100716 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier021f6532014-06-30 16:01:31 +0100717}
718#else
719#define gic_set_affinity NULL
720#define gic_smp_init() do { } while(0)
721#endif
722
Sudeep Holla3708d522014-08-26 16:03:35 +0100723#ifdef CONFIG_CPU_PM
Sudeep Hollaccd94322016-08-17 13:49:19 +0100724/* Check whether it's single security state view */
725static bool gic_dist_security_disabled(void)
726{
727 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
728}
729
Sudeep Holla3708d522014-08-26 16:03:35 +0100730static int gic_cpu_pm_notifier(struct notifier_block *self,
731 unsigned long cmd, void *v)
732{
733 if (cmd == CPU_PM_EXIT) {
Sudeep Hollaccd94322016-08-17 13:49:19 +0100734 if (gic_dist_security_disabled())
735 gic_enable_redist(true);
Sudeep Holla3708d522014-08-26 16:03:35 +0100736 gic_cpu_sys_reg_init();
Sudeep Hollaccd94322016-08-17 13:49:19 +0100737 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
Sudeep Holla3708d522014-08-26 16:03:35 +0100738 gic_write_grpen1(0);
739 gic_enable_redist(false);
740 }
741 return NOTIFY_OK;
742}
743
744static struct notifier_block gic_cpu_pm_notifier_block = {
745 .notifier_call = gic_cpu_pm_notifier,
746};
747
748static void gic_cpu_pm_init(void)
749{
750 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
751}
752
753#else
754static inline void gic_cpu_pm_init(void) { }
755#endif /* CONFIG_CPU_PM */
756
Marc Zyngier021f6532014-06-30 16:01:31 +0100757static struct irq_chip gic_chip = {
758 .name = "GICv3",
759 .irq_mask = gic_mask_irq,
760 .irq_unmask = gic_unmask_irq,
761 .irq_eoi = gic_eoi_irq,
762 .irq_set_type = gic_set_type,
763 .irq_set_affinity = gic_set_affinity,
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000764 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
765 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Holla55963c92015-06-05 11:59:57 +0100766 .flags = IRQCHIP_SET_TYPE_MASKED,
Marc Zyngier021f6532014-06-30 16:01:31 +0100767};
768
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100769static struct irq_chip gic_eoimode1_chip = {
770 .name = "GICv3",
771 .irq_mask = gic_eoimode1_mask_irq,
772 .irq_unmask = gic_unmask_irq,
773 .irq_eoi = gic_eoimode1_eoi_irq,
774 .irq_set_type = gic_set_type,
775 .irq_set_affinity = gic_set_affinity,
776 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
777 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier530bf352015-08-26 17:00:43 +0100778 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100779 .flags = IRQCHIP_SET_TYPE_MASKED,
780};
781
Marc Zyngierda33f312014-11-24 14:35:18 +0000782#define GIC_ID_NR (1U << gic_data.rdists.id_bits)
783
Marc Zyngier021f6532014-06-30 16:01:31 +0100784static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
785 irq_hw_number_t hw)
786{
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100787 struct irq_chip *chip = &gic_chip;
788
789 if (static_key_true(&supports_deactivate))
790 chip = &gic_eoimode1_chip;
791
Marc Zyngier021f6532014-06-30 16:01:31 +0100792 /* SGIs are private to the core kernel */
793 if (hw < 16)
794 return -EPERM;
Marc Zyngierda33f312014-11-24 14:35:18 +0000795 /* Nothing here */
796 if (hw >= gic_data.irq_nr && hw < 8192)
797 return -EPERM;
798 /* Off limits */
799 if (hw >= GIC_ID_NR)
800 return -EPERM;
801
Marc Zyngier021f6532014-06-30 16:01:31 +0100802 /* PPIs */
803 if (hw < 32) {
804 irq_set_percpu_devid(irq);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100805 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000806 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500807 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Marc Zyngier021f6532014-06-30 16:01:31 +0100808 }
809 /* SPIs */
810 if (hw >= 32 && hw < gic_data.irq_nr) {
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100811 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000812 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500813 irq_set_probe(irq);
Marc Zyngier021f6532014-06-30 16:01:31 +0100814 }
Marc Zyngierda33f312014-11-24 14:35:18 +0000815 /* LPIs */
816 if (hw >= 8192 && hw < GIC_ID_NR) {
817 if (!gic_dist_supports_lpis())
818 return -EPERM;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100819 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngierda33f312014-11-24 14:35:18 +0000820 handle_fasteoi_irq, NULL, NULL);
Marc Zyngierda33f312014-11-24 14:35:18 +0000821 }
822
Marc Zyngier021f6532014-06-30 16:01:31 +0100823 return 0;
824}
825
Marc Zyngierf833f572015-10-13 12:51:33 +0100826static int gic_irq_domain_translate(struct irq_domain *d,
827 struct irq_fwspec *fwspec,
828 unsigned long *hwirq,
829 unsigned int *type)
Marc Zyngier021f6532014-06-30 16:01:31 +0100830{
Marc Zyngierf833f572015-10-13 12:51:33 +0100831 if (is_of_node(fwspec->fwnode)) {
832 if (fwspec->param_count < 3)
833 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100834
Marc Zyngierdb8c70e2015-10-14 12:27:16 +0100835 switch (fwspec->param[0]) {
836 case 0: /* SPI */
837 *hwirq = fwspec->param[1] + 32;
838 break;
839 case 1: /* PPI */
840 *hwirq = fwspec->param[1] + 16;
841 break;
842 case GIC_IRQ_TYPE_LPI: /* LPI */
843 *hwirq = fwspec->param[1];
844 break;
845 default:
846 return -EINVAL;
847 }
Marc Zyngierf833f572015-10-13 12:51:33 +0100848
849 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
850 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +0100851 }
852
Tomasz Nowickiffa7d612016-01-19 14:11:15 +0100853 if (is_fwnode_irqchip(fwspec->fwnode)) {
854 if(fwspec->param_count != 2)
855 return -EINVAL;
856
857 *hwirq = fwspec->param[0];
858 *type = fwspec->param[1];
859 return 0;
860 }
861
Marc Zyngierf833f572015-10-13 12:51:33 +0100862 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100863}
864
Marc Zyngier443acc42014-11-24 14:35:09 +0000865static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
866 unsigned int nr_irqs, void *arg)
867{
868 int i, ret;
869 irq_hw_number_t hwirq;
870 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +0100871 struct irq_fwspec *fwspec = arg;
Marc Zyngier443acc42014-11-24 14:35:09 +0000872
Marc Zyngierf833f572015-10-13 12:51:33 +0100873 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Marc Zyngier443acc42014-11-24 14:35:09 +0000874 if (ret)
875 return ret;
876
877 for (i = 0; i < nr_irqs; i++)
878 gic_irq_domain_map(domain, virq + i, hwirq + i);
879
880 return 0;
881}
882
883static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
884 unsigned int nr_irqs)
885{
886 int i;
887
888 for (i = 0; i < nr_irqs; i++) {
889 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
890 irq_set_handler(virq + i, NULL);
891 irq_domain_reset_irq_data(d);
892 }
893}
894
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100895static int gic_irq_domain_select(struct irq_domain *d,
896 struct irq_fwspec *fwspec,
897 enum irq_domain_bus_token bus_token)
898{
899 /* Not for us */
900 if (fwspec->fwnode != d->fwnode)
901 return 0;
902
903 /* If this is not DT, then we have a single domain */
904 if (!is_of_node(fwspec->fwnode))
905 return 1;
906
907 /*
908 * If this is a PPI and we have a 4th (non-null) parameter,
909 * then we need to match the partition domain.
910 */
911 if (fwspec->param_count >= 4 &&
912 fwspec->param[0] == 1 && fwspec->param[3] != 0)
913 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
914
915 return d == gic_data.domain;
916}
917
Marc Zyngier021f6532014-06-30 16:01:31 +0100918static const struct irq_domain_ops gic_irq_domain_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +0100919 .translate = gic_irq_domain_translate,
Marc Zyngier443acc42014-11-24 14:35:09 +0000920 .alloc = gic_irq_domain_alloc,
921 .free = gic_irq_domain_free,
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100922 .select = gic_irq_domain_select,
923};
924
925static int partition_domain_translate(struct irq_domain *d,
926 struct irq_fwspec *fwspec,
927 unsigned long *hwirq,
928 unsigned int *type)
929{
930 struct device_node *np;
931 int ret;
932
933 np = of_find_node_by_phandle(fwspec->param[3]);
934 if (WARN_ON(!np))
935 return -EINVAL;
936
937 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
938 of_node_to_fwnode(np));
939 if (ret < 0)
940 return ret;
941
942 *hwirq = ret;
943 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
944
945 return 0;
946}
947
948static const struct irq_domain_ops partition_domain_ops = {
949 .translate = partition_domain_translate,
950 .select = gic_irq_domain_select,
Marc Zyngier021f6532014-06-30 16:01:31 +0100951};
952
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100953static int __init gic_init_bases(void __iomem *dist_base,
954 struct redist_region *rdist_regs,
955 u32 nr_redist_regions,
956 u64 redist_stride,
957 struct fwnode_handle *handle)
958{
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100959 u32 typer;
960 int gic_irqs;
961 int err;
962
963 if (!is_hyp_mode_available())
964 static_key_slow_dec(&supports_deactivate);
965
966 if (static_key_true(&supports_deactivate))
967 pr_info("GIC: Using split EOI/Deactivate mode\n");
968
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100969 gic_data.fwnode = handle;
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100970 gic_data.dist_base = dist_base;
971 gic_data.redist_regions = rdist_regs;
972 gic_data.nr_redist_regions = nr_redist_regions;
973 gic_data.redist_stride = redist_stride;
974
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100975 /*
976 * Find out how many interrupts are supported.
977 * The GIC only supports up to 1020 interrupt sources (SGI+PPI+SPI)
978 */
979 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
980 gic_data.rdists.id_bits = GICD_TYPER_ID_BITS(typer);
981 gic_irqs = GICD_TYPER_IRQS(typer);
982 if (gic_irqs > 1020)
983 gic_irqs = 1020;
984 gic_data.irq_nr = gic_irqs;
985
986 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
987 &gic_data);
988 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000989 gic_data.rdists.has_vlpis = true;
990 gic_data.rdists.has_direct_lpi = true;
Tomasz Nowickidb57d742016-01-19 14:11:14 +0100991
992 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
993 err = -ENOMEM;
994 goto out_free;
995 }
996
997 set_handle_irq(gic_handle_irq);
998
Marc Zyngier0edc23e2016-12-19 17:01:52 +0000999 gic_update_vlpi_properties();
1000
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001001 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
1002 its_init(handle, &gic_data.rdists, gic_data.domain);
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001003
1004 gic_smp_init();
1005 gic_dist_init();
1006 gic_cpu_init();
1007 gic_cpu_pm_init();
1008
1009 return 0;
1010
1011out_free:
1012 if (gic_data.domain)
1013 irq_domain_remove(gic_data.domain);
1014 free_percpu(gic_data.rdists.rdist);
1015 return err;
1016}
1017
1018static int __init gic_validate_dist_version(void __iomem *dist_base)
1019{
1020 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1021
1022 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1023 return -ENODEV;
1024
1025 return 0;
1026}
1027
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001028static int get_cpu_number(struct device_node *dn)
1029{
1030 const __be32 *cell;
1031 u64 hwid;
1032 int i;
1033
1034 cell = of_get_property(dn, "reg", NULL);
1035 if (!cell)
1036 return -1;
1037
1038 hwid = of_read_number(cell, of_n_addr_cells(dn));
1039
1040 /*
1041 * Non affinity bits must be set to 0 in the DT
1042 */
1043 if (hwid & ~MPIDR_HWID_BITMASK)
1044 return -1;
1045
1046 for (i = 0; i < num_possible_cpus(); i++)
1047 if (cpu_logical_map(i) == hwid)
1048 return i;
1049
1050 return -1;
1051}
1052
1053/* Create all possible partitions at boot time */
Linus Torvalds7beaa242016-05-19 11:27:09 -07001054static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001055{
1056 struct device_node *parts_node, *child_part;
1057 int part_idx = 0, i;
1058 int nr_parts;
1059 struct partition_affinity *parts;
1060
1061 parts_node = of_find_node_by_name(gic_node, "ppi-partitions");
1062 if (!parts_node)
1063 return;
1064
1065 nr_parts = of_get_child_count(parts_node);
1066
1067 if (!nr_parts)
1068 return;
1069
1070 parts = kzalloc(sizeof(*parts) * nr_parts, GFP_KERNEL);
1071 if (WARN_ON(!parts))
1072 return;
1073
1074 for_each_child_of_node(parts_node, child_part) {
1075 struct partition_affinity *part;
1076 int n;
1077
1078 part = &parts[part_idx];
1079
1080 part->partition_id = of_node_to_fwnode(child_part);
1081
1082 pr_info("GIC: PPI partition %s[%d] { ",
1083 child_part->name, part_idx);
1084
1085 n = of_property_count_elems_of_size(child_part, "affinity",
1086 sizeof(u32));
1087 WARN_ON(n <= 0);
1088
1089 for (i = 0; i < n; i++) {
1090 int err, cpu;
1091 u32 cpu_phandle;
1092 struct device_node *cpu_node;
1093
1094 err = of_property_read_u32_index(child_part, "affinity",
1095 i, &cpu_phandle);
1096 if (WARN_ON(err))
1097 continue;
1098
1099 cpu_node = of_find_node_by_phandle(cpu_phandle);
1100 if (WARN_ON(!cpu_node))
1101 continue;
1102
1103 cpu = get_cpu_number(cpu_node);
1104 if (WARN_ON(cpu == -1))
1105 continue;
1106
Rob Herringe81f54c2017-07-18 16:43:10 -05001107 pr_cont("%pOF[%d] ", cpu_node, cpu);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001108
1109 cpumask_set_cpu(cpu, &part->mask);
1110 }
1111
1112 pr_cont("}\n");
1113 part_idx++;
1114 }
1115
1116 for (i = 0; i < 16; i++) {
1117 unsigned int irq;
1118 struct partition_desc *desc;
1119 struct irq_fwspec ppi_fwspec = {
1120 .fwnode = gic_data.fwnode,
1121 .param_count = 3,
1122 .param = {
1123 [0] = 1,
1124 [1] = i,
1125 [2] = IRQ_TYPE_NONE,
1126 },
1127 };
1128
1129 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1130 if (WARN_ON(!irq))
1131 continue;
1132 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1133 irq, &partition_domain_ops);
1134 if (WARN_ON(!desc))
1135 continue;
1136
1137 gic_data.ppi_descs[i] = desc;
1138 }
1139}
1140
Julien Grall1839e572016-04-11 16:32:57 +01001141static void __init gic_of_setup_kvm_info(struct device_node *node)
1142{
1143 int ret;
1144 struct resource r;
1145 u32 gicv_idx;
1146
1147 gic_v3_kvm_info.type = GIC_V3;
1148
1149 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1150 if (!gic_v3_kvm_info.maint_irq)
1151 return;
1152
1153 if (of_property_read_u32(node, "#redistributor-regions",
1154 &gicv_idx))
1155 gicv_idx = 1;
1156
1157 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1158 ret = of_address_to_resource(node, gicv_idx, &r);
1159 if (!ret)
1160 gic_v3_kvm_info.vcpu = r;
1161
Marc Zyngier4bdf5022017-06-25 14:10:46 +01001162 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
Julien Grall1839e572016-04-11 16:32:57 +01001163 gic_set_kvm_info(&gic_v3_kvm_info);
1164}
1165
Marc Zyngier021f6532014-06-30 16:01:31 +01001166static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1167{
1168 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001169 struct redist_region *rdist_regs;
Marc Zyngier021f6532014-06-30 16:01:31 +01001170 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001171 u32 nr_redist_regions;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001172 int err, i;
Marc Zyngier021f6532014-06-30 16:01:31 +01001173
1174 dist_base = of_iomap(node, 0);
1175 if (!dist_base) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001176 pr_err("%pOF: unable to map gic dist registers\n", node);
Marc Zyngier021f6532014-06-30 16:01:31 +01001177 return -ENXIO;
1178 }
1179
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001180 err = gic_validate_dist_version(dist_base);
1181 if (err) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001182 pr_err("%pOF: no distributor detected, giving up\n", node);
Marc Zyngier021f6532014-06-30 16:01:31 +01001183 goto out_unmap_dist;
1184 }
1185
Marc Zyngierf5c14342014-11-24 14:35:10 +00001186 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1187 nr_redist_regions = 1;
Marc Zyngier021f6532014-06-30 16:01:31 +01001188
Marc Zyngierf5c14342014-11-24 14:35:10 +00001189 rdist_regs = kzalloc(sizeof(*rdist_regs) * nr_redist_regions, GFP_KERNEL);
1190 if (!rdist_regs) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001191 err = -ENOMEM;
1192 goto out_unmap_dist;
1193 }
1194
Marc Zyngierf5c14342014-11-24 14:35:10 +00001195 for (i = 0; i < nr_redist_regions; i++) {
1196 struct resource res;
1197 int ret;
1198
1199 ret = of_address_to_resource(node, 1 + i, &res);
1200 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1201 if (ret || !rdist_regs[i].redist_base) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001202 pr_err("%pOF: couldn't map region %d\n", node, i);
Marc Zyngier021f6532014-06-30 16:01:31 +01001203 err = -ENODEV;
1204 goto out_unmap_rdist;
1205 }
Marc Zyngierf5c14342014-11-24 14:35:10 +00001206 rdist_regs[i].phys_base = res.start;
Marc Zyngier021f6532014-06-30 16:01:31 +01001207 }
1208
1209 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1210 redist_stride = 0;
1211
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001212 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
1213 redist_stride, &node->fwnode);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001214 if (err)
1215 goto out_unmap_rdist;
1216
1217 gic_populate_ppi_partitions(node);
Linus Torvalds7beaa242016-05-19 11:27:09 -07001218 gic_of_setup_kvm_info(node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001219 return 0;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001220
Marc Zyngier021f6532014-06-30 16:01:31 +01001221out_unmap_rdist:
Marc Zyngierf5c14342014-11-24 14:35:10 +00001222 for (i = 0; i < nr_redist_regions; i++)
1223 if (rdist_regs[i].redist_base)
1224 iounmap(rdist_regs[i].redist_base);
1225 kfree(rdist_regs);
Marc Zyngier021f6532014-06-30 16:01:31 +01001226out_unmap_dist:
1227 iounmap(dist_base);
1228 return err;
1229}
1230
1231IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001232
1233#ifdef CONFIG_ACPI
Julien Grall611f0392016-04-11 16:32:56 +01001234static struct
1235{
1236 void __iomem *dist_base;
1237 struct redist_region *redist_regs;
1238 u32 nr_redist_regions;
1239 bool single_redist;
Julien Grall1839e572016-04-11 16:32:57 +01001240 u32 maint_irq;
1241 int maint_irq_mode;
1242 phys_addr_t vcpu_base;
Julien Grall611f0392016-04-11 16:32:56 +01001243} acpi_data __initdata;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001244
1245static void __init
1246gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
1247{
1248 static int count = 0;
1249
Julien Grall611f0392016-04-11 16:32:56 +01001250 acpi_data.redist_regs[count].phys_base = phys_base;
1251 acpi_data.redist_regs[count].redist_base = redist_base;
1252 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001253 count++;
1254}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001255
1256static int __init
1257gic_acpi_parse_madt_redist(struct acpi_subtable_header *header,
1258 const unsigned long end)
1259{
1260 struct acpi_madt_generic_redistributor *redist =
1261 (struct acpi_madt_generic_redistributor *)header;
1262 void __iomem *redist_base;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001263
1264 redist_base = ioremap(redist->base_address, redist->length);
1265 if (!redist_base) {
1266 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
1267 return -ENOMEM;
1268 }
1269
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001270 gic_acpi_register_redist(redist->base_address, redist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001271 return 0;
1272}
1273
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001274static int __init
1275gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header,
1276 const unsigned long end)
1277{
1278 struct acpi_madt_generic_interrupt *gicc =
1279 (struct acpi_madt_generic_interrupt *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001280 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001281 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
1282 void __iomem *redist_base;
1283
1284 redist_base = ioremap(gicc->gicr_base_address, size);
1285 if (!redist_base)
1286 return -ENOMEM;
1287
1288 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
1289 return 0;
1290}
1291
1292static int __init gic_acpi_collect_gicr_base(void)
1293{
1294 acpi_tbl_entry_handler redist_parser;
1295 enum acpi_madt_type type;
1296
Julien Grall611f0392016-04-11 16:32:56 +01001297 if (acpi_data.single_redist) {
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001298 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
1299 redist_parser = gic_acpi_parse_madt_gicc;
1300 } else {
1301 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
1302 redist_parser = gic_acpi_parse_madt_redist;
1303 }
1304
1305 /* Collect redistributor base addresses in GICR entries */
1306 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
1307 return 0;
1308
1309 pr_info("No valid GICR entries exist\n");
1310 return -ENODEV;
1311}
1312
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001313static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header,
1314 const unsigned long end)
1315{
1316 /* Subtable presence means that redist exists, that's it */
1317 return 0;
1318}
1319
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001320static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header,
1321 const unsigned long end)
1322{
1323 struct acpi_madt_generic_interrupt *gicc =
1324 (struct acpi_madt_generic_interrupt *)header;
1325
1326 /*
1327 * If GICC is enabled and has valid gicr base address, then it means
1328 * GICR base is presented via GICC
1329 */
1330 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address)
1331 return 0;
1332
1333 return -ENODEV;
1334}
1335
1336static int __init gic_acpi_count_gicr_regions(void)
1337{
1338 int count;
1339
1340 /*
1341 * Count how many redistributor regions we have. It is not allowed
1342 * to mix redistributor description, GICR and GICC subtables have to be
1343 * mutually exclusive.
1344 */
1345 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1346 gic_acpi_match_gicr, 0);
1347 if (count > 0) {
Julien Grall611f0392016-04-11 16:32:56 +01001348 acpi_data.single_redist = false;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001349 return count;
1350 }
1351
1352 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1353 gic_acpi_match_gicc, 0);
1354 if (count > 0)
Julien Grall611f0392016-04-11 16:32:56 +01001355 acpi_data.single_redist = true;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001356
1357 return count;
1358}
1359
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001360static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
1361 struct acpi_probe_entry *ape)
1362{
1363 struct acpi_madt_generic_distributor *dist;
1364 int count;
1365
1366 dist = (struct acpi_madt_generic_distributor *)header;
1367 if (dist->version != ape->driver_data)
1368 return false;
1369
1370 /* We need to do that exercise anyway, the sooner the better */
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001371 count = gic_acpi_count_gicr_regions();
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001372 if (count <= 0)
1373 return false;
1374
Julien Grall611f0392016-04-11 16:32:56 +01001375 acpi_data.nr_redist_regions = count;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001376 return true;
1377}
1378
Julien Grall1839e572016-04-11 16:32:57 +01001379static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header,
1380 const unsigned long end)
1381{
1382 struct acpi_madt_generic_interrupt *gicc =
1383 (struct acpi_madt_generic_interrupt *)header;
1384 int maint_irq_mode;
1385 static int first_madt = true;
1386
1387 /* Skip unusable CPUs */
1388 if (!(gicc->flags & ACPI_MADT_ENABLED))
1389 return 0;
1390
1391 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1392 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1393
1394 if (first_madt) {
1395 first_madt = false;
1396
1397 acpi_data.maint_irq = gicc->vgic_interrupt;
1398 acpi_data.maint_irq_mode = maint_irq_mode;
1399 acpi_data.vcpu_base = gicc->gicv_base_address;
1400
1401 return 0;
1402 }
1403
1404 /*
1405 * The maintenance interrupt and GICV should be the same for every CPU
1406 */
1407 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
1408 (acpi_data.maint_irq_mode != maint_irq_mode) ||
1409 (acpi_data.vcpu_base != gicc->gicv_base_address))
1410 return -EINVAL;
1411
1412 return 0;
1413}
1414
1415static bool __init gic_acpi_collect_virt_info(void)
1416{
1417 int count;
1418
1419 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1420 gic_acpi_parse_virt_madt_gicc, 0);
1421
1422 return (count > 0);
1423}
1424
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001425#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
Julien Grall1839e572016-04-11 16:32:57 +01001426#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1427#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1428
1429static void __init gic_acpi_setup_kvm_info(void)
1430{
1431 int irq;
1432
1433 if (!gic_acpi_collect_virt_info()) {
1434 pr_warn("Unable to get hardware information used for virtualization\n");
1435 return;
1436 }
1437
1438 gic_v3_kvm_info.type = GIC_V3;
1439
1440 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1441 acpi_data.maint_irq_mode,
1442 ACPI_ACTIVE_HIGH);
1443 if (irq <= 0)
1444 return;
1445
1446 gic_v3_kvm_info.maint_irq = irq;
1447
1448 if (acpi_data.vcpu_base) {
1449 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
1450
1451 vcpu->flags = IORESOURCE_MEM;
1452 vcpu->start = acpi_data.vcpu_base;
1453 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1454 }
1455
Marc Zyngier4bdf5022017-06-25 14:10:46 +01001456 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
Julien Grall1839e572016-04-11 16:32:57 +01001457 gic_set_kvm_info(&gic_v3_kvm_info);
1458}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001459
1460static int __init
1461gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end)
1462{
1463 struct acpi_madt_generic_distributor *dist;
1464 struct fwnode_handle *domain_handle;
Julien Grall611f0392016-04-11 16:32:56 +01001465 size_t size;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001466 int i, err;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001467
1468 /* Get distributor base address */
1469 dist = (struct acpi_madt_generic_distributor *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001470 acpi_data.dist_base = ioremap(dist->base_address,
1471 ACPI_GICV3_DIST_MEM_SIZE);
1472 if (!acpi_data.dist_base) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001473 pr_err("Unable to map GICD registers\n");
1474 return -ENOMEM;
1475 }
1476
Julien Grall611f0392016-04-11 16:32:56 +01001477 err = gic_validate_dist_version(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001478 if (err) {
Julien Grall611f0392016-04-11 16:32:56 +01001479 pr_err("No distributor detected at @%p, giving up",
1480 acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001481 goto out_dist_unmap;
1482 }
1483
Julien Grall611f0392016-04-11 16:32:56 +01001484 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
1485 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
1486 if (!acpi_data.redist_regs) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001487 err = -ENOMEM;
1488 goto out_dist_unmap;
1489 }
1490
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001491 err = gic_acpi_collect_gicr_base();
1492 if (err)
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001493 goto out_redist_unmap;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001494
Julien Grall611f0392016-04-11 16:32:56 +01001495 domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001496 if (!domain_handle) {
1497 err = -ENOMEM;
1498 goto out_redist_unmap;
1499 }
1500
Julien Grall611f0392016-04-11 16:32:56 +01001501 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
1502 acpi_data.nr_redist_regions, 0, domain_handle);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001503 if (err)
1504 goto out_fwhandle_free;
1505
1506 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Julien Grall1839e572016-04-11 16:32:57 +01001507 gic_acpi_setup_kvm_info();
1508
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001509 return 0;
1510
1511out_fwhandle_free:
1512 irq_domain_free_fwnode(domain_handle);
1513out_redist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001514 for (i = 0; i < acpi_data.nr_redist_regions; i++)
1515 if (acpi_data.redist_regs[i].redist_base)
1516 iounmap(acpi_data.redist_regs[i].redist_base);
1517 kfree(acpi_data.redist_regs);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001518out_dist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001519 iounmap(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001520 return err;
1521}
1522IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1523 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
1524 gic_acpi_init);
1525IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1526 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
1527 gic_acpi_init);
1528IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1529 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
1530 gic_acpi_init);
1531#endif