blob: f088bff067239036aba75a1a4bad03df76990c7b [file] [log] [blame]
Boris Brezillonf88fc122017-03-16 09:02:40 +01001/*
2 * Copyright 2017 ATMEL
3 * Copyright 2017 Free Electrons
4 *
5 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
6 *
7 * Derived from the atmel_nand.c driver which contained the following
8 * copyrights:
9 *
10 * Copyright 2003 Rick Bronson
11 *
Boris Brezillon187c54482018-02-05 23:02:02 +010012 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010013 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
14 *
Boris Brezillon187c54482018-02-05 23:02:02 +010015 * Derived from drivers/mtd/spia.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010016 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
17 *
18 *
19 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
20 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
21 *
22 * Derived from Das U-Boot source code
23 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
24 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
25 *
26 * Add Programmable Multibit ECC support for various AT91 SoC
27 * Copyright 2012 ATMEL, Hong Xu
28 *
29 * Add Nand Flash Controller support for SAMA5 SoC
30 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
31 *
32 * This program is free software; you can redistribute it and/or modify
33 * it under the terms of the GNU General Public License version 2 as
34 * published by the Free Software Foundation.
35 *
36 * A few words about the naming convention in this file. This convention
37 * applies to structure and function names.
38 *
39 * Prefixes:
40 *
41 * - atmel_nand_: all generic structures/functions
42 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
43 * (at91sam9 and avr32 SoCs)
44 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
45 * (sama5 SoCs and later)
46 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
47 * that is available in the HSMC block
48 * - <soc>_nand_: all SoC specific structures/functions
49 */
50
51#include <linux/clk.h>
52#include <linux/dma-mapping.h>
53#include <linux/dmaengine.h>
54#include <linux/genalloc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010055#include <linux/gpio/consumer.h>
56#include <linux/interrupt.h>
57#include <linux/mfd/syscon.h>
58#include <linux/mfd/syscon/atmel-matrix.h>
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +010059#include <linux/mfd/syscon/atmel-smc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010060#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020061#include <linux/mtd/rawnand.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010062#include <linux/of_address.h>
63#include <linux/of_irq.h>
64#include <linux/of_platform.h>
65#include <linux/iopoll.h>
66#include <linux/platform_device.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010067#include <linux/regmap.h>
68
69#include "pmecc.h"
70
71#define ATMEL_HSMC_NFC_CFG 0x0
72#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
73#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
74#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
75#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
76#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
77#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
78#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
79#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
80#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
81#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
82
83#define ATMEL_HSMC_NFC_CTRL 0x4
84#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
85#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
86
87#define ATMEL_HSMC_NFC_SR 0x8
88#define ATMEL_HSMC_NFC_IER 0xc
89#define ATMEL_HSMC_NFC_IDR 0x10
90#define ATMEL_HSMC_NFC_IMR 0x14
91#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
92#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
93#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
94#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
95#define ATMEL_HSMC_NFC_SR_WR BIT(11)
96#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
97#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
98#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
99#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
100#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
101#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
102#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
103#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
104 ATMEL_HSMC_NFC_SR_UNDEF | \
105 ATMEL_HSMC_NFC_SR_AWB | \
106 ATMEL_HSMC_NFC_SR_NFCASE)
107#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
108
109#define ATMEL_HSMC_NFC_ADDR 0x18
110#define ATMEL_HSMC_NFC_BANK 0x1c
111
112#define ATMEL_NFC_MAX_RB_ID 7
113
114#define ATMEL_NFC_SRAM_SIZE 0x2400
115
116#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
117#define ATMEL_NFC_VCMD2 BIT(18)
118#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
119#define ATMEL_NFC_CSID(cs) ((cs) << 22)
120#define ATMEL_NFC_DATAEN BIT(25)
121#define ATMEL_NFC_NFCWR BIT(26)
122
123#define ATMEL_NFC_MAX_ADDR_CYCLES 5
124
125#define ATMEL_NAND_ALE_OFFSET BIT(21)
126#define ATMEL_NAND_CLE_OFFSET BIT(22)
127
128#define DEFAULT_TIMEOUT_MS 1000
129#define MIN_DMA_LEN 128
130
Peter Rosinefc63622018-03-29 15:10:54 +0200131static bool atmel_nand_avoid_dma __read_mostly;
132
133MODULE_PARM_DESC(avoiddma, "Avoid using DMA");
134module_param_named(avoiddma, atmel_nand_avoid_dma, bool, 0400);
135
Boris Brezillonf88fc122017-03-16 09:02:40 +0100136enum atmel_nand_rb_type {
137 ATMEL_NAND_NO_RB,
138 ATMEL_NAND_NATIVE_RB,
139 ATMEL_NAND_GPIO_RB,
140};
141
142struct atmel_nand_rb {
143 enum atmel_nand_rb_type type;
144 union {
145 struct gpio_desc *gpio;
146 int id;
147 };
148};
149
150struct atmel_nand_cs {
151 int id;
152 struct atmel_nand_rb rb;
153 struct gpio_desc *csgpio;
154 struct {
155 void __iomem *virt;
156 dma_addr_t dma;
157 } io;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100158
159 struct atmel_smc_cs_conf smcconf;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100160};
161
162struct atmel_nand {
163 struct list_head node;
164 struct device *dev;
165 struct nand_chip base;
166 struct atmel_nand_cs *activecs;
167 struct atmel_pmecc_user *pmecc;
168 struct gpio_desc *cdgpio;
169 int numcs;
170 struct atmel_nand_cs cs[];
171};
172
173static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
174{
175 return container_of(chip, struct atmel_nand, base);
176}
177
178enum atmel_nfc_data_xfer {
179 ATMEL_NFC_NO_DATA,
180 ATMEL_NFC_READ_DATA,
181 ATMEL_NFC_WRITE_DATA,
182};
183
184struct atmel_nfc_op {
185 u8 cs;
186 u8 ncmds;
187 u8 cmds[2];
188 u8 naddrs;
189 u8 addrs[5];
190 enum atmel_nfc_data_xfer data;
191 u32 wait;
192 u32 errors;
193};
194
195struct atmel_nand_controller;
196struct atmel_nand_controller_caps;
197
198struct atmel_nand_controller_ops {
199 int (*probe)(struct platform_device *pdev,
200 const struct atmel_nand_controller_caps *caps);
201 int (*remove)(struct atmel_nand_controller *nc);
202 void (*nand_init)(struct atmel_nand_controller *nc,
203 struct atmel_nand *nand);
Miquel Raynal577e0102018-07-25 15:31:41 +0200204 int (*ecc_init)(struct nand_chip *chip);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100205 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
206 const struct nand_data_interface *conf);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100207};
208
209struct atmel_nand_controller_caps {
210 bool has_dma;
211 bool legacy_of_bindings;
212 u32 ale_offs;
213 u32 cle_offs;
214 const struct atmel_nand_controller_ops *ops;
215};
216
217struct atmel_nand_controller {
Miquel Raynal7da45132018-07-17 09:08:02 +0200218 struct nand_controller base;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100219 const struct atmel_nand_controller_caps *caps;
220 struct device *dev;
221 struct regmap *smc;
222 struct dma_chan *dmac;
223 struct atmel_pmecc *pmecc;
224 struct list_head chips;
225 struct clk *mck;
226};
227
228static inline struct atmel_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200229to_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100230{
231 return container_of(ctl, struct atmel_nand_controller, base);
232}
233
234struct atmel_smc_nand_controller {
235 struct atmel_nand_controller base;
236 struct regmap *matrix;
237 unsigned int ebi_csa_offs;
238};
239
240static inline struct atmel_smc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200241to_smc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100242{
243 return container_of(to_nand_controller(ctl),
244 struct atmel_smc_nand_controller, base);
245}
246
247struct atmel_hsmc_nand_controller {
248 struct atmel_nand_controller base;
249 struct {
250 struct gen_pool *pool;
251 void __iomem *virt;
252 dma_addr_t dma;
253 } sram;
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +0200254 const struct atmel_hsmc_reg_layout *hsmc_layout;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100255 struct regmap *io;
256 struct atmel_nfc_op op;
257 struct completion complete;
258 int irq;
259
260 /* Only used when instantiating from legacy DT bindings. */
261 struct clk *clk;
262};
263
264static inline struct atmel_hsmc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200265to_hsmc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100266{
267 return container_of(to_nand_controller(ctl),
268 struct atmel_hsmc_nand_controller, base);
269}
270
271static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
272{
273 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
274 op->wait ^= status & op->wait;
275
276 return !op->wait || op->errors;
277}
278
279static irqreturn_t atmel_nfc_interrupt(int irq, void *data)
280{
281 struct atmel_hsmc_nand_controller *nc = data;
282 u32 sr, rcvd;
283 bool done;
284
285 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &sr);
286
287 rcvd = sr & (nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
288 done = atmel_nfc_op_done(&nc->op, sr);
289
290 if (rcvd)
291 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, rcvd);
292
293 if (done)
294 complete(&nc->complete);
295
296 return rcvd ? IRQ_HANDLED : IRQ_NONE;
297}
298
299static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
300 unsigned int timeout_ms)
301{
302 int ret;
303
304 if (!timeout_ms)
305 timeout_ms = DEFAULT_TIMEOUT_MS;
306
307 if (poll) {
308 u32 status;
309
310 ret = regmap_read_poll_timeout(nc->base.smc,
311 ATMEL_HSMC_NFC_SR, status,
312 atmel_nfc_op_done(&nc->op,
313 status),
314 0, timeout_ms * 1000);
315 } else {
316 init_completion(&nc->complete);
317 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IER,
318 nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
319 ret = wait_for_completion_timeout(&nc->complete,
320 msecs_to_jiffies(timeout_ms));
321 if (!ret)
322 ret = -ETIMEDOUT;
323 else
324 ret = 0;
325
326 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
327 }
328
329 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
330 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
331 ret = -ETIMEDOUT;
332 }
333
334 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
335 dev_err(nc->base.dev, "Access to an undefined area\n");
336 ret = -EIO;
337 }
338
339 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
340 dev_err(nc->base.dev, "Access while busy\n");
341 ret = -EIO;
342 }
343
344 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
345 dev_err(nc->base.dev, "Wrong access size\n");
346 ret = -EIO;
347 }
348
349 return ret;
350}
351
352static void atmel_nand_dma_transfer_finished(void *data)
353{
354 struct completion *finished = data;
355
356 complete(finished);
357}
358
359static int atmel_nand_dma_transfer(struct atmel_nand_controller *nc,
360 void *buf, dma_addr_t dev_dma, size_t len,
361 enum dma_data_direction dir)
362{
363 DECLARE_COMPLETION_ONSTACK(finished);
364 dma_addr_t src_dma, dst_dma, buf_dma;
365 struct dma_async_tx_descriptor *tx;
366 dma_cookie_t cookie;
367
368 buf_dma = dma_map_single(nc->dev, buf, len, dir);
369 if (dma_mapping_error(nc->dev, dev_dma)) {
370 dev_err(nc->dev,
371 "Failed to prepare a buffer for DMA access\n");
372 goto err;
373 }
374
375 if (dir == DMA_FROM_DEVICE) {
376 src_dma = dev_dma;
377 dst_dma = buf_dma;
378 } else {
379 src_dma = buf_dma;
380 dst_dma = dev_dma;
381 }
382
383 tx = dmaengine_prep_dma_memcpy(nc->dmac, dst_dma, src_dma, len,
384 DMA_CTRL_ACK | DMA_PREP_INTERRUPT);
385 if (!tx) {
386 dev_err(nc->dev, "Failed to prepare DMA memcpy\n");
387 goto err_unmap;
388 }
389
390 tx->callback = atmel_nand_dma_transfer_finished;
391 tx->callback_param = &finished;
392
393 cookie = dmaengine_submit(tx);
394 if (dma_submit_error(cookie)) {
395 dev_err(nc->dev, "Failed to do DMA tx_submit\n");
396 goto err_unmap;
397 }
398
399 dma_async_issue_pending(nc->dmac);
400 wait_for_completion(&finished);
401
402 return 0;
403
404err_unmap:
405 dma_unmap_single(nc->dev, buf_dma, len, dir);
406
407err:
408 dev_dbg(nc->dev, "Fall back to CPU I/O\n");
409
410 return -EIO;
411}
412
Boris Brezillon7e534322018-09-06 14:05:22 +0200413static u8 atmel_nand_read_byte(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100414{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100415 struct atmel_nand *nand = to_atmel_nand(chip);
416
417 return ioread8(nand->activecs->io.virt);
418}
419
Boris Brezillonc0739d82018-09-06 14:05:23 +0200420static void atmel_nand_write_byte(struct nand_chip *chip, u8 byte)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100421{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100422 struct atmel_nand *nand = to_atmel_nand(chip);
423
424 if (chip->options & NAND_BUSWIDTH_16)
425 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
426 else
427 iowrite8(byte, nand->activecs->io.virt);
428}
429
Boris Brezillon7e534322018-09-06 14:05:22 +0200430static void atmel_nand_read_buf(struct nand_chip *chip, u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100431{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100432 struct atmel_nand *nand = to_atmel_nand(chip);
433 struct atmel_nand_controller *nc;
434
435 nc = to_nand_controller(chip->controller);
436
437 /*
438 * If the controller supports DMA, the buffer address is DMA-able and
439 * len is long enough to make DMA transfers profitable, let's trigger
440 * a DMA transfer. If it fails, fallback to PIO mode.
441 */
442 if (nc->dmac && virt_addr_valid(buf) &&
443 len >= MIN_DMA_LEN &&
444 !atmel_nand_dma_transfer(nc, buf, nand->activecs->io.dma, len,
445 DMA_FROM_DEVICE))
446 return;
447
448 if (chip->options & NAND_BUSWIDTH_16)
449 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
450 else
451 ioread8_rep(nand->activecs->io.virt, buf, len);
452}
453
Boris Brezillonc0739d82018-09-06 14:05:23 +0200454static void atmel_nand_write_buf(struct nand_chip *chip, const u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100455{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100456 struct atmel_nand *nand = to_atmel_nand(chip);
457 struct atmel_nand_controller *nc;
458
459 nc = to_nand_controller(chip->controller);
460
461 /*
462 * If the controller supports DMA, the buffer address is DMA-able and
463 * len is long enough to make DMA transfers profitable, let's trigger
464 * a DMA transfer. If it fails, fallback to PIO mode.
465 */
466 if (nc->dmac && virt_addr_valid(buf) &&
467 len >= MIN_DMA_LEN &&
468 !atmel_nand_dma_transfer(nc, (void *)buf, nand->activecs->io.dma,
469 len, DMA_TO_DEVICE))
470 return;
471
472 if (chip->options & NAND_BUSWIDTH_16)
473 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
474 else
475 iowrite8_rep(nand->activecs->io.virt, buf, len);
476}
477
478static int atmel_nand_dev_ready(struct mtd_info *mtd)
479{
480 struct nand_chip *chip = mtd_to_nand(mtd);
481 struct atmel_nand *nand = to_atmel_nand(chip);
482
483 return gpiod_get_value(nand->activecs->rb.gpio);
484}
485
Boris Brezillon758b56f2018-09-06 14:05:24 +0200486static void atmel_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100487{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100488 struct atmel_nand *nand = to_atmel_nand(chip);
489
490 if (cs < 0 || cs >= nand->numcs) {
491 nand->activecs = NULL;
492 chip->dev_ready = NULL;
493 return;
494 }
495
496 nand->activecs = &nand->cs[cs];
497
498 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
499 chip->dev_ready = atmel_nand_dev_ready;
500}
501
502static int atmel_hsmc_nand_dev_ready(struct mtd_info *mtd)
503{
504 struct nand_chip *chip = mtd_to_nand(mtd);
505 struct atmel_nand *nand = to_atmel_nand(chip);
506 struct atmel_hsmc_nand_controller *nc;
507 u32 status;
508
509 nc = to_hsmc_nand_controller(chip->controller);
510
511 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
512
513 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
514}
515
Boris Brezillon758b56f2018-09-06 14:05:24 +0200516static void atmel_hsmc_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100517{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200518 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100519 struct atmel_nand *nand = to_atmel_nand(chip);
520 struct atmel_hsmc_nand_controller *nc;
521
522 nc = to_hsmc_nand_controller(chip->controller);
523
Boris Brezillon758b56f2018-09-06 14:05:24 +0200524 atmel_nand_select_chip(chip, cs);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100525
526 if (!nand->activecs) {
527 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
528 ATMEL_HSMC_NFC_CTRL_DIS);
529 return;
530 }
531
532 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
533 chip->dev_ready = atmel_hsmc_nand_dev_ready;
534
535 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
536 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
537 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
538 ATMEL_HSMC_NFC_CFG_RSPARE |
539 ATMEL_HSMC_NFC_CFG_WSPARE,
540 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
541 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
542 ATMEL_HSMC_NFC_CFG_RSPARE);
543 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
544 ATMEL_HSMC_NFC_CTRL_EN);
545}
546
547static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
548{
549 u8 *addrs = nc->op.addrs;
550 unsigned int op = 0;
551 u32 addr, val;
552 int i, ret;
553
554 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
555
556 for (i = 0; i < nc->op.ncmds; i++)
557 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
558
559 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
560 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
561
562 op |= ATMEL_NFC_CSID(nc->op.cs) |
563 ATMEL_NFC_ACYCLE(nc->op.naddrs);
564
565 if (nc->op.ncmds > 1)
566 op |= ATMEL_NFC_VCMD2;
567
568 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
569 (addrs[3] << 24);
570
571 if (nc->op.data != ATMEL_NFC_NO_DATA) {
572 op |= ATMEL_NFC_DATAEN;
573 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
574
575 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
576 op |= ATMEL_NFC_NFCWR;
577 }
578
579 /* Clear all flags. */
580 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
581
582 /* Send the command. */
583 regmap_write(nc->io, op, addr);
584
585 ret = atmel_nfc_wait(nc, poll, 0);
586 if (ret)
587 dev_err(nc->base.dev,
588 "Failed to send NAND command (err = %d)!",
589 ret);
590
591 /* Reset the op state. */
592 memset(&nc->op, 0, sizeof(nc->op));
593
594 return ret;
595}
596
Boris Brezillon0f808c12018-09-06 14:05:26 +0200597static void atmel_hsmc_nand_cmd_ctrl(struct nand_chip *chip, int dat,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100598 unsigned int ctrl)
599{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100600 struct atmel_nand *nand = to_atmel_nand(chip);
601 struct atmel_hsmc_nand_controller *nc;
602
603 nc = to_hsmc_nand_controller(chip->controller);
604
605 if (ctrl & NAND_ALE) {
606 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
607 return;
608
609 nc->op.addrs[nc->op.naddrs++] = dat;
610 } else if (ctrl & NAND_CLE) {
611 if (nc->op.ncmds > 1)
612 return;
613
614 nc->op.cmds[nc->op.ncmds++] = dat;
615 }
616
617 if (dat == NAND_CMD_NONE) {
618 nc->op.cs = nand->activecs->id;
619 atmel_nfc_exec_op(nc, true);
620 }
621}
622
Boris Brezillon0f808c12018-09-06 14:05:26 +0200623static void atmel_nand_cmd_ctrl(struct nand_chip *chip, int cmd,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100624 unsigned int ctrl)
625{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100626 struct atmel_nand *nand = to_atmel_nand(chip);
627 struct atmel_nand_controller *nc;
628
629 nc = to_nand_controller(chip->controller);
630
631 if ((ctrl & NAND_CTRL_CHANGE) && nand->activecs->csgpio) {
632 if (ctrl & NAND_NCE)
633 gpiod_set_value(nand->activecs->csgpio, 0);
634 else
635 gpiod_set_value(nand->activecs->csgpio, 1);
636 }
637
638 if (ctrl & NAND_ALE)
639 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
640 else if (ctrl & NAND_CLE)
641 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
642}
643
644static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
645 bool oob_required)
646{
647 struct mtd_info *mtd = nand_to_mtd(chip);
648 struct atmel_hsmc_nand_controller *nc;
649 int ret = -EIO;
650
651 nc = to_hsmc_nand_controller(chip->controller);
652
653 if (nc->base.dmac)
654 ret = atmel_nand_dma_transfer(&nc->base, (void *)buf,
655 nc->sram.dma, mtd->writesize,
656 DMA_TO_DEVICE);
657
658 /* Falling back to CPU copy. */
659 if (ret)
660 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
661
662 if (oob_required)
663 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
664 mtd->oobsize);
665}
666
667static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
668 bool oob_required)
669{
670 struct mtd_info *mtd = nand_to_mtd(chip);
671 struct atmel_hsmc_nand_controller *nc;
672 int ret = -EIO;
673
674 nc = to_hsmc_nand_controller(chip->controller);
675
676 if (nc->base.dmac)
677 ret = atmel_nand_dma_transfer(&nc->base, buf, nc->sram.dma,
678 mtd->writesize, DMA_FROM_DEVICE);
679
680 /* Falling back to CPU copy. */
681 if (ret)
682 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
683
684 if (oob_required)
685 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
686 mtd->oobsize);
687}
688
689static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
690{
691 struct mtd_info *mtd = nand_to_mtd(chip);
692 struct atmel_hsmc_nand_controller *nc;
693
694 nc = to_hsmc_nand_controller(chip->controller);
695
696 if (column >= 0) {
697 nc->op.addrs[nc->op.naddrs++] = column;
698
699 /*
700 * 2 address cycles for the column offset on large page NANDs.
701 */
702 if (mtd->writesize > 512)
703 nc->op.addrs[nc->op.naddrs++] = column >> 8;
704 }
705
706 if (page >= 0) {
707 nc->op.addrs[nc->op.naddrs++] = page;
708 nc->op.addrs[nc->op.naddrs++] = page >> 8;
709
Masahiro Yamada14157f82017-09-13 11:05:50 +0900710 if (chip->options & NAND_ROW_ADDR_3)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100711 nc->op.addrs[nc->op.naddrs++] = page >> 16;
712 }
713}
714
715static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
716{
717 struct atmel_nand *nand = to_atmel_nand(chip);
718 struct atmel_nand_controller *nc;
719 int ret;
720
721 nc = to_nand_controller(chip->controller);
722
723 if (raw)
724 return 0;
725
726 ret = atmel_pmecc_enable(nand->pmecc, op);
727 if (ret)
728 dev_err(nc->dev,
729 "Failed to enable ECC engine (err = %d)\n", ret);
730
731 return ret;
732}
733
734static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
735{
736 struct atmel_nand *nand = to_atmel_nand(chip);
737
738 if (!raw)
739 atmel_pmecc_disable(nand->pmecc);
740}
741
742static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
743{
744 struct atmel_nand *nand = to_atmel_nand(chip);
745 struct mtd_info *mtd = nand_to_mtd(chip);
746 struct atmel_nand_controller *nc;
747 struct mtd_oob_region oobregion;
748 void *eccbuf;
749 int ret, i;
750
751 nc = to_nand_controller(chip->controller);
752
753 if (raw)
754 return 0;
755
756 ret = atmel_pmecc_wait_rdy(nand->pmecc);
757 if (ret) {
758 dev_err(nc->dev,
759 "Failed to transfer NAND page data (err = %d)\n",
760 ret);
761 return ret;
762 }
763
764 mtd_ooblayout_ecc(mtd, 0, &oobregion);
765 eccbuf = chip->oob_poi + oobregion.offset;
766
767 for (i = 0; i < chip->ecc.steps; i++) {
768 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
769 eccbuf);
770 eccbuf += chip->ecc.bytes;
771 }
772
773 return 0;
774}
775
776static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
777 bool raw)
778{
779 struct atmel_nand *nand = to_atmel_nand(chip);
780 struct mtd_info *mtd = nand_to_mtd(chip);
781 struct atmel_nand_controller *nc;
782 struct mtd_oob_region oobregion;
783 int ret, i, max_bitflips = 0;
784 void *databuf, *eccbuf;
785
786 nc = to_nand_controller(chip->controller);
787
788 if (raw)
789 return 0;
790
791 ret = atmel_pmecc_wait_rdy(nand->pmecc);
792 if (ret) {
793 dev_err(nc->dev,
794 "Failed to read NAND page data (err = %d)\n",
795 ret);
796 return ret;
797 }
798
799 mtd_ooblayout_ecc(mtd, 0, &oobregion);
800 eccbuf = chip->oob_poi + oobregion.offset;
801 databuf = buf;
802
803 for (i = 0; i < chip->ecc.steps; i++) {
804 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
805 eccbuf);
806 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
807 ret = nand_check_erased_ecc_chunk(databuf,
808 chip->ecc.size,
809 eccbuf,
810 chip->ecc.bytes,
811 NULL, 0,
812 chip->ecc.strength);
813
814 if (ret >= 0)
815 max_bitflips = max(ret, max_bitflips);
816 else
817 mtd->ecc_stats.failed++;
818
819 databuf += chip->ecc.size;
820 eccbuf += chip->ecc.bytes;
821 }
822
823 return max_bitflips;
824}
825
826static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
827 bool oob_required, int page, bool raw)
828{
829 struct mtd_info *mtd = nand_to_mtd(chip);
830 struct atmel_nand *nand = to_atmel_nand(chip);
831 int ret;
832
Boris Brezillon25f815f2017-11-30 18:01:30 +0100833 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
834
Boris Brezillonf88fc122017-03-16 09:02:40 +0100835 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
836 if (ret)
837 return ret;
838
Boris Brezillonc0739d82018-09-06 14:05:23 +0200839 atmel_nand_write_buf(chip, buf, mtd->writesize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100840
841 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
842 if (ret) {
843 atmel_pmecc_disable(nand->pmecc);
844 return ret;
845 }
846
847 atmel_nand_pmecc_disable(chip, raw);
848
Boris Brezillonc0739d82018-09-06 14:05:23 +0200849 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100850
Boris Brezillon25f815f2017-11-30 18:01:30 +0100851 return nand_prog_page_end_op(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100852}
853
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200854static int atmel_nand_pmecc_write_page(struct nand_chip *chip, const u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100855 int oob_required, int page)
856{
857 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
858}
859
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200860static int atmel_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100861 const u8 *buf, int oob_required,
862 int page)
863{
864 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
865}
866
867static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
868 bool oob_required, int page, bool raw)
869{
870 struct mtd_info *mtd = nand_to_mtd(chip);
871 int ret;
872
Boris Brezillon25f815f2017-11-30 18:01:30 +0100873 nand_read_page_op(chip, page, 0, NULL, 0);
874
Boris Brezillonf88fc122017-03-16 09:02:40 +0100875 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
876 if (ret)
877 return ret;
878
Boris Brezillon7e534322018-09-06 14:05:22 +0200879 atmel_nand_read_buf(chip, buf, mtd->writesize);
880 atmel_nand_read_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100881
882 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
883
884 atmel_nand_pmecc_disable(chip, raw);
885
886 return ret;
887}
888
Boris Brezillonb9761682018-09-06 14:05:20 +0200889static int atmel_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100890 int oob_required, int page)
891{
892 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
893}
894
Boris Brezillonb9761682018-09-06 14:05:20 +0200895static int atmel_nand_pmecc_read_page_raw(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100896 int oob_required, int page)
897{
898 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
899}
900
901static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
902 const u8 *buf, bool oob_required,
903 int page, bool raw)
904{
905 struct mtd_info *mtd = nand_to_mtd(chip);
906 struct atmel_nand *nand = to_atmel_nand(chip);
907 struct atmel_hsmc_nand_controller *nc;
Boris Brezillon41145642017-05-16 18:27:49 +0200908 int ret, status;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100909
910 nc = to_hsmc_nand_controller(chip->controller);
911
912 atmel_nfc_copy_to_sram(chip, buf, false);
913
914 nc->op.cmds[0] = NAND_CMD_SEQIN;
915 nc->op.ncmds = 1;
916 atmel_nfc_set_op_addr(chip, page, 0x0);
917 nc->op.cs = nand->activecs->id;
918 nc->op.data = ATMEL_NFC_WRITE_DATA;
919
920 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
921 if (ret)
922 return ret;
923
924 ret = atmel_nfc_exec_op(nc, false);
925 if (ret) {
926 atmel_nand_pmecc_disable(chip, raw);
927 dev_err(nc->base.dev,
928 "Failed to transfer NAND page data (err = %d)\n",
929 ret);
930 return ret;
931 }
932
933 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
934
935 atmel_nand_pmecc_disable(chip, raw);
936
937 if (ret)
938 return ret;
939
Boris Brezillonc0739d82018-09-06 14:05:23 +0200940 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100941
942 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
943 nc->op.ncmds = 1;
944 nc->op.cs = nand->activecs->id;
945 ret = atmel_nfc_exec_op(nc, false);
946 if (ret)
947 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
948 ret);
949
Boris Brezillon41145642017-05-16 18:27:49 +0200950 status = chip->waitfunc(mtd, chip);
951 if (status & NAND_STATUS_FAIL)
952 return -EIO;
953
Boris Brezillonf88fc122017-03-16 09:02:40 +0100954 return ret;
955}
956
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200957static int atmel_hsmc_nand_pmecc_write_page(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100958 const u8 *buf, int oob_required,
959 int page)
960{
961 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
962 false);
963}
964
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200965static int atmel_hsmc_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100966 const u8 *buf,
967 int oob_required, int page)
968{
969 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
970 true);
971}
972
973static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
974 bool oob_required, int page,
975 bool raw)
976{
977 struct mtd_info *mtd = nand_to_mtd(chip);
978 struct atmel_nand *nand = to_atmel_nand(chip);
979 struct atmel_hsmc_nand_controller *nc;
980 int ret;
981
982 nc = to_hsmc_nand_controller(chip->controller);
983
984 /*
985 * Optimized read page accessors only work when the NAND R/B pin is
986 * connected to a native SoC R/B pin. If that's not the case, fallback
987 * to the non-optimized one.
988 */
989 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100990 nand_read_page_op(chip, page, 0, NULL, 0);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100991
992 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
993 raw);
994 }
995
996 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
997
998 if (mtd->writesize > 512)
999 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
1000
1001 atmel_nfc_set_op_addr(chip, page, 0x0);
1002 nc->op.cs = nand->activecs->id;
1003 nc->op.data = ATMEL_NFC_READ_DATA;
1004
1005 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
1006 if (ret)
1007 return ret;
1008
1009 ret = atmel_nfc_exec_op(nc, false);
1010 if (ret) {
1011 atmel_nand_pmecc_disable(chip, raw);
1012 dev_err(nc->base.dev,
1013 "Failed to load NAND page data (err = %d)\n",
1014 ret);
1015 return ret;
1016 }
1017
1018 atmel_nfc_copy_from_sram(chip, buf, true);
1019
1020 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
1021
1022 atmel_nand_pmecc_disable(chip, raw);
1023
1024 return ret;
1025}
1026
Boris Brezillonb9761682018-09-06 14:05:20 +02001027static int atmel_hsmc_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001028 int oob_required, int page)
1029{
1030 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1031 false);
1032}
1033
Boris Brezillonb9761682018-09-06 14:05:20 +02001034static int atmel_hsmc_nand_pmecc_read_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001035 u8 *buf, int oob_required,
1036 int page)
1037{
1038 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1039 true);
1040}
1041
1042static int atmel_nand_pmecc_init(struct nand_chip *chip)
1043{
1044 struct mtd_info *mtd = nand_to_mtd(chip);
1045 struct atmel_nand *nand = to_atmel_nand(chip);
1046 struct atmel_nand_controller *nc;
1047 struct atmel_pmecc_user_req req;
1048
1049 nc = to_nand_controller(chip->controller);
1050
1051 if (!nc->pmecc) {
1052 dev_err(nc->dev, "HW ECC not supported\n");
1053 return -ENOTSUPP;
1054 }
1055
1056 if (nc->caps->legacy_of_bindings) {
1057 u32 val;
1058
1059 if (!of_property_read_u32(nc->dev->of_node, "atmel,pmecc-cap",
1060 &val))
1061 chip->ecc.strength = val;
1062
1063 if (!of_property_read_u32(nc->dev->of_node,
1064 "atmel,pmecc-sector-size",
1065 &val))
1066 chip->ecc.size = val;
1067 }
1068
1069 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1070 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1071 else if (chip->ecc.strength)
1072 req.ecc.strength = chip->ecc.strength;
1073 else if (chip->ecc_strength_ds)
1074 req.ecc.strength = chip->ecc_strength_ds;
1075 else
1076 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1077
1078 if (chip->ecc.size)
1079 req.ecc.sectorsize = chip->ecc.size;
1080 else if (chip->ecc_step_ds)
1081 req.ecc.sectorsize = chip->ecc_step_ds;
1082 else
1083 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1084
1085 req.pagesize = mtd->writesize;
1086 req.oobsize = mtd->oobsize;
1087
1088 if (mtd->writesize <= 512) {
1089 req.ecc.bytes = 4;
1090 req.ecc.ooboffset = 0;
1091 } else {
1092 req.ecc.bytes = mtd->oobsize - 2;
1093 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1094 }
1095
1096 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1097 if (IS_ERR(nand->pmecc))
1098 return PTR_ERR(nand->pmecc);
1099
1100 chip->ecc.algo = NAND_ECC_BCH;
1101 chip->ecc.size = req.ecc.sectorsize;
1102 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1103 chip->ecc.strength = req.ecc.strength;
1104
1105 chip->options |= NAND_NO_SUBPAGE_WRITE;
1106
1107 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
1108
1109 return 0;
1110}
1111
Miquel Raynal577e0102018-07-25 15:31:41 +02001112static int atmel_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001113{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001114 struct atmel_nand_controller *nc;
1115 int ret;
1116
1117 nc = to_nand_controller(chip->controller);
1118
1119 switch (chip->ecc.mode) {
1120 case NAND_ECC_NONE:
1121 case NAND_ECC_SOFT:
1122 /*
1123 * Nothing to do, the core will initialize everything for us.
1124 */
1125 break;
1126
1127 case NAND_ECC_HW:
1128 ret = atmel_nand_pmecc_init(chip);
1129 if (ret)
1130 return ret;
1131
1132 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1133 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1134 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1135 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1136 break;
1137
1138 default:
1139 /* Other modes are not supported. */
1140 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1141 chip->ecc.mode);
1142 return -ENOTSUPP;
1143 }
1144
1145 return 0;
1146}
1147
Miquel Raynal577e0102018-07-25 15:31:41 +02001148static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001149{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001150 int ret;
1151
Miquel Raynal577e0102018-07-25 15:31:41 +02001152 ret = atmel_nand_ecc_init(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001153 if (ret)
1154 return ret;
1155
1156 if (chip->ecc.mode != NAND_ECC_HW)
1157 return 0;
1158
1159 /* Adjust the ECC operations for the HSMC IP. */
1160 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1161 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1162 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1163 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001164
1165 return 0;
1166}
1167
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001168static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1169 const struct nand_data_interface *conf,
1170 struct atmel_smc_cs_conf *smcconf)
1171{
1172 u32 ncycles, totalcycles, timeps, mckperiodps;
1173 struct atmel_nand_controller *nc;
1174 int ret;
1175
1176 nc = to_nand_controller(nand->base.controller);
1177
1178 /* DDR interface not supported. */
1179 if (conf->type != NAND_SDR_IFACE)
1180 return -ENOTSUPP;
1181
1182 /*
1183 * tRC < 30ns implies EDO mode. This controller does not support this
1184 * mode.
1185 */
Boris Brezillonee02f732017-07-31 10:32:21 +02001186 if (conf->timings.sdr.tRC_min < 30000)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001187 return -ENOTSUPP;
1188
1189 atmel_smc_cs_conf_init(smcconf);
1190
1191 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1192 mckperiodps *= 1000;
1193
1194 /*
1195 * Set write pulse timing. This one is easy to extract:
1196 *
1197 * NWE_PULSE = tWP
1198 */
1199 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1200 totalcycles = ncycles;
1201 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1202 ncycles);
1203 if (ret)
1204 return ret;
1205
1206 /*
1207 * The write setup timing depends on the operation done on the NAND.
1208 * All operations goes through the same data bus, but the operation
1209 * type depends on the address we are writing to (ALE/CLE address
1210 * lines).
1211 * Since we have no way to differentiate the different operations at
1212 * the SMC level, we must consider the worst case (the biggest setup
1213 * time among all operation types):
1214 *
1215 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1216 */
1217 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1218 conf->timings.sdr.tALS_min);
1219 timeps = max(timeps, conf->timings.sdr.tDS_min);
1220 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1221 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1222 totalcycles += ncycles;
1223 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1224 ncycles);
1225 if (ret)
1226 return ret;
1227
1228 /*
1229 * As for the write setup timing, the write hold timing depends on the
1230 * operation done on the NAND:
1231 *
1232 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1233 */
1234 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1235 conf->timings.sdr.tALH_min);
1236 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1237 conf->timings.sdr.tWH_min);
1238 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1239 totalcycles += ncycles;
1240
1241 /*
1242 * The write cycle timing is directly matching tWC, but is also
1243 * dependent on the other timings on the setup and hold timings we
1244 * calculated earlier, which gives:
1245 *
1246 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1247 */
1248 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1249 ncycles = max(totalcycles, ncycles);
1250 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1251 ncycles);
1252 if (ret)
1253 return ret;
1254
1255 /*
1256 * We don't want the CS line to be toggled between each byte/word
1257 * transfer to the NAND. The only way to guarantee that is to have the
1258 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1259 *
1260 * NCS_WR_PULSE = NWE_CYCLE
1261 */
1262 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1263 ncycles);
1264 if (ret)
1265 return ret;
1266
1267 /*
1268 * As for the write setup timing, the read hold timing depends on the
1269 * operation done on the NAND:
1270 *
1271 * NRD_HOLD = max(tREH, tRHOH)
1272 */
1273 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1274 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1275 totalcycles = ncycles;
1276
1277 /*
1278 * TDF = tRHZ - NRD_HOLD
1279 */
1280 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1281 ncycles -= totalcycles;
1282
1283 /*
1284 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1285 * we might end up with a config that does not fit in the TDF field.
1286 * Just take the max value in this case and hope that the NAND is more
1287 * tolerant than advertised.
1288 */
1289 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1290 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1291 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1292 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1293
1294 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1295 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1296
1297 /*
1298 * Read pulse timing directly matches tRP:
1299 *
1300 * NRD_PULSE = tRP
1301 */
1302 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRP_min, mckperiodps);
1303 totalcycles += ncycles;
1304 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1305 ncycles);
1306 if (ret)
1307 return ret;
1308
1309 /*
1310 * The write cycle timing is directly matching tWC, but is also
1311 * dependent on the setup and hold timings we calculated earlier,
1312 * which gives:
1313 *
1314 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1315 *
1316 * NRD_SETUP is always 0.
1317 */
1318 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1319 ncycles = max(totalcycles, ncycles);
1320 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1321 ncycles);
1322 if (ret)
1323 return ret;
1324
1325 /*
1326 * We don't want the CS line to be toggled between each byte/word
1327 * transfer from the NAND. The only way to guarantee that is to have
1328 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1329 *
1330 * NCS_RD_PULSE = NRD_CYCLE
1331 */
1332 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1333 ncycles);
1334 if (ret)
1335 return ret;
1336
1337 /* Txxx timings are directly matching tXXX ones. */
1338 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1339 ret = atmel_smc_cs_conf_set_timing(smcconf,
1340 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1341 ncycles);
1342 if (ret)
1343 return ret;
1344
1345 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1346 ret = atmel_smc_cs_conf_set_timing(smcconf,
1347 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1348 ncycles);
Boris Brezillonbe3e83e2017-08-23 20:45:01 +02001349 /*
1350 * Version 4 of the ONFI spec mandates that tADL be at least 400
1351 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1352 * fit in the tADL field of the SMC reg. We need to relax the check and
1353 * accept the -ERANGE return code.
1354 *
1355 * Note that previous versions of the ONFI spec had a lower tADL_min
1356 * (100 or 200 ns). It's not clear why this timing constraint got
1357 * increased but it seems most NANDs are fine with values lower than
1358 * 400ns, so we should be safe.
1359 */
1360 if (ret && ret != -ERANGE)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001361 return ret;
1362
1363 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1364 ret = atmel_smc_cs_conf_set_timing(smcconf,
1365 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1366 ncycles);
1367 if (ret)
1368 return ret;
1369
1370 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1371 ret = atmel_smc_cs_conf_set_timing(smcconf,
1372 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1373 ncycles);
1374 if (ret)
1375 return ret;
1376
1377 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1378 ret = atmel_smc_cs_conf_set_timing(smcconf,
1379 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1380 ncycles);
1381 if (ret)
1382 return ret;
1383
1384 /* Attach the CS line to the NFC logic. */
1385 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1386
1387 /* Set the appropriate data bus width. */
1388 if (nand->base.options & NAND_BUSWIDTH_16)
1389 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1390
1391 /* Operate in NRD/NWE READ/WRITEMODE. */
1392 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1393 ATMEL_SMC_MODE_WRITEMODE_NWE;
1394
1395 return 0;
1396}
1397
1398static int atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1399 int csline,
1400 const struct nand_data_interface *conf)
1401{
1402 struct atmel_nand_controller *nc;
1403 struct atmel_smc_cs_conf smcconf;
1404 struct atmel_nand_cs *cs;
1405 int ret;
1406
1407 nc = to_nand_controller(nand->base.controller);
1408
1409 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1410 if (ret)
1411 return ret;
1412
1413 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1414 return 0;
1415
1416 cs = &nand->cs[csline];
1417 cs->smcconf = smcconf;
1418 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1419
1420 return 0;
1421}
1422
1423static int atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1424 int csline,
1425 const struct nand_data_interface *conf)
1426{
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001427 struct atmel_hsmc_nand_controller *nc;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001428 struct atmel_smc_cs_conf smcconf;
1429 struct atmel_nand_cs *cs;
1430 int ret;
1431
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001432 nc = to_hsmc_nand_controller(nand->base.controller);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001433
1434 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1435 if (ret)
1436 return ret;
1437
1438 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1439 return 0;
1440
1441 cs = &nand->cs[csline];
1442 cs->smcconf = smcconf;
1443
1444 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1445 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1446
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001447 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1448 &cs->smcconf);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001449
1450 return 0;
1451}
1452
1453static int atmel_nand_setup_data_interface(struct mtd_info *mtd, int csline,
1454 const struct nand_data_interface *conf)
1455{
1456 struct nand_chip *chip = mtd_to_nand(mtd);
1457 struct atmel_nand *nand = to_atmel_nand(chip);
1458 struct atmel_nand_controller *nc;
1459
1460 nc = to_nand_controller(nand->base.controller);
1461
1462 if (csline >= nand->numcs ||
1463 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1464 return -EINVAL;
1465
1466 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1467}
1468
Boris Brezillonf88fc122017-03-16 09:02:40 +01001469static void atmel_nand_init(struct atmel_nand_controller *nc,
1470 struct atmel_nand *nand)
1471{
1472 struct nand_chip *chip = &nand->base;
1473 struct mtd_info *mtd = nand_to_mtd(chip);
1474
1475 mtd->dev.parent = nc->dev;
1476 nand->base.controller = &nc->base;
1477
1478 chip->cmd_ctrl = atmel_nand_cmd_ctrl;
1479 chip->read_byte = atmel_nand_read_byte;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001480 chip->write_byte = atmel_nand_write_byte;
1481 chip->read_buf = atmel_nand_read_buf;
1482 chip->write_buf = atmel_nand_write_buf;
1483 chip->select_chip = atmel_nand_select_chip;
1484
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001485 if (nc->mck && nc->caps->ops->setup_data_interface)
1486 chip->setup_data_interface = atmel_nand_setup_data_interface;
1487
Boris Brezillonf88fc122017-03-16 09:02:40 +01001488 /* Some NANDs require a longer delay than the default one (20us). */
1489 chip->chip_delay = 40;
1490
1491 /*
1492 * Use a bounce buffer when the buffer passed by the MTD user is not
1493 * suitable for DMA.
1494 */
1495 if (nc->dmac)
1496 chip->options |= NAND_USE_BOUNCE_BUFFER;
1497
1498 /* Default to HW ECC if pmecc is available. */
1499 if (nc->pmecc)
1500 chip->ecc.mode = NAND_ECC_HW;
1501}
1502
1503static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1504 struct atmel_nand *nand)
1505{
1506 struct nand_chip *chip = &nand->base;
1507 struct atmel_smc_nand_controller *smc_nc;
1508 int i;
1509
1510 atmel_nand_init(nc, nand);
1511
1512 smc_nc = to_smc_nand_controller(chip->controller);
1513 if (!smc_nc->matrix)
1514 return;
1515
1516 /* Attach the CS to the NAND Flash logic. */
1517 for (i = 0; i < nand->numcs; i++)
1518 regmap_update_bits(smc_nc->matrix, smc_nc->ebi_csa_offs,
1519 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1520}
1521
1522static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1523 struct atmel_nand *nand)
1524{
1525 struct nand_chip *chip = &nand->base;
1526
1527 atmel_nand_init(nc, nand);
1528
1529 /* Overload some methods for the HSMC controller. */
1530 chip->cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
1531 chip->select_chip = atmel_hsmc_nand_select_chip;
1532}
1533
Miquel Raynal79282252018-07-25 15:31:40 +02001534static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001535{
1536 struct nand_chip *chip = &nand->base;
1537 struct mtd_info *mtd = nand_to_mtd(chip);
1538 int ret;
1539
1540 ret = mtd_device_unregister(mtd);
1541 if (ret)
1542 return ret;
1543
1544 nand_cleanup(chip);
1545 list_del(&nand->node);
1546
1547 return 0;
1548}
1549
Boris Brezillonf88fc122017-03-16 09:02:40 +01001550static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1551 struct device_node *np,
1552 int reg_cells)
1553{
1554 struct atmel_nand *nand;
1555 struct gpio_desc *gpio;
1556 int numcs, ret, i;
1557
1558 numcs = of_property_count_elems_of_size(np, "reg",
1559 reg_cells * sizeof(u32));
1560 if (numcs < 1) {
1561 dev_err(nc->dev, "Missing or invalid reg property\n");
1562 return ERR_PTR(-EINVAL);
1563 }
1564
Gustavo A. R. Silva2f91eb62018-08-23 20:09:38 -05001565 nand = devm_kzalloc(nc->dev, struct_size(nand, cs, numcs), GFP_KERNEL);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001566 if (!nand) {
1567 dev_err(nc->dev, "Failed to allocate NAND object\n");
1568 return ERR_PTR(-ENOMEM);
1569 }
1570
1571 nand->numcs = numcs;
1572
1573 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "det", 0,
1574 &np->fwnode, GPIOD_IN,
1575 "nand-det");
1576 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1577 dev_err(nc->dev,
1578 "Failed to get detect gpio (err = %ld)\n",
1579 PTR_ERR(gpio));
1580 return ERR_CAST(gpio);
1581 }
1582
1583 if (!IS_ERR(gpio))
1584 nand->cdgpio = gpio;
1585
1586 for (i = 0; i < numcs; i++) {
1587 struct resource res;
1588 u32 val;
1589
1590 ret = of_address_to_resource(np, 0, &res);
1591 if (ret) {
1592 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1593 ret);
1594 return ERR_PTR(ret);
1595 }
1596
1597 ret = of_property_read_u32_index(np, "reg", i * reg_cells,
1598 &val);
1599 if (ret) {
1600 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1601 ret);
1602 return ERR_PTR(ret);
1603 }
1604
1605 nand->cs[i].id = val;
1606
1607 nand->cs[i].io.dma = res.start;
1608 nand->cs[i].io.virt = devm_ioremap_resource(nc->dev, &res);
1609 if (IS_ERR(nand->cs[i].io.virt))
1610 return ERR_CAST(nand->cs[i].io.virt);
1611
1612 if (!of_property_read_u32(np, "atmel,rb", &val)) {
1613 if (val > ATMEL_NFC_MAX_RB_ID)
1614 return ERR_PTR(-EINVAL);
1615
1616 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1617 nand->cs[i].rb.id = val;
1618 } else {
1619 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev,
1620 "rb", i, &np->fwnode,
1621 GPIOD_IN, "nand-rb");
1622 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1623 dev_err(nc->dev,
1624 "Failed to get R/B gpio (err = %ld)\n",
1625 PTR_ERR(gpio));
1626 return ERR_CAST(gpio);
1627 }
1628
1629 if (!IS_ERR(gpio)) {
1630 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
1631 nand->cs[i].rb.gpio = gpio;
1632 }
1633 }
1634
1635 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "cs",
1636 i, &np->fwnode,
1637 GPIOD_OUT_HIGH,
1638 "nand-cs");
1639 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1640 dev_err(nc->dev,
1641 "Failed to get CS gpio (err = %ld)\n",
1642 PTR_ERR(gpio));
1643 return ERR_CAST(gpio);
1644 }
1645
1646 if (!IS_ERR(gpio))
1647 nand->cs[i].csgpio = gpio;
1648 }
1649
1650 nand_set_flash_node(&nand->base, np);
1651
1652 return nand;
1653}
1654
1655static int
1656atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1657 struct atmel_nand *nand)
1658{
Miquel Raynal577e0102018-07-25 15:31:41 +02001659 struct nand_chip *chip = &nand->base;
1660 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001661 int ret;
1662
1663 /* No card inserted, skip this NAND. */
1664 if (nand->cdgpio && gpiod_get_value(nand->cdgpio)) {
1665 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1666 return 0;
1667 }
1668
1669 nc->caps->ops->nand_init(nc, nand);
1670
Boris Brezillon00ad3782018-09-06 14:05:14 +02001671 ret = nand_scan(chip, nand->numcs);
Miquel Raynal79282252018-07-25 15:31:40 +02001672 if (ret) {
Miquel Raynal577e0102018-07-25 15:31:41 +02001673 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
Miquel Raynal79282252018-07-25 15:31:40 +02001674 return ret;
1675 }
1676
1677 ret = mtd_device_register(mtd, NULL, 0);
1678 if (ret) {
1679 dev_err(nc->dev, "Failed to register mtd device: %d\n", ret);
1680 nand_cleanup(chip);
1681 return ret;
1682 }
1683
1684 list_add_tail(&nand->node, &nc->chips);
1685
1686 return 0;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001687}
1688
1689static int
1690atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1691{
1692 struct atmel_nand *nand, *tmp;
1693 int ret;
1694
1695 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
Miquel Raynal79282252018-07-25 15:31:40 +02001696 ret = atmel_nand_controller_remove_nand(nand);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001697 if (ret)
1698 return ret;
1699 }
1700
1701 return 0;
1702}
1703
1704static int
1705atmel_nand_controller_legacy_add_nands(struct atmel_nand_controller *nc)
1706{
1707 struct device *dev = nc->dev;
1708 struct platform_device *pdev = to_platform_device(dev);
1709 struct atmel_nand *nand;
1710 struct gpio_desc *gpio;
1711 struct resource *res;
1712
1713 /*
1714 * Legacy bindings only allow connecting a single NAND with a unique CS
1715 * line to the controller.
1716 */
1717 nand = devm_kzalloc(nc->dev, sizeof(*nand) + sizeof(*nand->cs),
1718 GFP_KERNEL);
1719 if (!nand)
1720 return -ENOMEM;
1721
1722 nand->numcs = 1;
1723
1724 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1725 nand->cs[0].io.virt = devm_ioremap_resource(dev, res);
1726 if (IS_ERR(nand->cs[0].io.virt))
1727 return PTR_ERR(nand->cs[0].io.virt);
1728
1729 nand->cs[0].io.dma = res->start;
1730
1731 /*
1732 * The old driver was hardcoding the CS id to 3 for all sama5
1733 * controllers. Since this id is only meaningful for the sama5
1734 * controller we can safely assign this id to 3 no matter the
1735 * controller.
1736 * If one wants to connect a NAND to a different CS line, he will
1737 * have to use the new bindings.
1738 */
1739 nand->cs[0].id = 3;
1740
1741 /* R/B GPIO. */
1742 gpio = devm_gpiod_get_index_optional(dev, NULL, 0, GPIOD_IN);
1743 if (IS_ERR(gpio)) {
1744 dev_err(dev, "Failed to get R/B gpio (err = %ld)\n",
1745 PTR_ERR(gpio));
1746 return PTR_ERR(gpio);
1747 }
1748
1749 if (gpio) {
1750 nand->cs[0].rb.type = ATMEL_NAND_GPIO_RB;
1751 nand->cs[0].rb.gpio = gpio;
1752 }
1753
1754 /* CS GPIO. */
1755 gpio = devm_gpiod_get_index_optional(dev, NULL, 1, GPIOD_OUT_HIGH);
1756 if (IS_ERR(gpio)) {
1757 dev_err(dev, "Failed to get CS gpio (err = %ld)\n",
1758 PTR_ERR(gpio));
1759 return PTR_ERR(gpio);
1760 }
1761
1762 nand->cs[0].csgpio = gpio;
1763
1764 /* Card detect GPIO. */
1765 gpio = devm_gpiod_get_index_optional(nc->dev, NULL, 2, GPIOD_IN);
1766 if (IS_ERR(gpio)) {
1767 dev_err(dev,
1768 "Failed to get detect gpio (err = %ld)\n",
1769 PTR_ERR(gpio));
1770 return PTR_ERR(gpio);
1771 }
1772
1773 nand->cdgpio = gpio;
1774
1775 nand_set_flash_node(&nand->base, nc->dev->of_node);
1776
1777 return atmel_nand_controller_add_nand(nc, nand);
1778}
1779
1780static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1781{
1782 struct device_node *np, *nand_np;
1783 struct device *dev = nc->dev;
1784 int ret, reg_cells;
1785 u32 val;
1786
1787 /* We do not retrieve the SMC syscon when parsing old DTs. */
1788 if (nc->caps->legacy_of_bindings)
1789 return atmel_nand_controller_legacy_add_nands(nc);
1790
1791 np = dev->of_node;
1792
1793 ret = of_property_read_u32(np, "#address-cells", &val);
1794 if (ret) {
1795 dev_err(dev, "missing #address-cells property\n");
1796 return ret;
1797 }
1798
1799 reg_cells = val;
1800
1801 ret = of_property_read_u32(np, "#size-cells", &val);
1802 if (ret) {
1803 dev_err(dev, "missing #address-cells property\n");
1804 return ret;
1805 }
1806
1807 reg_cells += val;
1808
1809 for_each_child_of_node(np, nand_np) {
1810 struct atmel_nand *nand;
1811
1812 nand = atmel_nand_create(nc, nand_np, reg_cells);
1813 if (IS_ERR(nand)) {
1814 ret = PTR_ERR(nand);
1815 goto err;
1816 }
1817
1818 ret = atmel_nand_controller_add_nand(nc, nand);
1819 if (ret)
1820 goto err;
1821 }
1822
1823 return 0;
1824
1825err:
1826 atmel_nand_controller_remove_nands(nc);
1827
1828 return ret;
1829}
1830
1831static void atmel_nand_controller_cleanup(struct atmel_nand_controller *nc)
1832{
1833 if (nc->dmac)
1834 dma_release_channel(nc->dmac);
1835
1836 clk_put(nc->mck);
1837}
1838
1839static const struct of_device_id atmel_matrix_of_ids[] = {
1840 {
1841 .compatible = "atmel,at91sam9260-matrix",
1842 .data = (void *)AT91SAM9260_MATRIX_EBICSA,
1843 },
1844 {
1845 .compatible = "atmel,at91sam9261-matrix",
1846 .data = (void *)AT91SAM9261_MATRIX_EBICSA,
1847 },
1848 {
1849 .compatible = "atmel,at91sam9263-matrix",
1850 .data = (void *)AT91SAM9263_MATRIX_EBI0CSA,
1851 },
1852 {
1853 .compatible = "atmel,at91sam9rl-matrix",
1854 .data = (void *)AT91SAM9RL_MATRIX_EBICSA,
1855 },
1856 {
1857 .compatible = "atmel,at91sam9g45-matrix",
1858 .data = (void *)AT91SAM9G45_MATRIX_EBICSA,
1859 },
1860 {
1861 .compatible = "atmel,at91sam9n12-matrix",
1862 .data = (void *)AT91SAM9N12_MATRIX_EBICSA,
1863 },
1864 {
1865 .compatible = "atmel,at91sam9x5-matrix",
1866 .data = (void *)AT91SAM9X5_MATRIX_EBICSA,
1867 },
Christophe Jaillet038e8ad6e2017-04-11 07:22:52 +02001868 { /* sentinel */ },
Boris Brezillonf88fc122017-03-16 09:02:40 +01001869};
1870
Miquel Raynal577e0102018-07-25 15:31:41 +02001871static int atmel_nand_attach_chip(struct nand_chip *chip)
1872{
1873 struct atmel_nand_controller *nc = to_nand_controller(chip->controller);
1874 struct atmel_nand *nand = to_atmel_nand(chip);
1875 struct mtd_info *mtd = nand_to_mtd(chip);
1876 int ret;
1877
1878 ret = nc->caps->ops->ecc_init(chip);
1879 if (ret)
1880 return ret;
1881
1882 if (nc->caps->legacy_of_bindings || !nc->dev->of_node) {
1883 /*
1884 * We keep the MTD name unchanged to avoid breaking platforms
1885 * where the MTD cmdline parser is used and the bootloader
1886 * has not been updated to use the new naming scheme.
1887 */
1888 mtd->name = "atmel_nand";
1889 } else if (!mtd->name) {
1890 /*
1891 * If the new bindings are used and the bootloader has not been
1892 * updated to pass a new mtdparts parameter on the cmdline, you
1893 * should define the following property in your nand node:
1894 *
1895 * label = "atmel_nand";
1896 *
1897 * This way, mtd->name will be set by the core when
1898 * nand_set_flash_node() is called.
1899 */
1900 mtd->name = devm_kasprintf(nc->dev, GFP_KERNEL,
1901 "%s:nand.%d", dev_name(nc->dev),
1902 nand->cs[0].id);
1903 if (!mtd->name) {
1904 dev_err(nc->dev, "Failed to allocate mtd->name\n");
1905 return -ENOMEM;
1906 }
1907 }
1908
1909 return 0;
1910}
1911
1912static const struct nand_controller_ops atmel_nand_controller_ops = {
1913 .attach_chip = atmel_nand_attach_chip,
1914};
1915
Boris Brezillonf88fc122017-03-16 09:02:40 +01001916static int atmel_nand_controller_init(struct atmel_nand_controller *nc,
1917 struct platform_device *pdev,
1918 const struct atmel_nand_controller_caps *caps)
1919{
1920 struct device *dev = &pdev->dev;
1921 struct device_node *np = dev->of_node;
1922 int ret;
1923
Miquel Raynal7da45132018-07-17 09:08:02 +02001924 nand_controller_init(&nc->base);
Miquel Raynal577e0102018-07-25 15:31:41 +02001925 nc->base.ops = &atmel_nand_controller_ops;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001926 INIT_LIST_HEAD(&nc->chips);
1927 nc->dev = dev;
1928 nc->caps = caps;
1929
1930 platform_set_drvdata(pdev, nc);
1931
1932 nc->pmecc = devm_atmel_pmecc_get(dev);
1933 if (IS_ERR(nc->pmecc)) {
1934 ret = PTR_ERR(nc->pmecc);
1935 if (ret != -EPROBE_DEFER)
1936 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1937 ret);
1938 return ret;
1939 }
1940
Peter Rosinefc63622018-03-29 15:10:54 +02001941 if (nc->caps->has_dma && !atmel_nand_avoid_dma) {
Boris Brezillonf88fc122017-03-16 09:02:40 +01001942 dma_cap_mask_t mask;
1943
1944 dma_cap_zero(mask);
1945 dma_cap_set(DMA_MEMCPY, mask);
1946
1947 nc->dmac = dma_request_channel(mask, NULL, NULL);
1948 if (!nc->dmac)
1949 dev_err(nc->dev, "Failed to request DMA channel\n");
1950 }
1951
1952 /* We do not retrieve the SMC syscon when parsing old DTs. */
1953 if (nc->caps->legacy_of_bindings)
1954 return 0;
1955
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001956 nc->mck = of_clk_get(dev->parent->of_node, 0);
1957 if (IS_ERR(nc->mck)) {
1958 dev_err(dev, "Failed to retrieve MCK clk\n");
1959 return PTR_ERR(nc->mck);
1960 }
1961
Boris Brezillonf88fc122017-03-16 09:02:40 +01001962 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
1963 if (!np) {
1964 dev_err(dev, "Missing or invalid atmel,smc property\n");
1965 return -EINVAL;
1966 }
1967
1968 nc->smc = syscon_node_to_regmap(np);
1969 of_node_put(np);
1970 if (IS_ERR(nc->smc)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03001971 ret = PTR_ERR(nc->smc);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001972 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1973 return ret;
1974 }
1975
1976 return 0;
1977}
1978
1979static int
1980atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1981{
1982 struct device *dev = nc->base.dev;
1983 const struct of_device_id *match;
1984 struct device_node *np;
1985 int ret;
1986
1987 /* We do not retrieve the matrix syscon when parsing old DTs. */
1988 if (nc->base.caps->legacy_of_bindings)
1989 return 0;
1990
1991 np = of_parse_phandle(dev->parent->of_node, "atmel,matrix", 0);
1992 if (!np)
1993 return 0;
1994
1995 match = of_match_node(atmel_matrix_of_ids, np);
1996 if (!match) {
1997 of_node_put(np);
1998 return 0;
1999 }
2000
2001 nc->matrix = syscon_node_to_regmap(np);
2002 of_node_put(np);
2003 if (IS_ERR(nc->matrix)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03002004 ret = PTR_ERR(nc->matrix);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002005 dev_err(dev, "Could not get Matrix regmap (err = %d)\n", ret);
2006 return ret;
2007 }
2008
Boris Brezillone6848512018-07-09 22:09:22 +02002009 nc->ebi_csa_offs = (uintptr_t)match->data;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002010
2011 /*
2012 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
2013 * add 4 to ->ebi_csa_offs.
2014 */
2015 if (of_device_is_compatible(dev->parent->of_node,
2016 "atmel,at91sam9263-ebi1"))
2017 nc->ebi_csa_offs += 4;
2018
2019 return 0;
2020}
2021
2022static int
2023atmel_hsmc_nand_controller_legacy_init(struct atmel_hsmc_nand_controller *nc)
2024{
2025 struct regmap_config regmap_conf = {
2026 .reg_bits = 32,
2027 .val_bits = 32,
2028 .reg_stride = 4,
2029 };
2030
2031 struct device *dev = nc->base.dev;
2032 struct device_node *nand_np, *nfc_np;
2033 void __iomem *iomem;
2034 struct resource res;
2035 int ret;
2036
2037 nand_np = dev->of_node;
2038 nfc_np = of_find_compatible_node(dev->of_node, NULL,
2039 "atmel,sama5d3-nfc");
2040
2041 nc->clk = of_clk_get(nfc_np, 0);
2042 if (IS_ERR(nc->clk)) {
2043 ret = PTR_ERR(nc->clk);
2044 dev_err(dev, "Failed to retrieve HSMC clock (err = %d)\n",
2045 ret);
2046 goto out;
2047 }
2048
2049 ret = clk_prepare_enable(nc->clk);
2050 if (ret) {
2051 dev_err(dev, "Failed to enable the HSMC clock (err = %d)\n",
2052 ret);
2053 goto out;
2054 }
2055
2056 nc->irq = of_irq_get(nand_np, 0);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002057 if (nc->irq <= 0) {
2058 ret = nc->irq ?: -ENXIO;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002059 if (ret != -EPROBE_DEFER)
2060 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
2061 ret);
2062 goto out;
2063 }
2064
2065 ret = of_address_to_resource(nfc_np, 0, &res);
2066 if (ret) {
2067 dev_err(dev, "Invalid or missing NFC IO resource (err = %d)\n",
2068 ret);
2069 goto out;
2070 }
2071
2072 iomem = devm_ioremap_resource(dev, &res);
2073 if (IS_ERR(iomem)) {
2074 ret = PTR_ERR(iomem);
2075 goto out;
2076 }
2077
2078 regmap_conf.name = "nfc-io";
2079 regmap_conf.max_register = resource_size(&res) - 4;
2080 nc->io = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2081 if (IS_ERR(nc->io)) {
2082 ret = PTR_ERR(nc->io);
2083 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2084 ret);
2085 goto out;
2086 }
2087
2088 ret = of_address_to_resource(nfc_np, 1, &res);
2089 if (ret) {
2090 dev_err(dev, "Invalid or missing HSMC resource (err = %d)\n",
2091 ret);
2092 goto out;
2093 }
2094
2095 iomem = devm_ioremap_resource(dev, &res);
2096 if (IS_ERR(iomem)) {
2097 ret = PTR_ERR(iomem);
2098 goto out;
2099 }
2100
2101 regmap_conf.name = "smc";
2102 regmap_conf.max_register = resource_size(&res) - 4;
2103 nc->base.smc = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2104 if (IS_ERR(nc->base.smc)) {
2105 ret = PTR_ERR(nc->base.smc);
2106 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2107 ret);
2108 goto out;
2109 }
2110
2111 ret = of_address_to_resource(nfc_np, 2, &res);
2112 if (ret) {
2113 dev_err(dev, "Invalid or missing SRAM resource (err = %d)\n",
2114 ret);
2115 goto out;
2116 }
2117
2118 nc->sram.virt = devm_ioremap_resource(dev, &res);
2119 if (IS_ERR(nc->sram.virt)) {
2120 ret = PTR_ERR(nc->sram.virt);
2121 goto out;
2122 }
2123
2124 nc->sram.dma = res.start;
2125
2126out:
2127 of_node_put(nfc_np);
2128
2129 return ret;
2130}
2131
2132static int
2133atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
2134{
2135 struct device *dev = nc->base.dev;
2136 struct device_node *np;
2137 int ret;
2138
2139 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
2140 if (!np) {
2141 dev_err(dev, "Missing or invalid atmel,smc property\n");
2142 return -EINVAL;
2143 }
2144
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02002145 nc->hsmc_layout = atmel_hsmc_get_reg_layout(np);
2146
Boris Brezillonf88fc122017-03-16 09:02:40 +01002147 nc->irq = of_irq_get(np, 0);
2148 of_node_put(np);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002149 if (nc->irq <= 0) {
2150 ret = nc->irq ?: -ENXIO;
2151 if (ret != -EPROBE_DEFER)
Boris Brezillonf88fc122017-03-16 09:02:40 +01002152 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002153 ret);
2154 return ret;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002155 }
2156
2157 np = of_parse_phandle(dev->of_node, "atmel,nfc-io", 0);
2158 if (!np) {
2159 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
2160 return -EINVAL;
2161 }
2162
2163 nc->io = syscon_node_to_regmap(np);
2164 of_node_put(np);
2165 if (IS_ERR(nc->io)) {
2166 ret = PTR_ERR(nc->io);
2167 dev_err(dev, "Could not get NFC IO regmap (err = %d)\n", ret);
2168 return ret;
2169 }
2170
2171 nc->sram.pool = of_gen_pool_get(nc->base.dev->of_node,
2172 "atmel,nfc-sram", 0);
2173 if (!nc->sram.pool) {
2174 dev_err(nc->base.dev, "Missing SRAM\n");
2175 return -ENOMEM;
2176 }
2177
Boris Brezillond28395c2018-07-09 22:09:23 +02002178 nc->sram.virt = (void __iomem *)gen_pool_dma_alloc(nc->sram.pool,
2179 ATMEL_NFC_SRAM_SIZE,
2180 &nc->sram.dma);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002181 if (!nc->sram.virt) {
2182 dev_err(nc->base.dev,
2183 "Could not allocate memory from the NFC SRAM pool\n");
2184 return -ENOMEM;
2185 }
2186
2187 return 0;
2188}
2189
2190static int
2191atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
2192{
2193 struct atmel_hsmc_nand_controller *hsmc_nc;
2194 int ret;
2195
2196 ret = atmel_nand_controller_remove_nands(nc);
2197 if (ret)
2198 return ret;
2199
2200 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
2201 if (hsmc_nc->sram.pool)
2202 gen_pool_free(hsmc_nc->sram.pool,
2203 (unsigned long)hsmc_nc->sram.virt,
2204 ATMEL_NFC_SRAM_SIZE);
2205
2206 if (hsmc_nc->clk) {
2207 clk_disable_unprepare(hsmc_nc->clk);
2208 clk_put(hsmc_nc->clk);
2209 }
2210
2211 atmel_nand_controller_cleanup(nc);
2212
2213 return 0;
2214}
2215
2216static int atmel_hsmc_nand_controller_probe(struct platform_device *pdev,
2217 const struct atmel_nand_controller_caps *caps)
2218{
2219 struct device *dev = &pdev->dev;
2220 struct atmel_hsmc_nand_controller *nc;
2221 int ret;
2222
2223 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2224 if (!nc)
2225 return -ENOMEM;
2226
2227 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2228 if (ret)
2229 return ret;
2230
2231 if (caps->legacy_of_bindings)
2232 ret = atmel_hsmc_nand_controller_legacy_init(nc);
2233 else
2234 ret = atmel_hsmc_nand_controller_init(nc);
2235
2236 if (ret)
2237 return ret;
2238
2239 /* Make sure all irqs are masked before registering our IRQ handler. */
2240 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2241 ret = devm_request_irq(dev, nc->irq, atmel_nfc_interrupt,
2242 IRQF_SHARED, "nfc", nc);
2243 if (ret) {
2244 dev_err(dev,
2245 "Could not get register NFC interrupt handler (err = %d)\n",
2246 ret);
2247 goto err;
2248 }
2249
2250 /* Initial NFC configuration. */
2251 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2252 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2253
2254 ret = atmel_nand_controller_add_nands(&nc->base);
2255 if (ret)
2256 goto err;
2257
2258 return 0;
2259
2260err:
2261 atmel_hsmc_nand_controller_remove(&nc->base);
2262
2263 return ret;
2264}
2265
2266static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2267 .probe = atmel_hsmc_nand_controller_probe,
2268 .remove = atmel_hsmc_nand_controller_remove,
2269 .ecc_init = atmel_hsmc_nand_ecc_init,
2270 .nand_init = atmel_hsmc_nand_init,
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002271 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002272};
2273
2274static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2275 .has_dma = true,
2276 .ale_offs = BIT(21),
2277 .cle_offs = BIT(22),
2278 .ops = &atmel_hsmc_nc_ops,
2279};
2280
2281/* Only used to parse old bindings. */
2282static const struct atmel_nand_controller_caps atmel_sama5_nand_caps = {
2283 .has_dma = true,
2284 .ale_offs = BIT(21),
2285 .cle_offs = BIT(22),
2286 .ops = &atmel_hsmc_nc_ops,
2287 .legacy_of_bindings = true,
2288};
2289
2290static int atmel_smc_nand_controller_probe(struct platform_device *pdev,
2291 const struct atmel_nand_controller_caps *caps)
2292{
2293 struct device *dev = &pdev->dev;
2294 struct atmel_smc_nand_controller *nc;
2295 int ret;
2296
2297 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2298 if (!nc)
2299 return -ENOMEM;
2300
2301 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2302 if (ret)
2303 return ret;
2304
2305 ret = atmel_smc_nand_controller_init(nc);
2306 if (ret)
2307 return ret;
2308
2309 return atmel_nand_controller_add_nands(&nc->base);
2310}
2311
2312static int
2313atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2314{
2315 int ret;
2316
2317 ret = atmel_nand_controller_remove_nands(nc);
2318 if (ret)
2319 return ret;
2320
2321 atmel_nand_controller_cleanup(nc);
2322
2323 return 0;
2324}
2325
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002326/*
2327 * The SMC reg layout of at91rm9200 is completely different which prevents us
2328 * from re-using atmel_smc_nand_setup_data_interface() for the
2329 * ->setup_data_interface() hook.
2330 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2331 * ->setup_data_interface() unassigned.
2332 */
2333static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
Boris Brezillonf88fc122017-03-16 09:02:40 +01002334 .probe = atmel_smc_nand_controller_probe,
2335 .remove = atmel_smc_nand_controller_remove,
2336 .ecc_init = atmel_nand_ecc_init,
2337 .nand_init = atmel_smc_nand_init,
2338};
2339
2340static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2341 .ale_offs = BIT(21),
2342 .cle_offs = BIT(22),
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002343 .ops = &at91rm9200_nc_ops,
2344};
2345
2346static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2347 .probe = atmel_smc_nand_controller_probe,
2348 .remove = atmel_smc_nand_controller_remove,
2349 .ecc_init = atmel_nand_ecc_init,
2350 .nand_init = atmel_smc_nand_init,
2351 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2352};
2353
2354static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2355 .ale_offs = BIT(21),
2356 .cle_offs = BIT(22),
Boris Brezillonf88fc122017-03-16 09:02:40 +01002357 .ops = &atmel_smc_nc_ops,
2358};
2359
2360static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2361 .ale_offs = BIT(22),
2362 .cle_offs = BIT(21),
2363 .ops = &atmel_smc_nc_ops,
2364};
2365
2366static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2367 .has_dma = true,
2368 .ale_offs = BIT(21),
2369 .cle_offs = BIT(22),
2370 .ops = &atmel_smc_nc_ops,
2371};
2372
2373/* Only used to parse old bindings. */
2374static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2375 .ale_offs = BIT(21),
2376 .cle_offs = BIT(22),
2377 .ops = &atmel_smc_nc_ops,
2378 .legacy_of_bindings = true,
2379};
2380
2381static const struct atmel_nand_controller_caps atmel_sam9261_nand_caps = {
2382 .ale_offs = BIT(22),
2383 .cle_offs = BIT(21),
2384 .ops = &atmel_smc_nc_ops,
2385 .legacy_of_bindings = true,
2386};
2387
2388static const struct atmel_nand_controller_caps atmel_sam9g45_nand_caps = {
2389 .has_dma = true,
2390 .ale_offs = BIT(21),
2391 .cle_offs = BIT(22),
2392 .ops = &atmel_smc_nc_ops,
2393 .legacy_of_bindings = true,
2394};
2395
2396static const struct of_device_id atmel_nand_controller_of_ids[] = {
2397 {
2398 .compatible = "atmel,at91rm9200-nand-controller",
2399 .data = &atmel_rm9200_nc_caps,
2400 },
2401 {
2402 .compatible = "atmel,at91sam9260-nand-controller",
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002403 .data = &atmel_sam9260_nc_caps,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002404 },
2405 {
2406 .compatible = "atmel,at91sam9261-nand-controller",
2407 .data = &atmel_sam9261_nc_caps,
2408 },
2409 {
2410 .compatible = "atmel,at91sam9g45-nand-controller",
2411 .data = &atmel_sam9g45_nc_caps,
2412 },
2413 {
2414 .compatible = "atmel,sama5d3-nand-controller",
2415 .data = &atmel_sama5_nc_caps,
2416 },
2417 /* Support for old/deprecated bindings: */
2418 {
2419 .compatible = "atmel,at91rm9200-nand",
2420 .data = &atmel_rm9200_nand_caps,
2421 },
2422 {
2423 .compatible = "atmel,sama5d4-nand",
2424 .data = &atmel_rm9200_nand_caps,
2425 },
2426 {
2427 .compatible = "atmel,sama5d2-nand",
2428 .data = &atmel_rm9200_nand_caps,
2429 },
2430 { /* sentinel */ },
2431};
2432MODULE_DEVICE_TABLE(of, atmel_nand_controller_of_ids);
2433
2434static int atmel_nand_controller_probe(struct platform_device *pdev)
2435{
2436 const struct atmel_nand_controller_caps *caps;
2437
2438 if (pdev->id_entry)
2439 caps = (void *)pdev->id_entry->driver_data;
2440 else
2441 caps = of_device_get_match_data(&pdev->dev);
2442
2443 if (!caps) {
2444 dev_err(&pdev->dev, "Could not retrieve NFC caps\n");
2445 return -EINVAL;
2446 }
2447
2448 if (caps->legacy_of_bindings) {
2449 u32 ale_offs = 21;
2450
2451 /*
2452 * If we are parsing legacy DT props and the DT contains a
2453 * valid NFC node, forward the request to the sama5 logic.
2454 */
2455 if (of_find_compatible_node(pdev->dev.of_node, NULL,
2456 "atmel,sama5d3-nfc"))
2457 caps = &atmel_sama5_nand_caps;
2458
2459 /*
2460 * Even if the compatible says we are dealing with an
2461 * at91rm9200 controller, the atmel,nand-has-dma specify that
2462 * this controller supports DMA, which means we are in fact
2463 * dealing with an at91sam9g45+ controller.
2464 */
2465 if (!caps->has_dma &&
2466 of_property_read_bool(pdev->dev.of_node,
2467 "atmel,nand-has-dma"))
2468 caps = &atmel_sam9g45_nand_caps;
2469
2470 /*
2471 * All SoCs except the at91sam9261 are assigning ALE to A21 and
2472 * CLE to A22. If atmel,nand-addr-offset != 21 this means we're
2473 * actually dealing with an at91sam9261 controller.
2474 */
2475 of_property_read_u32(pdev->dev.of_node,
2476 "atmel,nand-addr-offset", &ale_offs);
2477 if (ale_offs != 21)
2478 caps = &atmel_sam9261_nand_caps;
2479 }
2480
2481 return caps->ops->probe(pdev, caps);
2482}
2483
2484static int atmel_nand_controller_remove(struct platform_device *pdev)
2485{
2486 struct atmel_nand_controller *nc = platform_get_drvdata(pdev);
2487
2488 return nc->caps->ops->remove(nc);
2489}
2490
Arnd Bergmann05b6c232017-05-31 10:19:26 +02002491static __maybe_unused int atmel_nand_controller_resume(struct device *dev)
Boris Brezillon6e532af2017-03-16 09:36:00 +01002492{
2493 struct atmel_nand_controller *nc = dev_get_drvdata(dev);
2494 struct atmel_nand *nand;
2495
Romain Izard143b0ab2017-09-28 11:46:23 +02002496 if (nc->pmecc)
2497 atmel_pmecc_reset(nc->pmecc);
2498
Boris Brezillon6e532af2017-03-16 09:36:00 +01002499 list_for_each_entry(nand, &nc->chips, node) {
2500 int i;
2501
2502 for (i = 0; i < nand->numcs; i++)
2503 nand_reset(&nand->base, i);
2504 }
2505
2506 return 0;
2507}
2508
2509static SIMPLE_DEV_PM_OPS(atmel_nand_controller_pm_ops, NULL,
2510 atmel_nand_controller_resume);
2511
Boris Brezillonf88fc122017-03-16 09:02:40 +01002512static struct platform_driver atmel_nand_controller_driver = {
2513 .driver = {
2514 .name = "atmel-nand-controller",
2515 .of_match_table = of_match_ptr(atmel_nand_controller_of_ids),
Boris Brezillon1533bfa2017-10-05 18:57:24 +02002516 .pm = &atmel_nand_controller_pm_ops,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002517 },
2518 .probe = atmel_nand_controller_probe,
2519 .remove = atmel_nand_controller_remove,
2520};
2521module_platform_driver(atmel_nand_controller_driver);
2522
2523MODULE_LICENSE("GPL");
2524MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
2525MODULE_DESCRIPTION("NAND Flash Controller driver for Atmel SoCs");
2526MODULE_ALIAS("platform:atmel-nand-controller");