blob: 5c8ef476ed4743c9f205152b66ee5709a206287d [file] [log] [blame]
Boris Brezillonf88fc122017-03-16 09:02:40 +01001/*
2 * Copyright 2017 ATMEL
3 * Copyright 2017 Free Electrons
4 *
5 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
6 *
7 * Derived from the atmel_nand.c driver which contained the following
8 * copyrights:
9 *
10 * Copyright 2003 Rick Bronson
11 *
Boris Brezillon187c54482018-02-05 23:02:02 +010012 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010013 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
14 *
Boris Brezillon187c54482018-02-05 23:02:02 +010015 * Derived from drivers/mtd/spia.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010016 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
17 *
18 *
19 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
20 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
21 *
22 * Derived from Das U-Boot source code
23 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
24 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
25 *
26 * Add Programmable Multibit ECC support for various AT91 SoC
27 * Copyright 2012 ATMEL, Hong Xu
28 *
29 * Add Nand Flash Controller support for SAMA5 SoC
30 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
31 *
32 * This program is free software; you can redistribute it and/or modify
33 * it under the terms of the GNU General Public License version 2 as
34 * published by the Free Software Foundation.
35 *
36 * A few words about the naming convention in this file. This convention
37 * applies to structure and function names.
38 *
39 * Prefixes:
40 *
41 * - atmel_nand_: all generic structures/functions
42 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
43 * (at91sam9 and avr32 SoCs)
44 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
45 * (sama5 SoCs and later)
46 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
47 * that is available in the HSMC block
48 * - <soc>_nand_: all SoC specific structures/functions
49 */
50
51#include <linux/clk.h>
52#include <linux/dma-mapping.h>
53#include <linux/dmaengine.h>
54#include <linux/genalloc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010055#include <linux/gpio/consumer.h>
56#include <linux/interrupt.h>
57#include <linux/mfd/syscon.h>
58#include <linux/mfd/syscon/atmel-matrix.h>
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +010059#include <linux/mfd/syscon/atmel-smc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010060#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020061#include <linux/mtd/rawnand.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010062#include <linux/of_address.h>
63#include <linux/of_irq.h>
64#include <linux/of_platform.h>
65#include <linux/iopoll.h>
66#include <linux/platform_device.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010067#include <linux/regmap.h>
68
69#include "pmecc.h"
70
71#define ATMEL_HSMC_NFC_CFG 0x0
72#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
73#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
74#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
75#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
76#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
77#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
78#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
79#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
80#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
81#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
82
83#define ATMEL_HSMC_NFC_CTRL 0x4
84#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
85#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
86
87#define ATMEL_HSMC_NFC_SR 0x8
88#define ATMEL_HSMC_NFC_IER 0xc
89#define ATMEL_HSMC_NFC_IDR 0x10
90#define ATMEL_HSMC_NFC_IMR 0x14
91#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
92#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
93#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
94#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
95#define ATMEL_HSMC_NFC_SR_WR BIT(11)
96#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
97#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
98#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
99#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
100#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
101#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
102#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
103#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
104 ATMEL_HSMC_NFC_SR_UNDEF | \
105 ATMEL_HSMC_NFC_SR_AWB | \
106 ATMEL_HSMC_NFC_SR_NFCASE)
107#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
108
109#define ATMEL_HSMC_NFC_ADDR 0x18
110#define ATMEL_HSMC_NFC_BANK 0x1c
111
112#define ATMEL_NFC_MAX_RB_ID 7
113
114#define ATMEL_NFC_SRAM_SIZE 0x2400
115
116#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
117#define ATMEL_NFC_VCMD2 BIT(18)
118#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
119#define ATMEL_NFC_CSID(cs) ((cs) << 22)
120#define ATMEL_NFC_DATAEN BIT(25)
121#define ATMEL_NFC_NFCWR BIT(26)
122
123#define ATMEL_NFC_MAX_ADDR_CYCLES 5
124
125#define ATMEL_NAND_ALE_OFFSET BIT(21)
126#define ATMEL_NAND_CLE_OFFSET BIT(22)
127
128#define DEFAULT_TIMEOUT_MS 1000
129#define MIN_DMA_LEN 128
130
Peter Rosinefc63622018-03-29 15:10:54 +0200131static bool atmel_nand_avoid_dma __read_mostly;
132
133MODULE_PARM_DESC(avoiddma, "Avoid using DMA");
134module_param_named(avoiddma, atmel_nand_avoid_dma, bool, 0400);
135
Boris Brezillonf88fc122017-03-16 09:02:40 +0100136enum atmel_nand_rb_type {
137 ATMEL_NAND_NO_RB,
138 ATMEL_NAND_NATIVE_RB,
139 ATMEL_NAND_GPIO_RB,
140};
141
142struct atmel_nand_rb {
143 enum atmel_nand_rb_type type;
144 union {
145 struct gpio_desc *gpio;
146 int id;
147 };
148};
149
150struct atmel_nand_cs {
151 int id;
152 struct atmel_nand_rb rb;
153 struct gpio_desc *csgpio;
154 struct {
155 void __iomem *virt;
156 dma_addr_t dma;
157 } io;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100158
159 struct atmel_smc_cs_conf smcconf;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100160};
161
162struct atmel_nand {
163 struct list_head node;
164 struct device *dev;
165 struct nand_chip base;
166 struct atmel_nand_cs *activecs;
167 struct atmel_pmecc_user *pmecc;
168 struct gpio_desc *cdgpio;
169 int numcs;
170 struct atmel_nand_cs cs[];
171};
172
173static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
174{
175 return container_of(chip, struct atmel_nand, base);
176}
177
178enum atmel_nfc_data_xfer {
179 ATMEL_NFC_NO_DATA,
180 ATMEL_NFC_READ_DATA,
181 ATMEL_NFC_WRITE_DATA,
182};
183
184struct atmel_nfc_op {
185 u8 cs;
186 u8 ncmds;
187 u8 cmds[2];
188 u8 naddrs;
189 u8 addrs[5];
190 enum atmel_nfc_data_xfer data;
191 u32 wait;
192 u32 errors;
193};
194
195struct atmel_nand_controller;
196struct atmel_nand_controller_caps;
197
198struct atmel_nand_controller_ops {
199 int (*probe)(struct platform_device *pdev,
200 const struct atmel_nand_controller_caps *caps);
201 int (*remove)(struct atmel_nand_controller *nc);
202 void (*nand_init)(struct atmel_nand_controller *nc,
203 struct atmel_nand *nand);
Miquel Raynal577e0102018-07-25 15:31:41 +0200204 int (*ecc_init)(struct nand_chip *chip);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100205 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
206 const struct nand_data_interface *conf);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100207};
208
209struct atmel_nand_controller_caps {
210 bool has_dma;
211 bool legacy_of_bindings;
212 u32 ale_offs;
213 u32 cle_offs;
214 const struct atmel_nand_controller_ops *ops;
215};
216
217struct atmel_nand_controller {
Miquel Raynal7da45132018-07-17 09:08:02 +0200218 struct nand_controller base;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100219 const struct atmel_nand_controller_caps *caps;
220 struct device *dev;
221 struct regmap *smc;
222 struct dma_chan *dmac;
223 struct atmel_pmecc *pmecc;
224 struct list_head chips;
225 struct clk *mck;
226};
227
228static inline struct atmel_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200229to_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100230{
231 return container_of(ctl, struct atmel_nand_controller, base);
232}
233
234struct atmel_smc_nand_controller {
235 struct atmel_nand_controller base;
236 struct regmap *matrix;
237 unsigned int ebi_csa_offs;
238};
239
240static inline struct atmel_smc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200241to_smc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100242{
243 return container_of(to_nand_controller(ctl),
244 struct atmel_smc_nand_controller, base);
245}
246
247struct atmel_hsmc_nand_controller {
248 struct atmel_nand_controller base;
249 struct {
250 struct gen_pool *pool;
251 void __iomem *virt;
252 dma_addr_t dma;
253 } sram;
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +0200254 const struct atmel_hsmc_reg_layout *hsmc_layout;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100255 struct regmap *io;
256 struct atmel_nfc_op op;
257 struct completion complete;
258 int irq;
259
260 /* Only used when instantiating from legacy DT bindings. */
261 struct clk *clk;
262};
263
264static inline struct atmel_hsmc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200265to_hsmc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100266{
267 return container_of(to_nand_controller(ctl),
268 struct atmel_hsmc_nand_controller, base);
269}
270
271static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
272{
273 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
274 op->wait ^= status & op->wait;
275
276 return !op->wait || op->errors;
277}
278
279static irqreturn_t atmel_nfc_interrupt(int irq, void *data)
280{
281 struct atmel_hsmc_nand_controller *nc = data;
282 u32 sr, rcvd;
283 bool done;
284
285 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &sr);
286
287 rcvd = sr & (nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
288 done = atmel_nfc_op_done(&nc->op, sr);
289
290 if (rcvd)
291 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, rcvd);
292
293 if (done)
294 complete(&nc->complete);
295
296 return rcvd ? IRQ_HANDLED : IRQ_NONE;
297}
298
299static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
300 unsigned int timeout_ms)
301{
302 int ret;
303
304 if (!timeout_ms)
305 timeout_ms = DEFAULT_TIMEOUT_MS;
306
307 if (poll) {
308 u32 status;
309
310 ret = regmap_read_poll_timeout(nc->base.smc,
311 ATMEL_HSMC_NFC_SR, status,
312 atmel_nfc_op_done(&nc->op,
313 status),
314 0, timeout_ms * 1000);
315 } else {
316 init_completion(&nc->complete);
317 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IER,
318 nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
319 ret = wait_for_completion_timeout(&nc->complete,
320 msecs_to_jiffies(timeout_ms));
321 if (!ret)
322 ret = -ETIMEDOUT;
323 else
324 ret = 0;
325
326 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
327 }
328
329 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
330 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
331 ret = -ETIMEDOUT;
332 }
333
334 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
335 dev_err(nc->base.dev, "Access to an undefined area\n");
336 ret = -EIO;
337 }
338
339 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
340 dev_err(nc->base.dev, "Access while busy\n");
341 ret = -EIO;
342 }
343
344 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
345 dev_err(nc->base.dev, "Wrong access size\n");
346 ret = -EIO;
347 }
348
349 return ret;
350}
351
352static void atmel_nand_dma_transfer_finished(void *data)
353{
354 struct completion *finished = data;
355
356 complete(finished);
357}
358
359static int atmel_nand_dma_transfer(struct atmel_nand_controller *nc,
360 void *buf, dma_addr_t dev_dma, size_t len,
361 enum dma_data_direction dir)
362{
363 DECLARE_COMPLETION_ONSTACK(finished);
364 dma_addr_t src_dma, dst_dma, buf_dma;
365 struct dma_async_tx_descriptor *tx;
366 dma_cookie_t cookie;
367
368 buf_dma = dma_map_single(nc->dev, buf, len, dir);
369 if (dma_mapping_error(nc->dev, dev_dma)) {
370 dev_err(nc->dev,
371 "Failed to prepare a buffer for DMA access\n");
372 goto err;
373 }
374
375 if (dir == DMA_FROM_DEVICE) {
376 src_dma = dev_dma;
377 dst_dma = buf_dma;
378 } else {
379 src_dma = buf_dma;
380 dst_dma = dev_dma;
381 }
382
383 tx = dmaengine_prep_dma_memcpy(nc->dmac, dst_dma, src_dma, len,
384 DMA_CTRL_ACK | DMA_PREP_INTERRUPT);
385 if (!tx) {
386 dev_err(nc->dev, "Failed to prepare DMA memcpy\n");
387 goto err_unmap;
388 }
389
390 tx->callback = atmel_nand_dma_transfer_finished;
391 tx->callback_param = &finished;
392
393 cookie = dmaengine_submit(tx);
394 if (dma_submit_error(cookie)) {
395 dev_err(nc->dev, "Failed to do DMA tx_submit\n");
396 goto err_unmap;
397 }
398
399 dma_async_issue_pending(nc->dmac);
400 wait_for_completion(&finished);
401
402 return 0;
403
404err_unmap:
405 dma_unmap_single(nc->dev, buf_dma, len, dir);
406
407err:
408 dev_dbg(nc->dev, "Fall back to CPU I/O\n");
409
410 return -EIO;
411}
412
Boris Brezillon7e534322018-09-06 14:05:22 +0200413static u8 atmel_nand_read_byte(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100414{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100415 struct atmel_nand *nand = to_atmel_nand(chip);
416
417 return ioread8(nand->activecs->io.virt);
418}
419
Boris Brezillonc0739d82018-09-06 14:05:23 +0200420static void atmel_nand_write_byte(struct nand_chip *chip, u8 byte)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100421{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100422 struct atmel_nand *nand = to_atmel_nand(chip);
423
424 if (chip->options & NAND_BUSWIDTH_16)
425 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
426 else
427 iowrite8(byte, nand->activecs->io.virt);
428}
429
Boris Brezillon7e534322018-09-06 14:05:22 +0200430static void atmel_nand_read_buf(struct nand_chip *chip, u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100431{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100432 struct atmel_nand *nand = to_atmel_nand(chip);
433 struct atmel_nand_controller *nc;
434
435 nc = to_nand_controller(chip->controller);
436
437 /*
438 * If the controller supports DMA, the buffer address is DMA-able and
439 * len is long enough to make DMA transfers profitable, let's trigger
440 * a DMA transfer. If it fails, fallback to PIO mode.
441 */
442 if (nc->dmac && virt_addr_valid(buf) &&
443 len >= MIN_DMA_LEN &&
444 !atmel_nand_dma_transfer(nc, buf, nand->activecs->io.dma, len,
445 DMA_FROM_DEVICE))
446 return;
447
448 if (chip->options & NAND_BUSWIDTH_16)
449 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
450 else
451 ioread8_rep(nand->activecs->io.virt, buf, len);
452}
453
Boris Brezillonc0739d82018-09-06 14:05:23 +0200454static void atmel_nand_write_buf(struct nand_chip *chip, const u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100455{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100456 struct atmel_nand *nand = to_atmel_nand(chip);
457 struct atmel_nand_controller *nc;
458
459 nc = to_nand_controller(chip->controller);
460
461 /*
462 * If the controller supports DMA, the buffer address is DMA-able and
463 * len is long enough to make DMA transfers profitable, let's trigger
464 * a DMA transfer. If it fails, fallback to PIO mode.
465 */
466 if (nc->dmac && virt_addr_valid(buf) &&
467 len >= MIN_DMA_LEN &&
468 !atmel_nand_dma_transfer(nc, (void *)buf, nand->activecs->io.dma,
469 len, DMA_TO_DEVICE))
470 return;
471
472 if (chip->options & NAND_BUSWIDTH_16)
473 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
474 else
475 iowrite8_rep(nand->activecs->io.virt, buf, len);
476}
477
478static int atmel_nand_dev_ready(struct mtd_info *mtd)
479{
480 struct nand_chip *chip = mtd_to_nand(mtd);
481 struct atmel_nand *nand = to_atmel_nand(chip);
482
483 return gpiod_get_value(nand->activecs->rb.gpio);
484}
485
Boris Brezillon758b56f2018-09-06 14:05:24 +0200486static void atmel_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100487{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100488 struct atmel_nand *nand = to_atmel_nand(chip);
489
490 if (cs < 0 || cs >= nand->numcs) {
491 nand->activecs = NULL;
492 chip->dev_ready = NULL;
493 return;
494 }
495
496 nand->activecs = &nand->cs[cs];
497
498 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
499 chip->dev_ready = atmel_nand_dev_ready;
500}
501
502static int atmel_hsmc_nand_dev_ready(struct mtd_info *mtd)
503{
504 struct nand_chip *chip = mtd_to_nand(mtd);
505 struct atmel_nand *nand = to_atmel_nand(chip);
506 struct atmel_hsmc_nand_controller *nc;
507 u32 status;
508
509 nc = to_hsmc_nand_controller(chip->controller);
510
511 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
512
513 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
514}
515
Boris Brezillon758b56f2018-09-06 14:05:24 +0200516static void atmel_hsmc_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100517{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200518 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100519 struct atmel_nand *nand = to_atmel_nand(chip);
520 struct atmel_hsmc_nand_controller *nc;
521
522 nc = to_hsmc_nand_controller(chip->controller);
523
Boris Brezillon758b56f2018-09-06 14:05:24 +0200524 atmel_nand_select_chip(chip, cs);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100525
526 if (!nand->activecs) {
527 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
528 ATMEL_HSMC_NFC_CTRL_DIS);
529 return;
530 }
531
532 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
533 chip->dev_ready = atmel_hsmc_nand_dev_ready;
534
535 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
536 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
537 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
538 ATMEL_HSMC_NFC_CFG_RSPARE |
539 ATMEL_HSMC_NFC_CFG_WSPARE,
540 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
541 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
542 ATMEL_HSMC_NFC_CFG_RSPARE);
543 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
544 ATMEL_HSMC_NFC_CTRL_EN);
545}
546
547static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
548{
549 u8 *addrs = nc->op.addrs;
550 unsigned int op = 0;
551 u32 addr, val;
552 int i, ret;
553
554 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
555
556 for (i = 0; i < nc->op.ncmds; i++)
557 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
558
559 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
560 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
561
562 op |= ATMEL_NFC_CSID(nc->op.cs) |
563 ATMEL_NFC_ACYCLE(nc->op.naddrs);
564
565 if (nc->op.ncmds > 1)
566 op |= ATMEL_NFC_VCMD2;
567
568 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
569 (addrs[3] << 24);
570
571 if (nc->op.data != ATMEL_NFC_NO_DATA) {
572 op |= ATMEL_NFC_DATAEN;
573 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
574
575 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
576 op |= ATMEL_NFC_NFCWR;
577 }
578
579 /* Clear all flags. */
580 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
581
582 /* Send the command. */
583 regmap_write(nc->io, op, addr);
584
585 ret = atmel_nfc_wait(nc, poll, 0);
586 if (ret)
587 dev_err(nc->base.dev,
588 "Failed to send NAND command (err = %d)!",
589 ret);
590
591 /* Reset the op state. */
592 memset(&nc->op, 0, sizeof(nc->op));
593
594 return ret;
595}
596
597static void atmel_hsmc_nand_cmd_ctrl(struct mtd_info *mtd, int dat,
598 unsigned int ctrl)
599{
600 struct nand_chip *chip = mtd_to_nand(mtd);
601 struct atmel_nand *nand = to_atmel_nand(chip);
602 struct atmel_hsmc_nand_controller *nc;
603
604 nc = to_hsmc_nand_controller(chip->controller);
605
606 if (ctrl & NAND_ALE) {
607 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
608 return;
609
610 nc->op.addrs[nc->op.naddrs++] = dat;
611 } else if (ctrl & NAND_CLE) {
612 if (nc->op.ncmds > 1)
613 return;
614
615 nc->op.cmds[nc->op.ncmds++] = dat;
616 }
617
618 if (dat == NAND_CMD_NONE) {
619 nc->op.cs = nand->activecs->id;
620 atmel_nfc_exec_op(nc, true);
621 }
622}
623
624static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
625 unsigned int ctrl)
626{
627 struct nand_chip *chip = mtd_to_nand(mtd);
628 struct atmel_nand *nand = to_atmel_nand(chip);
629 struct atmel_nand_controller *nc;
630
631 nc = to_nand_controller(chip->controller);
632
633 if ((ctrl & NAND_CTRL_CHANGE) && nand->activecs->csgpio) {
634 if (ctrl & NAND_NCE)
635 gpiod_set_value(nand->activecs->csgpio, 0);
636 else
637 gpiod_set_value(nand->activecs->csgpio, 1);
638 }
639
640 if (ctrl & NAND_ALE)
641 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
642 else if (ctrl & NAND_CLE)
643 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
644}
645
646static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
647 bool oob_required)
648{
649 struct mtd_info *mtd = nand_to_mtd(chip);
650 struct atmel_hsmc_nand_controller *nc;
651 int ret = -EIO;
652
653 nc = to_hsmc_nand_controller(chip->controller);
654
655 if (nc->base.dmac)
656 ret = atmel_nand_dma_transfer(&nc->base, (void *)buf,
657 nc->sram.dma, mtd->writesize,
658 DMA_TO_DEVICE);
659
660 /* Falling back to CPU copy. */
661 if (ret)
662 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
663
664 if (oob_required)
665 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
666 mtd->oobsize);
667}
668
669static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
670 bool oob_required)
671{
672 struct mtd_info *mtd = nand_to_mtd(chip);
673 struct atmel_hsmc_nand_controller *nc;
674 int ret = -EIO;
675
676 nc = to_hsmc_nand_controller(chip->controller);
677
678 if (nc->base.dmac)
679 ret = atmel_nand_dma_transfer(&nc->base, buf, nc->sram.dma,
680 mtd->writesize, DMA_FROM_DEVICE);
681
682 /* Falling back to CPU copy. */
683 if (ret)
684 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
685
686 if (oob_required)
687 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
688 mtd->oobsize);
689}
690
691static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
692{
693 struct mtd_info *mtd = nand_to_mtd(chip);
694 struct atmel_hsmc_nand_controller *nc;
695
696 nc = to_hsmc_nand_controller(chip->controller);
697
698 if (column >= 0) {
699 nc->op.addrs[nc->op.naddrs++] = column;
700
701 /*
702 * 2 address cycles for the column offset on large page NANDs.
703 */
704 if (mtd->writesize > 512)
705 nc->op.addrs[nc->op.naddrs++] = column >> 8;
706 }
707
708 if (page >= 0) {
709 nc->op.addrs[nc->op.naddrs++] = page;
710 nc->op.addrs[nc->op.naddrs++] = page >> 8;
711
Masahiro Yamada14157f82017-09-13 11:05:50 +0900712 if (chip->options & NAND_ROW_ADDR_3)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100713 nc->op.addrs[nc->op.naddrs++] = page >> 16;
714 }
715}
716
717static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
718{
719 struct atmel_nand *nand = to_atmel_nand(chip);
720 struct atmel_nand_controller *nc;
721 int ret;
722
723 nc = to_nand_controller(chip->controller);
724
725 if (raw)
726 return 0;
727
728 ret = atmel_pmecc_enable(nand->pmecc, op);
729 if (ret)
730 dev_err(nc->dev,
731 "Failed to enable ECC engine (err = %d)\n", ret);
732
733 return ret;
734}
735
736static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
737{
738 struct atmel_nand *nand = to_atmel_nand(chip);
739
740 if (!raw)
741 atmel_pmecc_disable(nand->pmecc);
742}
743
744static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
745{
746 struct atmel_nand *nand = to_atmel_nand(chip);
747 struct mtd_info *mtd = nand_to_mtd(chip);
748 struct atmel_nand_controller *nc;
749 struct mtd_oob_region oobregion;
750 void *eccbuf;
751 int ret, i;
752
753 nc = to_nand_controller(chip->controller);
754
755 if (raw)
756 return 0;
757
758 ret = atmel_pmecc_wait_rdy(nand->pmecc);
759 if (ret) {
760 dev_err(nc->dev,
761 "Failed to transfer NAND page data (err = %d)\n",
762 ret);
763 return ret;
764 }
765
766 mtd_ooblayout_ecc(mtd, 0, &oobregion);
767 eccbuf = chip->oob_poi + oobregion.offset;
768
769 for (i = 0; i < chip->ecc.steps; i++) {
770 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
771 eccbuf);
772 eccbuf += chip->ecc.bytes;
773 }
774
775 return 0;
776}
777
778static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
779 bool raw)
780{
781 struct atmel_nand *nand = to_atmel_nand(chip);
782 struct mtd_info *mtd = nand_to_mtd(chip);
783 struct atmel_nand_controller *nc;
784 struct mtd_oob_region oobregion;
785 int ret, i, max_bitflips = 0;
786 void *databuf, *eccbuf;
787
788 nc = to_nand_controller(chip->controller);
789
790 if (raw)
791 return 0;
792
793 ret = atmel_pmecc_wait_rdy(nand->pmecc);
794 if (ret) {
795 dev_err(nc->dev,
796 "Failed to read NAND page data (err = %d)\n",
797 ret);
798 return ret;
799 }
800
801 mtd_ooblayout_ecc(mtd, 0, &oobregion);
802 eccbuf = chip->oob_poi + oobregion.offset;
803 databuf = buf;
804
805 for (i = 0; i < chip->ecc.steps; i++) {
806 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
807 eccbuf);
808 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
809 ret = nand_check_erased_ecc_chunk(databuf,
810 chip->ecc.size,
811 eccbuf,
812 chip->ecc.bytes,
813 NULL, 0,
814 chip->ecc.strength);
815
816 if (ret >= 0)
817 max_bitflips = max(ret, max_bitflips);
818 else
819 mtd->ecc_stats.failed++;
820
821 databuf += chip->ecc.size;
822 eccbuf += chip->ecc.bytes;
823 }
824
825 return max_bitflips;
826}
827
828static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
829 bool oob_required, int page, bool raw)
830{
831 struct mtd_info *mtd = nand_to_mtd(chip);
832 struct atmel_nand *nand = to_atmel_nand(chip);
833 int ret;
834
Boris Brezillon25f815f2017-11-30 18:01:30 +0100835 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
836
Boris Brezillonf88fc122017-03-16 09:02:40 +0100837 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
838 if (ret)
839 return ret;
840
Boris Brezillonc0739d82018-09-06 14:05:23 +0200841 atmel_nand_write_buf(chip, buf, mtd->writesize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100842
843 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
844 if (ret) {
845 atmel_pmecc_disable(nand->pmecc);
846 return ret;
847 }
848
849 atmel_nand_pmecc_disable(chip, raw);
850
Boris Brezillonc0739d82018-09-06 14:05:23 +0200851 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100852
Boris Brezillon25f815f2017-11-30 18:01:30 +0100853 return nand_prog_page_end_op(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100854}
855
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200856static int atmel_nand_pmecc_write_page(struct nand_chip *chip, const u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100857 int oob_required, int page)
858{
859 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
860}
861
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200862static int atmel_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100863 const u8 *buf, int oob_required,
864 int page)
865{
866 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
867}
868
869static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
870 bool oob_required, int page, bool raw)
871{
872 struct mtd_info *mtd = nand_to_mtd(chip);
873 int ret;
874
Boris Brezillon25f815f2017-11-30 18:01:30 +0100875 nand_read_page_op(chip, page, 0, NULL, 0);
876
Boris Brezillonf88fc122017-03-16 09:02:40 +0100877 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
878 if (ret)
879 return ret;
880
Boris Brezillon7e534322018-09-06 14:05:22 +0200881 atmel_nand_read_buf(chip, buf, mtd->writesize);
882 atmel_nand_read_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100883
884 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
885
886 atmel_nand_pmecc_disable(chip, raw);
887
888 return ret;
889}
890
Boris Brezillonb9761682018-09-06 14:05:20 +0200891static int atmel_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100892 int oob_required, int page)
893{
894 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
895}
896
Boris Brezillonb9761682018-09-06 14:05:20 +0200897static int atmel_nand_pmecc_read_page_raw(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100898 int oob_required, int page)
899{
900 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
901}
902
903static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
904 const u8 *buf, bool oob_required,
905 int page, bool raw)
906{
907 struct mtd_info *mtd = nand_to_mtd(chip);
908 struct atmel_nand *nand = to_atmel_nand(chip);
909 struct atmel_hsmc_nand_controller *nc;
Boris Brezillon41145642017-05-16 18:27:49 +0200910 int ret, status;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100911
912 nc = to_hsmc_nand_controller(chip->controller);
913
914 atmel_nfc_copy_to_sram(chip, buf, false);
915
916 nc->op.cmds[0] = NAND_CMD_SEQIN;
917 nc->op.ncmds = 1;
918 atmel_nfc_set_op_addr(chip, page, 0x0);
919 nc->op.cs = nand->activecs->id;
920 nc->op.data = ATMEL_NFC_WRITE_DATA;
921
922 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
923 if (ret)
924 return ret;
925
926 ret = atmel_nfc_exec_op(nc, false);
927 if (ret) {
928 atmel_nand_pmecc_disable(chip, raw);
929 dev_err(nc->base.dev,
930 "Failed to transfer NAND page data (err = %d)\n",
931 ret);
932 return ret;
933 }
934
935 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
936
937 atmel_nand_pmecc_disable(chip, raw);
938
939 if (ret)
940 return ret;
941
Boris Brezillonc0739d82018-09-06 14:05:23 +0200942 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100943
944 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
945 nc->op.ncmds = 1;
946 nc->op.cs = nand->activecs->id;
947 ret = atmel_nfc_exec_op(nc, false);
948 if (ret)
949 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
950 ret);
951
Boris Brezillon41145642017-05-16 18:27:49 +0200952 status = chip->waitfunc(mtd, chip);
953 if (status & NAND_STATUS_FAIL)
954 return -EIO;
955
Boris Brezillonf88fc122017-03-16 09:02:40 +0100956 return ret;
957}
958
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200959static int atmel_hsmc_nand_pmecc_write_page(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100960 const u8 *buf, int oob_required,
961 int page)
962{
963 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
964 false);
965}
966
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200967static int atmel_hsmc_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100968 const u8 *buf,
969 int oob_required, int page)
970{
971 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
972 true);
973}
974
975static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
976 bool oob_required, int page,
977 bool raw)
978{
979 struct mtd_info *mtd = nand_to_mtd(chip);
980 struct atmel_nand *nand = to_atmel_nand(chip);
981 struct atmel_hsmc_nand_controller *nc;
982 int ret;
983
984 nc = to_hsmc_nand_controller(chip->controller);
985
986 /*
987 * Optimized read page accessors only work when the NAND R/B pin is
988 * connected to a native SoC R/B pin. If that's not the case, fallback
989 * to the non-optimized one.
990 */
991 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100992 nand_read_page_op(chip, page, 0, NULL, 0);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100993
994 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
995 raw);
996 }
997
998 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
999
1000 if (mtd->writesize > 512)
1001 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
1002
1003 atmel_nfc_set_op_addr(chip, page, 0x0);
1004 nc->op.cs = nand->activecs->id;
1005 nc->op.data = ATMEL_NFC_READ_DATA;
1006
1007 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
1008 if (ret)
1009 return ret;
1010
1011 ret = atmel_nfc_exec_op(nc, false);
1012 if (ret) {
1013 atmel_nand_pmecc_disable(chip, raw);
1014 dev_err(nc->base.dev,
1015 "Failed to load NAND page data (err = %d)\n",
1016 ret);
1017 return ret;
1018 }
1019
1020 atmel_nfc_copy_from_sram(chip, buf, true);
1021
1022 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
1023
1024 atmel_nand_pmecc_disable(chip, raw);
1025
1026 return ret;
1027}
1028
Boris Brezillonb9761682018-09-06 14:05:20 +02001029static int atmel_hsmc_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001030 int oob_required, int page)
1031{
1032 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1033 false);
1034}
1035
Boris Brezillonb9761682018-09-06 14:05:20 +02001036static int atmel_hsmc_nand_pmecc_read_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001037 u8 *buf, int oob_required,
1038 int page)
1039{
1040 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1041 true);
1042}
1043
1044static int atmel_nand_pmecc_init(struct nand_chip *chip)
1045{
1046 struct mtd_info *mtd = nand_to_mtd(chip);
1047 struct atmel_nand *nand = to_atmel_nand(chip);
1048 struct atmel_nand_controller *nc;
1049 struct atmel_pmecc_user_req req;
1050
1051 nc = to_nand_controller(chip->controller);
1052
1053 if (!nc->pmecc) {
1054 dev_err(nc->dev, "HW ECC not supported\n");
1055 return -ENOTSUPP;
1056 }
1057
1058 if (nc->caps->legacy_of_bindings) {
1059 u32 val;
1060
1061 if (!of_property_read_u32(nc->dev->of_node, "atmel,pmecc-cap",
1062 &val))
1063 chip->ecc.strength = val;
1064
1065 if (!of_property_read_u32(nc->dev->of_node,
1066 "atmel,pmecc-sector-size",
1067 &val))
1068 chip->ecc.size = val;
1069 }
1070
1071 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1072 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1073 else if (chip->ecc.strength)
1074 req.ecc.strength = chip->ecc.strength;
1075 else if (chip->ecc_strength_ds)
1076 req.ecc.strength = chip->ecc_strength_ds;
1077 else
1078 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1079
1080 if (chip->ecc.size)
1081 req.ecc.sectorsize = chip->ecc.size;
1082 else if (chip->ecc_step_ds)
1083 req.ecc.sectorsize = chip->ecc_step_ds;
1084 else
1085 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1086
1087 req.pagesize = mtd->writesize;
1088 req.oobsize = mtd->oobsize;
1089
1090 if (mtd->writesize <= 512) {
1091 req.ecc.bytes = 4;
1092 req.ecc.ooboffset = 0;
1093 } else {
1094 req.ecc.bytes = mtd->oobsize - 2;
1095 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1096 }
1097
1098 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1099 if (IS_ERR(nand->pmecc))
1100 return PTR_ERR(nand->pmecc);
1101
1102 chip->ecc.algo = NAND_ECC_BCH;
1103 chip->ecc.size = req.ecc.sectorsize;
1104 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1105 chip->ecc.strength = req.ecc.strength;
1106
1107 chip->options |= NAND_NO_SUBPAGE_WRITE;
1108
1109 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
1110
1111 return 0;
1112}
1113
Miquel Raynal577e0102018-07-25 15:31:41 +02001114static int atmel_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001115{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001116 struct atmel_nand_controller *nc;
1117 int ret;
1118
1119 nc = to_nand_controller(chip->controller);
1120
1121 switch (chip->ecc.mode) {
1122 case NAND_ECC_NONE:
1123 case NAND_ECC_SOFT:
1124 /*
1125 * Nothing to do, the core will initialize everything for us.
1126 */
1127 break;
1128
1129 case NAND_ECC_HW:
1130 ret = atmel_nand_pmecc_init(chip);
1131 if (ret)
1132 return ret;
1133
1134 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1135 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1136 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1137 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1138 break;
1139
1140 default:
1141 /* Other modes are not supported. */
1142 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1143 chip->ecc.mode);
1144 return -ENOTSUPP;
1145 }
1146
1147 return 0;
1148}
1149
Miquel Raynal577e0102018-07-25 15:31:41 +02001150static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001151{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001152 int ret;
1153
Miquel Raynal577e0102018-07-25 15:31:41 +02001154 ret = atmel_nand_ecc_init(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001155 if (ret)
1156 return ret;
1157
1158 if (chip->ecc.mode != NAND_ECC_HW)
1159 return 0;
1160
1161 /* Adjust the ECC operations for the HSMC IP. */
1162 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1163 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1164 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1165 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001166
1167 return 0;
1168}
1169
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001170static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1171 const struct nand_data_interface *conf,
1172 struct atmel_smc_cs_conf *smcconf)
1173{
1174 u32 ncycles, totalcycles, timeps, mckperiodps;
1175 struct atmel_nand_controller *nc;
1176 int ret;
1177
1178 nc = to_nand_controller(nand->base.controller);
1179
1180 /* DDR interface not supported. */
1181 if (conf->type != NAND_SDR_IFACE)
1182 return -ENOTSUPP;
1183
1184 /*
1185 * tRC < 30ns implies EDO mode. This controller does not support this
1186 * mode.
1187 */
Boris Brezillonee02f732017-07-31 10:32:21 +02001188 if (conf->timings.sdr.tRC_min < 30000)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001189 return -ENOTSUPP;
1190
1191 atmel_smc_cs_conf_init(smcconf);
1192
1193 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1194 mckperiodps *= 1000;
1195
1196 /*
1197 * Set write pulse timing. This one is easy to extract:
1198 *
1199 * NWE_PULSE = tWP
1200 */
1201 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1202 totalcycles = ncycles;
1203 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1204 ncycles);
1205 if (ret)
1206 return ret;
1207
1208 /*
1209 * The write setup timing depends on the operation done on the NAND.
1210 * All operations goes through the same data bus, but the operation
1211 * type depends on the address we are writing to (ALE/CLE address
1212 * lines).
1213 * Since we have no way to differentiate the different operations at
1214 * the SMC level, we must consider the worst case (the biggest setup
1215 * time among all operation types):
1216 *
1217 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1218 */
1219 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1220 conf->timings.sdr.tALS_min);
1221 timeps = max(timeps, conf->timings.sdr.tDS_min);
1222 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1223 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1224 totalcycles += ncycles;
1225 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1226 ncycles);
1227 if (ret)
1228 return ret;
1229
1230 /*
1231 * As for the write setup timing, the write hold timing depends on the
1232 * operation done on the NAND:
1233 *
1234 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1235 */
1236 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1237 conf->timings.sdr.tALH_min);
1238 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1239 conf->timings.sdr.tWH_min);
1240 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1241 totalcycles += ncycles;
1242
1243 /*
1244 * The write cycle timing is directly matching tWC, but is also
1245 * dependent on the other timings on the setup and hold timings we
1246 * calculated earlier, which gives:
1247 *
1248 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1249 */
1250 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1251 ncycles = max(totalcycles, ncycles);
1252 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1253 ncycles);
1254 if (ret)
1255 return ret;
1256
1257 /*
1258 * We don't want the CS line to be toggled between each byte/word
1259 * transfer to the NAND. The only way to guarantee that is to have the
1260 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1261 *
1262 * NCS_WR_PULSE = NWE_CYCLE
1263 */
1264 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1265 ncycles);
1266 if (ret)
1267 return ret;
1268
1269 /*
1270 * As for the write setup timing, the read hold timing depends on the
1271 * operation done on the NAND:
1272 *
1273 * NRD_HOLD = max(tREH, tRHOH)
1274 */
1275 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1276 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1277 totalcycles = ncycles;
1278
1279 /*
1280 * TDF = tRHZ - NRD_HOLD
1281 */
1282 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1283 ncycles -= totalcycles;
1284
1285 /*
1286 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1287 * we might end up with a config that does not fit in the TDF field.
1288 * Just take the max value in this case and hope that the NAND is more
1289 * tolerant than advertised.
1290 */
1291 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1292 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1293 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1294 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1295
1296 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1297 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1298
1299 /*
1300 * Read pulse timing directly matches tRP:
1301 *
1302 * NRD_PULSE = tRP
1303 */
1304 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRP_min, mckperiodps);
1305 totalcycles += ncycles;
1306 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1307 ncycles);
1308 if (ret)
1309 return ret;
1310
1311 /*
1312 * The write cycle timing is directly matching tWC, but is also
1313 * dependent on the setup and hold timings we calculated earlier,
1314 * which gives:
1315 *
1316 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1317 *
1318 * NRD_SETUP is always 0.
1319 */
1320 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1321 ncycles = max(totalcycles, ncycles);
1322 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1323 ncycles);
1324 if (ret)
1325 return ret;
1326
1327 /*
1328 * We don't want the CS line to be toggled between each byte/word
1329 * transfer from the NAND. The only way to guarantee that is to have
1330 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1331 *
1332 * NCS_RD_PULSE = NRD_CYCLE
1333 */
1334 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1335 ncycles);
1336 if (ret)
1337 return ret;
1338
1339 /* Txxx timings are directly matching tXXX ones. */
1340 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1341 ret = atmel_smc_cs_conf_set_timing(smcconf,
1342 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1343 ncycles);
1344 if (ret)
1345 return ret;
1346
1347 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1348 ret = atmel_smc_cs_conf_set_timing(smcconf,
1349 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1350 ncycles);
Boris Brezillonbe3e83e2017-08-23 20:45:01 +02001351 /*
1352 * Version 4 of the ONFI spec mandates that tADL be at least 400
1353 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1354 * fit in the tADL field of the SMC reg. We need to relax the check and
1355 * accept the -ERANGE return code.
1356 *
1357 * Note that previous versions of the ONFI spec had a lower tADL_min
1358 * (100 or 200 ns). It's not clear why this timing constraint got
1359 * increased but it seems most NANDs are fine with values lower than
1360 * 400ns, so we should be safe.
1361 */
1362 if (ret && ret != -ERANGE)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001363 return ret;
1364
1365 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1366 ret = atmel_smc_cs_conf_set_timing(smcconf,
1367 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1368 ncycles);
1369 if (ret)
1370 return ret;
1371
1372 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1373 ret = atmel_smc_cs_conf_set_timing(smcconf,
1374 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1375 ncycles);
1376 if (ret)
1377 return ret;
1378
1379 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1380 ret = atmel_smc_cs_conf_set_timing(smcconf,
1381 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1382 ncycles);
1383 if (ret)
1384 return ret;
1385
1386 /* Attach the CS line to the NFC logic. */
1387 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1388
1389 /* Set the appropriate data bus width. */
1390 if (nand->base.options & NAND_BUSWIDTH_16)
1391 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1392
1393 /* Operate in NRD/NWE READ/WRITEMODE. */
1394 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1395 ATMEL_SMC_MODE_WRITEMODE_NWE;
1396
1397 return 0;
1398}
1399
1400static int atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1401 int csline,
1402 const struct nand_data_interface *conf)
1403{
1404 struct atmel_nand_controller *nc;
1405 struct atmel_smc_cs_conf smcconf;
1406 struct atmel_nand_cs *cs;
1407 int ret;
1408
1409 nc = to_nand_controller(nand->base.controller);
1410
1411 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1412 if (ret)
1413 return ret;
1414
1415 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1416 return 0;
1417
1418 cs = &nand->cs[csline];
1419 cs->smcconf = smcconf;
1420 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1421
1422 return 0;
1423}
1424
1425static int atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1426 int csline,
1427 const struct nand_data_interface *conf)
1428{
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001429 struct atmel_hsmc_nand_controller *nc;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001430 struct atmel_smc_cs_conf smcconf;
1431 struct atmel_nand_cs *cs;
1432 int ret;
1433
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001434 nc = to_hsmc_nand_controller(nand->base.controller);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001435
1436 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1437 if (ret)
1438 return ret;
1439
1440 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1441 return 0;
1442
1443 cs = &nand->cs[csline];
1444 cs->smcconf = smcconf;
1445
1446 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1447 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1448
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001449 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1450 &cs->smcconf);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001451
1452 return 0;
1453}
1454
1455static int atmel_nand_setup_data_interface(struct mtd_info *mtd, int csline,
1456 const struct nand_data_interface *conf)
1457{
1458 struct nand_chip *chip = mtd_to_nand(mtd);
1459 struct atmel_nand *nand = to_atmel_nand(chip);
1460 struct atmel_nand_controller *nc;
1461
1462 nc = to_nand_controller(nand->base.controller);
1463
1464 if (csline >= nand->numcs ||
1465 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1466 return -EINVAL;
1467
1468 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1469}
1470
Boris Brezillonf88fc122017-03-16 09:02:40 +01001471static void atmel_nand_init(struct atmel_nand_controller *nc,
1472 struct atmel_nand *nand)
1473{
1474 struct nand_chip *chip = &nand->base;
1475 struct mtd_info *mtd = nand_to_mtd(chip);
1476
1477 mtd->dev.parent = nc->dev;
1478 nand->base.controller = &nc->base;
1479
1480 chip->cmd_ctrl = atmel_nand_cmd_ctrl;
1481 chip->read_byte = atmel_nand_read_byte;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001482 chip->write_byte = atmel_nand_write_byte;
1483 chip->read_buf = atmel_nand_read_buf;
1484 chip->write_buf = atmel_nand_write_buf;
1485 chip->select_chip = atmel_nand_select_chip;
1486
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001487 if (nc->mck && nc->caps->ops->setup_data_interface)
1488 chip->setup_data_interface = atmel_nand_setup_data_interface;
1489
Boris Brezillonf88fc122017-03-16 09:02:40 +01001490 /* Some NANDs require a longer delay than the default one (20us). */
1491 chip->chip_delay = 40;
1492
1493 /*
1494 * Use a bounce buffer when the buffer passed by the MTD user is not
1495 * suitable for DMA.
1496 */
1497 if (nc->dmac)
1498 chip->options |= NAND_USE_BOUNCE_BUFFER;
1499
1500 /* Default to HW ECC if pmecc is available. */
1501 if (nc->pmecc)
1502 chip->ecc.mode = NAND_ECC_HW;
1503}
1504
1505static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1506 struct atmel_nand *nand)
1507{
1508 struct nand_chip *chip = &nand->base;
1509 struct atmel_smc_nand_controller *smc_nc;
1510 int i;
1511
1512 atmel_nand_init(nc, nand);
1513
1514 smc_nc = to_smc_nand_controller(chip->controller);
1515 if (!smc_nc->matrix)
1516 return;
1517
1518 /* Attach the CS to the NAND Flash logic. */
1519 for (i = 0; i < nand->numcs; i++)
1520 regmap_update_bits(smc_nc->matrix, smc_nc->ebi_csa_offs,
1521 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1522}
1523
1524static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1525 struct atmel_nand *nand)
1526{
1527 struct nand_chip *chip = &nand->base;
1528
1529 atmel_nand_init(nc, nand);
1530
1531 /* Overload some methods for the HSMC controller. */
1532 chip->cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
1533 chip->select_chip = atmel_hsmc_nand_select_chip;
1534}
1535
Miquel Raynal79282252018-07-25 15:31:40 +02001536static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001537{
1538 struct nand_chip *chip = &nand->base;
1539 struct mtd_info *mtd = nand_to_mtd(chip);
1540 int ret;
1541
1542 ret = mtd_device_unregister(mtd);
1543 if (ret)
1544 return ret;
1545
1546 nand_cleanup(chip);
1547 list_del(&nand->node);
1548
1549 return 0;
1550}
1551
Boris Brezillonf88fc122017-03-16 09:02:40 +01001552static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1553 struct device_node *np,
1554 int reg_cells)
1555{
1556 struct atmel_nand *nand;
1557 struct gpio_desc *gpio;
1558 int numcs, ret, i;
1559
1560 numcs = of_property_count_elems_of_size(np, "reg",
1561 reg_cells * sizeof(u32));
1562 if (numcs < 1) {
1563 dev_err(nc->dev, "Missing or invalid reg property\n");
1564 return ERR_PTR(-EINVAL);
1565 }
1566
Gustavo A. R. Silva2f91eb62018-08-23 20:09:38 -05001567 nand = devm_kzalloc(nc->dev, struct_size(nand, cs, numcs), GFP_KERNEL);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001568 if (!nand) {
1569 dev_err(nc->dev, "Failed to allocate NAND object\n");
1570 return ERR_PTR(-ENOMEM);
1571 }
1572
1573 nand->numcs = numcs;
1574
1575 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "det", 0,
1576 &np->fwnode, GPIOD_IN,
1577 "nand-det");
1578 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1579 dev_err(nc->dev,
1580 "Failed to get detect gpio (err = %ld)\n",
1581 PTR_ERR(gpio));
1582 return ERR_CAST(gpio);
1583 }
1584
1585 if (!IS_ERR(gpio))
1586 nand->cdgpio = gpio;
1587
1588 for (i = 0; i < numcs; i++) {
1589 struct resource res;
1590 u32 val;
1591
1592 ret = of_address_to_resource(np, 0, &res);
1593 if (ret) {
1594 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1595 ret);
1596 return ERR_PTR(ret);
1597 }
1598
1599 ret = of_property_read_u32_index(np, "reg", i * reg_cells,
1600 &val);
1601 if (ret) {
1602 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1603 ret);
1604 return ERR_PTR(ret);
1605 }
1606
1607 nand->cs[i].id = val;
1608
1609 nand->cs[i].io.dma = res.start;
1610 nand->cs[i].io.virt = devm_ioremap_resource(nc->dev, &res);
1611 if (IS_ERR(nand->cs[i].io.virt))
1612 return ERR_CAST(nand->cs[i].io.virt);
1613
1614 if (!of_property_read_u32(np, "atmel,rb", &val)) {
1615 if (val > ATMEL_NFC_MAX_RB_ID)
1616 return ERR_PTR(-EINVAL);
1617
1618 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1619 nand->cs[i].rb.id = val;
1620 } else {
1621 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev,
1622 "rb", i, &np->fwnode,
1623 GPIOD_IN, "nand-rb");
1624 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1625 dev_err(nc->dev,
1626 "Failed to get R/B gpio (err = %ld)\n",
1627 PTR_ERR(gpio));
1628 return ERR_CAST(gpio);
1629 }
1630
1631 if (!IS_ERR(gpio)) {
1632 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
1633 nand->cs[i].rb.gpio = gpio;
1634 }
1635 }
1636
1637 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "cs",
1638 i, &np->fwnode,
1639 GPIOD_OUT_HIGH,
1640 "nand-cs");
1641 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1642 dev_err(nc->dev,
1643 "Failed to get CS gpio (err = %ld)\n",
1644 PTR_ERR(gpio));
1645 return ERR_CAST(gpio);
1646 }
1647
1648 if (!IS_ERR(gpio))
1649 nand->cs[i].csgpio = gpio;
1650 }
1651
1652 nand_set_flash_node(&nand->base, np);
1653
1654 return nand;
1655}
1656
1657static int
1658atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1659 struct atmel_nand *nand)
1660{
Miquel Raynal577e0102018-07-25 15:31:41 +02001661 struct nand_chip *chip = &nand->base;
1662 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001663 int ret;
1664
1665 /* No card inserted, skip this NAND. */
1666 if (nand->cdgpio && gpiod_get_value(nand->cdgpio)) {
1667 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1668 return 0;
1669 }
1670
1671 nc->caps->ops->nand_init(nc, nand);
1672
Boris Brezillon00ad3782018-09-06 14:05:14 +02001673 ret = nand_scan(chip, nand->numcs);
Miquel Raynal79282252018-07-25 15:31:40 +02001674 if (ret) {
Miquel Raynal577e0102018-07-25 15:31:41 +02001675 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
Miquel Raynal79282252018-07-25 15:31:40 +02001676 return ret;
1677 }
1678
1679 ret = mtd_device_register(mtd, NULL, 0);
1680 if (ret) {
1681 dev_err(nc->dev, "Failed to register mtd device: %d\n", ret);
1682 nand_cleanup(chip);
1683 return ret;
1684 }
1685
1686 list_add_tail(&nand->node, &nc->chips);
1687
1688 return 0;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001689}
1690
1691static int
1692atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1693{
1694 struct atmel_nand *nand, *tmp;
1695 int ret;
1696
1697 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
Miquel Raynal79282252018-07-25 15:31:40 +02001698 ret = atmel_nand_controller_remove_nand(nand);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001699 if (ret)
1700 return ret;
1701 }
1702
1703 return 0;
1704}
1705
1706static int
1707atmel_nand_controller_legacy_add_nands(struct atmel_nand_controller *nc)
1708{
1709 struct device *dev = nc->dev;
1710 struct platform_device *pdev = to_platform_device(dev);
1711 struct atmel_nand *nand;
1712 struct gpio_desc *gpio;
1713 struct resource *res;
1714
1715 /*
1716 * Legacy bindings only allow connecting a single NAND with a unique CS
1717 * line to the controller.
1718 */
1719 nand = devm_kzalloc(nc->dev, sizeof(*nand) + sizeof(*nand->cs),
1720 GFP_KERNEL);
1721 if (!nand)
1722 return -ENOMEM;
1723
1724 nand->numcs = 1;
1725
1726 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1727 nand->cs[0].io.virt = devm_ioremap_resource(dev, res);
1728 if (IS_ERR(nand->cs[0].io.virt))
1729 return PTR_ERR(nand->cs[0].io.virt);
1730
1731 nand->cs[0].io.dma = res->start;
1732
1733 /*
1734 * The old driver was hardcoding the CS id to 3 for all sama5
1735 * controllers. Since this id is only meaningful for the sama5
1736 * controller we can safely assign this id to 3 no matter the
1737 * controller.
1738 * If one wants to connect a NAND to a different CS line, he will
1739 * have to use the new bindings.
1740 */
1741 nand->cs[0].id = 3;
1742
1743 /* R/B GPIO. */
1744 gpio = devm_gpiod_get_index_optional(dev, NULL, 0, GPIOD_IN);
1745 if (IS_ERR(gpio)) {
1746 dev_err(dev, "Failed to get R/B gpio (err = %ld)\n",
1747 PTR_ERR(gpio));
1748 return PTR_ERR(gpio);
1749 }
1750
1751 if (gpio) {
1752 nand->cs[0].rb.type = ATMEL_NAND_GPIO_RB;
1753 nand->cs[0].rb.gpio = gpio;
1754 }
1755
1756 /* CS GPIO. */
1757 gpio = devm_gpiod_get_index_optional(dev, NULL, 1, GPIOD_OUT_HIGH);
1758 if (IS_ERR(gpio)) {
1759 dev_err(dev, "Failed to get CS gpio (err = %ld)\n",
1760 PTR_ERR(gpio));
1761 return PTR_ERR(gpio);
1762 }
1763
1764 nand->cs[0].csgpio = gpio;
1765
1766 /* Card detect GPIO. */
1767 gpio = devm_gpiod_get_index_optional(nc->dev, NULL, 2, GPIOD_IN);
1768 if (IS_ERR(gpio)) {
1769 dev_err(dev,
1770 "Failed to get detect gpio (err = %ld)\n",
1771 PTR_ERR(gpio));
1772 return PTR_ERR(gpio);
1773 }
1774
1775 nand->cdgpio = gpio;
1776
1777 nand_set_flash_node(&nand->base, nc->dev->of_node);
1778
1779 return atmel_nand_controller_add_nand(nc, nand);
1780}
1781
1782static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1783{
1784 struct device_node *np, *nand_np;
1785 struct device *dev = nc->dev;
1786 int ret, reg_cells;
1787 u32 val;
1788
1789 /* We do not retrieve the SMC syscon when parsing old DTs. */
1790 if (nc->caps->legacy_of_bindings)
1791 return atmel_nand_controller_legacy_add_nands(nc);
1792
1793 np = dev->of_node;
1794
1795 ret = of_property_read_u32(np, "#address-cells", &val);
1796 if (ret) {
1797 dev_err(dev, "missing #address-cells property\n");
1798 return ret;
1799 }
1800
1801 reg_cells = val;
1802
1803 ret = of_property_read_u32(np, "#size-cells", &val);
1804 if (ret) {
1805 dev_err(dev, "missing #address-cells property\n");
1806 return ret;
1807 }
1808
1809 reg_cells += val;
1810
1811 for_each_child_of_node(np, nand_np) {
1812 struct atmel_nand *nand;
1813
1814 nand = atmel_nand_create(nc, nand_np, reg_cells);
1815 if (IS_ERR(nand)) {
1816 ret = PTR_ERR(nand);
1817 goto err;
1818 }
1819
1820 ret = atmel_nand_controller_add_nand(nc, nand);
1821 if (ret)
1822 goto err;
1823 }
1824
1825 return 0;
1826
1827err:
1828 atmel_nand_controller_remove_nands(nc);
1829
1830 return ret;
1831}
1832
1833static void atmel_nand_controller_cleanup(struct atmel_nand_controller *nc)
1834{
1835 if (nc->dmac)
1836 dma_release_channel(nc->dmac);
1837
1838 clk_put(nc->mck);
1839}
1840
1841static const struct of_device_id atmel_matrix_of_ids[] = {
1842 {
1843 .compatible = "atmel,at91sam9260-matrix",
1844 .data = (void *)AT91SAM9260_MATRIX_EBICSA,
1845 },
1846 {
1847 .compatible = "atmel,at91sam9261-matrix",
1848 .data = (void *)AT91SAM9261_MATRIX_EBICSA,
1849 },
1850 {
1851 .compatible = "atmel,at91sam9263-matrix",
1852 .data = (void *)AT91SAM9263_MATRIX_EBI0CSA,
1853 },
1854 {
1855 .compatible = "atmel,at91sam9rl-matrix",
1856 .data = (void *)AT91SAM9RL_MATRIX_EBICSA,
1857 },
1858 {
1859 .compatible = "atmel,at91sam9g45-matrix",
1860 .data = (void *)AT91SAM9G45_MATRIX_EBICSA,
1861 },
1862 {
1863 .compatible = "atmel,at91sam9n12-matrix",
1864 .data = (void *)AT91SAM9N12_MATRIX_EBICSA,
1865 },
1866 {
1867 .compatible = "atmel,at91sam9x5-matrix",
1868 .data = (void *)AT91SAM9X5_MATRIX_EBICSA,
1869 },
Christophe Jaillet038e8ad6e2017-04-11 07:22:52 +02001870 { /* sentinel */ },
Boris Brezillonf88fc122017-03-16 09:02:40 +01001871};
1872
Miquel Raynal577e0102018-07-25 15:31:41 +02001873static int atmel_nand_attach_chip(struct nand_chip *chip)
1874{
1875 struct atmel_nand_controller *nc = to_nand_controller(chip->controller);
1876 struct atmel_nand *nand = to_atmel_nand(chip);
1877 struct mtd_info *mtd = nand_to_mtd(chip);
1878 int ret;
1879
1880 ret = nc->caps->ops->ecc_init(chip);
1881 if (ret)
1882 return ret;
1883
1884 if (nc->caps->legacy_of_bindings || !nc->dev->of_node) {
1885 /*
1886 * We keep the MTD name unchanged to avoid breaking platforms
1887 * where the MTD cmdline parser is used and the bootloader
1888 * has not been updated to use the new naming scheme.
1889 */
1890 mtd->name = "atmel_nand";
1891 } else if (!mtd->name) {
1892 /*
1893 * If the new bindings are used and the bootloader has not been
1894 * updated to pass a new mtdparts parameter on the cmdline, you
1895 * should define the following property in your nand node:
1896 *
1897 * label = "atmel_nand";
1898 *
1899 * This way, mtd->name will be set by the core when
1900 * nand_set_flash_node() is called.
1901 */
1902 mtd->name = devm_kasprintf(nc->dev, GFP_KERNEL,
1903 "%s:nand.%d", dev_name(nc->dev),
1904 nand->cs[0].id);
1905 if (!mtd->name) {
1906 dev_err(nc->dev, "Failed to allocate mtd->name\n");
1907 return -ENOMEM;
1908 }
1909 }
1910
1911 return 0;
1912}
1913
1914static const struct nand_controller_ops atmel_nand_controller_ops = {
1915 .attach_chip = atmel_nand_attach_chip,
1916};
1917
Boris Brezillonf88fc122017-03-16 09:02:40 +01001918static int atmel_nand_controller_init(struct atmel_nand_controller *nc,
1919 struct platform_device *pdev,
1920 const struct atmel_nand_controller_caps *caps)
1921{
1922 struct device *dev = &pdev->dev;
1923 struct device_node *np = dev->of_node;
1924 int ret;
1925
Miquel Raynal7da45132018-07-17 09:08:02 +02001926 nand_controller_init(&nc->base);
Miquel Raynal577e0102018-07-25 15:31:41 +02001927 nc->base.ops = &atmel_nand_controller_ops;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001928 INIT_LIST_HEAD(&nc->chips);
1929 nc->dev = dev;
1930 nc->caps = caps;
1931
1932 platform_set_drvdata(pdev, nc);
1933
1934 nc->pmecc = devm_atmel_pmecc_get(dev);
1935 if (IS_ERR(nc->pmecc)) {
1936 ret = PTR_ERR(nc->pmecc);
1937 if (ret != -EPROBE_DEFER)
1938 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1939 ret);
1940 return ret;
1941 }
1942
Peter Rosinefc63622018-03-29 15:10:54 +02001943 if (nc->caps->has_dma && !atmel_nand_avoid_dma) {
Boris Brezillonf88fc122017-03-16 09:02:40 +01001944 dma_cap_mask_t mask;
1945
1946 dma_cap_zero(mask);
1947 dma_cap_set(DMA_MEMCPY, mask);
1948
1949 nc->dmac = dma_request_channel(mask, NULL, NULL);
1950 if (!nc->dmac)
1951 dev_err(nc->dev, "Failed to request DMA channel\n");
1952 }
1953
1954 /* We do not retrieve the SMC syscon when parsing old DTs. */
1955 if (nc->caps->legacy_of_bindings)
1956 return 0;
1957
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001958 nc->mck = of_clk_get(dev->parent->of_node, 0);
1959 if (IS_ERR(nc->mck)) {
1960 dev_err(dev, "Failed to retrieve MCK clk\n");
1961 return PTR_ERR(nc->mck);
1962 }
1963
Boris Brezillonf88fc122017-03-16 09:02:40 +01001964 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
1965 if (!np) {
1966 dev_err(dev, "Missing or invalid atmel,smc property\n");
1967 return -EINVAL;
1968 }
1969
1970 nc->smc = syscon_node_to_regmap(np);
1971 of_node_put(np);
1972 if (IS_ERR(nc->smc)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03001973 ret = PTR_ERR(nc->smc);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001974 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1975 return ret;
1976 }
1977
1978 return 0;
1979}
1980
1981static int
1982atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1983{
1984 struct device *dev = nc->base.dev;
1985 const struct of_device_id *match;
1986 struct device_node *np;
1987 int ret;
1988
1989 /* We do not retrieve the matrix syscon when parsing old DTs. */
1990 if (nc->base.caps->legacy_of_bindings)
1991 return 0;
1992
1993 np = of_parse_phandle(dev->parent->of_node, "atmel,matrix", 0);
1994 if (!np)
1995 return 0;
1996
1997 match = of_match_node(atmel_matrix_of_ids, np);
1998 if (!match) {
1999 of_node_put(np);
2000 return 0;
2001 }
2002
2003 nc->matrix = syscon_node_to_regmap(np);
2004 of_node_put(np);
2005 if (IS_ERR(nc->matrix)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03002006 ret = PTR_ERR(nc->matrix);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002007 dev_err(dev, "Could not get Matrix regmap (err = %d)\n", ret);
2008 return ret;
2009 }
2010
Boris Brezillone6848512018-07-09 22:09:22 +02002011 nc->ebi_csa_offs = (uintptr_t)match->data;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002012
2013 /*
2014 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
2015 * add 4 to ->ebi_csa_offs.
2016 */
2017 if (of_device_is_compatible(dev->parent->of_node,
2018 "atmel,at91sam9263-ebi1"))
2019 nc->ebi_csa_offs += 4;
2020
2021 return 0;
2022}
2023
2024static int
2025atmel_hsmc_nand_controller_legacy_init(struct atmel_hsmc_nand_controller *nc)
2026{
2027 struct regmap_config regmap_conf = {
2028 .reg_bits = 32,
2029 .val_bits = 32,
2030 .reg_stride = 4,
2031 };
2032
2033 struct device *dev = nc->base.dev;
2034 struct device_node *nand_np, *nfc_np;
2035 void __iomem *iomem;
2036 struct resource res;
2037 int ret;
2038
2039 nand_np = dev->of_node;
2040 nfc_np = of_find_compatible_node(dev->of_node, NULL,
2041 "atmel,sama5d3-nfc");
2042
2043 nc->clk = of_clk_get(nfc_np, 0);
2044 if (IS_ERR(nc->clk)) {
2045 ret = PTR_ERR(nc->clk);
2046 dev_err(dev, "Failed to retrieve HSMC clock (err = %d)\n",
2047 ret);
2048 goto out;
2049 }
2050
2051 ret = clk_prepare_enable(nc->clk);
2052 if (ret) {
2053 dev_err(dev, "Failed to enable the HSMC clock (err = %d)\n",
2054 ret);
2055 goto out;
2056 }
2057
2058 nc->irq = of_irq_get(nand_np, 0);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002059 if (nc->irq <= 0) {
2060 ret = nc->irq ?: -ENXIO;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002061 if (ret != -EPROBE_DEFER)
2062 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
2063 ret);
2064 goto out;
2065 }
2066
2067 ret = of_address_to_resource(nfc_np, 0, &res);
2068 if (ret) {
2069 dev_err(dev, "Invalid or missing NFC IO resource (err = %d)\n",
2070 ret);
2071 goto out;
2072 }
2073
2074 iomem = devm_ioremap_resource(dev, &res);
2075 if (IS_ERR(iomem)) {
2076 ret = PTR_ERR(iomem);
2077 goto out;
2078 }
2079
2080 regmap_conf.name = "nfc-io";
2081 regmap_conf.max_register = resource_size(&res) - 4;
2082 nc->io = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2083 if (IS_ERR(nc->io)) {
2084 ret = PTR_ERR(nc->io);
2085 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2086 ret);
2087 goto out;
2088 }
2089
2090 ret = of_address_to_resource(nfc_np, 1, &res);
2091 if (ret) {
2092 dev_err(dev, "Invalid or missing HSMC resource (err = %d)\n",
2093 ret);
2094 goto out;
2095 }
2096
2097 iomem = devm_ioremap_resource(dev, &res);
2098 if (IS_ERR(iomem)) {
2099 ret = PTR_ERR(iomem);
2100 goto out;
2101 }
2102
2103 regmap_conf.name = "smc";
2104 regmap_conf.max_register = resource_size(&res) - 4;
2105 nc->base.smc = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2106 if (IS_ERR(nc->base.smc)) {
2107 ret = PTR_ERR(nc->base.smc);
2108 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2109 ret);
2110 goto out;
2111 }
2112
2113 ret = of_address_to_resource(nfc_np, 2, &res);
2114 if (ret) {
2115 dev_err(dev, "Invalid or missing SRAM resource (err = %d)\n",
2116 ret);
2117 goto out;
2118 }
2119
2120 nc->sram.virt = devm_ioremap_resource(dev, &res);
2121 if (IS_ERR(nc->sram.virt)) {
2122 ret = PTR_ERR(nc->sram.virt);
2123 goto out;
2124 }
2125
2126 nc->sram.dma = res.start;
2127
2128out:
2129 of_node_put(nfc_np);
2130
2131 return ret;
2132}
2133
2134static int
2135atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
2136{
2137 struct device *dev = nc->base.dev;
2138 struct device_node *np;
2139 int ret;
2140
2141 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
2142 if (!np) {
2143 dev_err(dev, "Missing or invalid atmel,smc property\n");
2144 return -EINVAL;
2145 }
2146
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02002147 nc->hsmc_layout = atmel_hsmc_get_reg_layout(np);
2148
Boris Brezillonf88fc122017-03-16 09:02:40 +01002149 nc->irq = of_irq_get(np, 0);
2150 of_node_put(np);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002151 if (nc->irq <= 0) {
2152 ret = nc->irq ?: -ENXIO;
2153 if (ret != -EPROBE_DEFER)
Boris Brezillonf88fc122017-03-16 09:02:40 +01002154 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002155 ret);
2156 return ret;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002157 }
2158
2159 np = of_parse_phandle(dev->of_node, "atmel,nfc-io", 0);
2160 if (!np) {
2161 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
2162 return -EINVAL;
2163 }
2164
2165 nc->io = syscon_node_to_regmap(np);
2166 of_node_put(np);
2167 if (IS_ERR(nc->io)) {
2168 ret = PTR_ERR(nc->io);
2169 dev_err(dev, "Could not get NFC IO regmap (err = %d)\n", ret);
2170 return ret;
2171 }
2172
2173 nc->sram.pool = of_gen_pool_get(nc->base.dev->of_node,
2174 "atmel,nfc-sram", 0);
2175 if (!nc->sram.pool) {
2176 dev_err(nc->base.dev, "Missing SRAM\n");
2177 return -ENOMEM;
2178 }
2179
Boris Brezillond28395c2018-07-09 22:09:23 +02002180 nc->sram.virt = (void __iomem *)gen_pool_dma_alloc(nc->sram.pool,
2181 ATMEL_NFC_SRAM_SIZE,
2182 &nc->sram.dma);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002183 if (!nc->sram.virt) {
2184 dev_err(nc->base.dev,
2185 "Could not allocate memory from the NFC SRAM pool\n");
2186 return -ENOMEM;
2187 }
2188
2189 return 0;
2190}
2191
2192static int
2193atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
2194{
2195 struct atmel_hsmc_nand_controller *hsmc_nc;
2196 int ret;
2197
2198 ret = atmel_nand_controller_remove_nands(nc);
2199 if (ret)
2200 return ret;
2201
2202 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
2203 if (hsmc_nc->sram.pool)
2204 gen_pool_free(hsmc_nc->sram.pool,
2205 (unsigned long)hsmc_nc->sram.virt,
2206 ATMEL_NFC_SRAM_SIZE);
2207
2208 if (hsmc_nc->clk) {
2209 clk_disable_unprepare(hsmc_nc->clk);
2210 clk_put(hsmc_nc->clk);
2211 }
2212
2213 atmel_nand_controller_cleanup(nc);
2214
2215 return 0;
2216}
2217
2218static int atmel_hsmc_nand_controller_probe(struct platform_device *pdev,
2219 const struct atmel_nand_controller_caps *caps)
2220{
2221 struct device *dev = &pdev->dev;
2222 struct atmel_hsmc_nand_controller *nc;
2223 int ret;
2224
2225 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2226 if (!nc)
2227 return -ENOMEM;
2228
2229 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2230 if (ret)
2231 return ret;
2232
2233 if (caps->legacy_of_bindings)
2234 ret = atmel_hsmc_nand_controller_legacy_init(nc);
2235 else
2236 ret = atmel_hsmc_nand_controller_init(nc);
2237
2238 if (ret)
2239 return ret;
2240
2241 /* Make sure all irqs are masked before registering our IRQ handler. */
2242 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2243 ret = devm_request_irq(dev, nc->irq, atmel_nfc_interrupt,
2244 IRQF_SHARED, "nfc", nc);
2245 if (ret) {
2246 dev_err(dev,
2247 "Could not get register NFC interrupt handler (err = %d)\n",
2248 ret);
2249 goto err;
2250 }
2251
2252 /* Initial NFC configuration. */
2253 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2254 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2255
2256 ret = atmel_nand_controller_add_nands(&nc->base);
2257 if (ret)
2258 goto err;
2259
2260 return 0;
2261
2262err:
2263 atmel_hsmc_nand_controller_remove(&nc->base);
2264
2265 return ret;
2266}
2267
2268static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2269 .probe = atmel_hsmc_nand_controller_probe,
2270 .remove = atmel_hsmc_nand_controller_remove,
2271 .ecc_init = atmel_hsmc_nand_ecc_init,
2272 .nand_init = atmel_hsmc_nand_init,
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002273 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002274};
2275
2276static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2277 .has_dma = true,
2278 .ale_offs = BIT(21),
2279 .cle_offs = BIT(22),
2280 .ops = &atmel_hsmc_nc_ops,
2281};
2282
2283/* Only used to parse old bindings. */
2284static const struct atmel_nand_controller_caps atmel_sama5_nand_caps = {
2285 .has_dma = true,
2286 .ale_offs = BIT(21),
2287 .cle_offs = BIT(22),
2288 .ops = &atmel_hsmc_nc_ops,
2289 .legacy_of_bindings = true,
2290};
2291
2292static int atmel_smc_nand_controller_probe(struct platform_device *pdev,
2293 const struct atmel_nand_controller_caps *caps)
2294{
2295 struct device *dev = &pdev->dev;
2296 struct atmel_smc_nand_controller *nc;
2297 int ret;
2298
2299 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2300 if (!nc)
2301 return -ENOMEM;
2302
2303 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2304 if (ret)
2305 return ret;
2306
2307 ret = atmel_smc_nand_controller_init(nc);
2308 if (ret)
2309 return ret;
2310
2311 return atmel_nand_controller_add_nands(&nc->base);
2312}
2313
2314static int
2315atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2316{
2317 int ret;
2318
2319 ret = atmel_nand_controller_remove_nands(nc);
2320 if (ret)
2321 return ret;
2322
2323 atmel_nand_controller_cleanup(nc);
2324
2325 return 0;
2326}
2327
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002328/*
2329 * The SMC reg layout of at91rm9200 is completely different which prevents us
2330 * from re-using atmel_smc_nand_setup_data_interface() for the
2331 * ->setup_data_interface() hook.
2332 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2333 * ->setup_data_interface() unassigned.
2334 */
2335static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
Boris Brezillonf88fc122017-03-16 09:02:40 +01002336 .probe = atmel_smc_nand_controller_probe,
2337 .remove = atmel_smc_nand_controller_remove,
2338 .ecc_init = atmel_nand_ecc_init,
2339 .nand_init = atmel_smc_nand_init,
2340};
2341
2342static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2343 .ale_offs = BIT(21),
2344 .cle_offs = BIT(22),
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002345 .ops = &at91rm9200_nc_ops,
2346};
2347
2348static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2349 .probe = atmel_smc_nand_controller_probe,
2350 .remove = atmel_smc_nand_controller_remove,
2351 .ecc_init = atmel_nand_ecc_init,
2352 .nand_init = atmel_smc_nand_init,
2353 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2354};
2355
2356static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2357 .ale_offs = BIT(21),
2358 .cle_offs = BIT(22),
Boris Brezillonf88fc122017-03-16 09:02:40 +01002359 .ops = &atmel_smc_nc_ops,
2360};
2361
2362static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2363 .ale_offs = BIT(22),
2364 .cle_offs = BIT(21),
2365 .ops = &atmel_smc_nc_ops,
2366};
2367
2368static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2369 .has_dma = true,
2370 .ale_offs = BIT(21),
2371 .cle_offs = BIT(22),
2372 .ops = &atmel_smc_nc_ops,
2373};
2374
2375/* Only used to parse old bindings. */
2376static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2377 .ale_offs = BIT(21),
2378 .cle_offs = BIT(22),
2379 .ops = &atmel_smc_nc_ops,
2380 .legacy_of_bindings = true,
2381};
2382
2383static const struct atmel_nand_controller_caps atmel_sam9261_nand_caps = {
2384 .ale_offs = BIT(22),
2385 .cle_offs = BIT(21),
2386 .ops = &atmel_smc_nc_ops,
2387 .legacy_of_bindings = true,
2388};
2389
2390static const struct atmel_nand_controller_caps atmel_sam9g45_nand_caps = {
2391 .has_dma = true,
2392 .ale_offs = BIT(21),
2393 .cle_offs = BIT(22),
2394 .ops = &atmel_smc_nc_ops,
2395 .legacy_of_bindings = true,
2396};
2397
2398static const struct of_device_id atmel_nand_controller_of_ids[] = {
2399 {
2400 .compatible = "atmel,at91rm9200-nand-controller",
2401 .data = &atmel_rm9200_nc_caps,
2402 },
2403 {
2404 .compatible = "atmel,at91sam9260-nand-controller",
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002405 .data = &atmel_sam9260_nc_caps,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002406 },
2407 {
2408 .compatible = "atmel,at91sam9261-nand-controller",
2409 .data = &atmel_sam9261_nc_caps,
2410 },
2411 {
2412 .compatible = "atmel,at91sam9g45-nand-controller",
2413 .data = &atmel_sam9g45_nc_caps,
2414 },
2415 {
2416 .compatible = "atmel,sama5d3-nand-controller",
2417 .data = &atmel_sama5_nc_caps,
2418 },
2419 /* Support for old/deprecated bindings: */
2420 {
2421 .compatible = "atmel,at91rm9200-nand",
2422 .data = &atmel_rm9200_nand_caps,
2423 },
2424 {
2425 .compatible = "atmel,sama5d4-nand",
2426 .data = &atmel_rm9200_nand_caps,
2427 },
2428 {
2429 .compatible = "atmel,sama5d2-nand",
2430 .data = &atmel_rm9200_nand_caps,
2431 },
2432 { /* sentinel */ },
2433};
2434MODULE_DEVICE_TABLE(of, atmel_nand_controller_of_ids);
2435
2436static int atmel_nand_controller_probe(struct platform_device *pdev)
2437{
2438 const struct atmel_nand_controller_caps *caps;
2439
2440 if (pdev->id_entry)
2441 caps = (void *)pdev->id_entry->driver_data;
2442 else
2443 caps = of_device_get_match_data(&pdev->dev);
2444
2445 if (!caps) {
2446 dev_err(&pdev->dev, "Could not retrieve NFC caps\n");
2447 return -EINVAL;
2448 }
2449
2450 if (caps->legacy_of_bindings) {
2451 u32 ale_offs = 21;
2452
2453 /*
2454 * If we are parsing legacy DT props and the DT contains a
2455 * valid NFC node, forward the request to the sama5 logic.
2456 */
2457 if (of_find_compatible_node(pdev->dev.of_node, NULL,
2458 "atmel,sama5d3-nfc"))
2459 caps = &atmel_sama5_nand_caps;
2460
2461 /*
2462 * Even if the compatible says we are dealing with an
2463 * at91rm9200 controller, the atmel,nand-has-dma specify that
2464 * this controller supports DMA, which means we are in fact
2465 * dealing with an at91sam9g45+ controller.
2466 */
2467 if (!caps->has_dma &&
2468 of_property_read_bool(pdev->dev.of_node,
2469 "atmel,nand-has-dma"))
2470 caps = &atmel_sam9g45_nand_caps;
2471
2472 /*
2473 * All SoCs except the at91sam9261 are assigning ALE to A21 and
2474 * CLE to A22. If atmel,nand-addr-offset != 21 this means we're
2475 * actually dealing with an at91sam9261 controller.
2476 */
2477 of_property_read_u32(pdev->dev.of_node,
2478 "atmel,nand-addr-offset", &ale_offs);
2479 if (ale_offs != 21)
2480 caps = &atmel_sam9261_nand_caps;
2481 }
2482
2483 return caps->ops->probe(pdev, caps);
2484}
2485
2486static int atmel_nand_controller_remove(struct platform_device *pdev)
2487{
2488 struct atmel_nand_controller *nc = platform_get_drvdata(pdev);
2489
2490 return nc->caps->ops->remove(nc);
2491}
2492
Arnd Bergmann05b6c232017-05-31 10:19:26 +02002493static __maybe_unused int atmel_nand_controller_resume(struct device *dev)
Boris Brezillon6e532af2017-03-16 09:36:00 +01002494{
2495 struct atmel_nand_controller *nc = dev_get_drvdata(dev);
2496 struct atmel_nand *nand;
2497
Romain Izard143b0ab2017-09-28 11:46:23 +02002498 if (nc->pmecc)
2499 atmel_pmecc_reset(nc->pmecc);
2500
Boris Brezillon6e532af2017-03-16 09:36:00 +01002501 list_for_each_entry(nand, &nc->chips, node) {
2502 int i;
2503
2504 for (i = 0; i < nand->numcs; i++)
2505 nand_reset(&nand->base, i);
2506 }
2507
2508 return 0;
2509}
2510
2511static SIMPLE_DEV_PM_OPS(atmel_nand_controller_pm_ops, NULL,
2512 atmel_nand_controller_resume);
2513
Boris Brezillonf88fc122017-03-16 09:02:40 +01002514static struct platform_driver atmel_nand_controller_driver = {
2515 .driver = {
2516 .name = "atmel-nand-controller",
2517 .of_match_table = of_match_ptr(atmel_nand_controller_of_ids),
Boris Brezillon1533bfa2017-10-05 18:57:24 +02002518 .pm = &atmel_nand_controller_pm_ops,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002519 },
2520 .probe = atmel_nand_controller_probe,
2521 .remove = atmel_nand_controller_remove,
2522};
2523module_platform_driver(atmel_nand_controller_driver);
2524
2525MODULE_LICENSE("GPL");
2526MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
2527MODULE_DESCRIPTION("NAND Flash Controller driver for Atmel SoCs");
2528MODULE_ALIAS("platform:atmel-nand-controller");