blob: addcc736ae1dd40786e172acc2439d4ff3cb1e42 [file] [log] [blame]
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02001/*
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02002 * Overview:
Sean MacLennana808ad32008-12-10 13:16:34 +00003 * Platform independent driver for NDFC (NanD Flash Controller)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02004 * integrated into EP440 cores
5 *
Sean MacLennana808ad32008-12-10 13:16:34 +00006 * Ported to an OF platform driver by Sean MacLennan
7 *
8 * The NDFC supports multiple chips, but this driver only supports a
9 * single chip since I do not have access to any boards with
10 * multiple chips.
11 *
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020012 * Author: Thomas Gleixner
13 *
14 * Copyright 2006 IBM
Sean MacLennana808ad32008-12-10 13:16:34 +000015 * Copyright 2008 PIKA Technologies
16 * Sean MacLennan <smaclennan@pikatech.com>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020017 *
18 * This program is free software; you can redistribute it and/or modify it
19 * under the terms of the GNU General Public License as published by the
20 * Free Software Foundation; either version 2 of the License, or (at your
21 * option) any later version.
22 *
23 */
24#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020025#include <linux/mtd/rawnand.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020026#include <linux/mtd/nand_ecc.h>
27#include <linux/mtd/partitions.h>
28#include <linux/mtd/ndfc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020030#include <linux/mtd/mtd.h>
Rob Herring5af50732013-09-17 14:28:33 -050031#include <linux/of_address.h>
Sean MacLennana808ad32008-12-10 13:16:34 +000032#include <linux/of_platform.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020033#include <asm/io.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020034
Felix Radensky410fe2f2011-04-26 12:36:46 +030035#define NDFC_MAX_CS 4
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020036
37struct ndfc_controller {
Grant Likely2dc11582010-08-06 09:25:50 -060038 struct platform_device *ofdev;
Sean MacLennana808ad32008-12-10 13:16:34 +000039 void __iomem *ndfcbase;
Sean MacLennana808ad32008-12-10 13:16:34 +000040 struct nand_chip chip;
41 int chip_select;
Miquel Raynal7da45132018-07-17 09:08:02 +020042 struct nand_controller ndfc_control;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020043};
44
Felix Radensky410fe2f2011-04-26 12:36:46 +030045static struct ndfc_controller ndfc_ctrl[NDFC_MAX_CS];
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020046
Boris Brezillon758b56f2018-09-06 14:05:24 +020047static void ndfc_select_chip(struct nand_chip *nchip, int chip)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020048{
49 uint32_t ccr;
Boris BREZILLONd699ed22015-12-10 09:00:41 +010050 struct ndfc_controller *ndfc = nand_get_controller_data(nchip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020051
Sean MacLennana808ad32008-12-10 13:16:34 +000052 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020053 if (chip >= 0) {
54 ccr &= ~NDFC_CCR_BS_MASK;
Sean MacLennana808ad32008-12-10 13:16:34 +000055 ccr |= NDFC_CCR_BS(chip + ndfc->chip_select);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020056 } else
57 ccr |= NDFC_CCR_RESET_CE;
Sean MacLennana808ad32008-12-10 13:16:34 +000058 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020059}
60
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020061static void ndfc_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020062{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010063 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +010064 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020065
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020066 if (cmd == NAND_CMD_NONE)
67 return;
68
69 if (ctrl & NAND_CLE)
Thomas Gleixner1794c132006-06-22 13:06:43 +020070 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_CMD);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020071 else
Thomas Gleixner1794c132006-06-22 13:06:43 +020072 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_ALE);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020073}
74
75static int ndfc_ready(struct mtd_info *mtd)
76{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010077 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +010078 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020079
Sean MacLennana808ad32008-12-10 13:16:34 +000080 return in_be32(ndfc->ndfcbase + NDFC_STAT) & NDFC_STAT_IS_READY;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020081}
82
Boris Brezillonec476362018-09-06 14:05:17 +020083static void ndfc_enable_hwecc(struct nand_chip *chip, int mode)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020084{
85 uint32_t ccr;
Boris BREZILLONd699ed22015-12-10 09:00:41 +010086 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020087
Sean MacLennana808ad32008-12-10 13:16:34 +000088 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020089 ccr |= NDFC_CCR_RESET_ECC;
Sean MacLennana808ad32008-12-10 13:16:34 +000090 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020091 wmb();
92}
93
Boris Brezillonaf37d2c2018-09-06 14:05:18 +020094static int ndfc_calculate_ecc(struct nand_chip *chip,
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020095 const u_char *dat, u_char *ecc_code)
96{
Boris BREZILLONd699ed22015-12-10 09:00:41 +010097 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020098 uint32_t ecc;
99 uint8_t *p = (uint8_t *)&ecc;
100
101 wmb();
Sean MacLennana808ad32008-12-10 13:16:34 +0000102 ecc = in_be32(ndfc->ndfcbase + NDFC_ECC);
103 /* The NDFC uses Smart Media (SMC) bytes order */
Feng Kan76c23c32009-08-25 11:27:20 -0700104 ecc_code[0] = p[1];
105 ecc_code[1] = p[2];
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200106 ecc_code[2] = p[3];
107
108 return 0;
109}
110
111/*
112 * Speedups for buffer read/write/verify
113 *
114 * NDFC allows 32bit read/write of data. So we can speed up the buffer
115 * functions. No further checking, as nand_base will always read/write
116 * page aligned.
117 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200118static void ndfc_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200119{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100120 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200121 uint32_t *p = (uint32_t *) buf;
122
123 for(;len > 0; len -= 4)
Sean MacLennana808ad32008-12-10 13:16:34 +0000124 *p++ = in_be32(ndfc->ndfcbase + NDFC_DATA);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200125}
126
Boris Brezillonc0739d82018-09-06 14:05:23 +0200127static void ndfc_write_buf(struct nand_chip *chip, const uint8_t *buf, int len)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200128{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100129 struct ndfc_controller *ndfc = nand_get_controller_data(chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200130 uint32_t *p = (uint32_t *) buf;
131
132 for(;len > 0; len -= 4)
Sean MacLennana808ad32008-12-10 13:16:34 +0000133 out_be32(ndfc->ndfcbase + NDFC_DATA, *p++);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200134}
135
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200136/*
137 * Initialize chip structure
138 */
Sean MacLennana808ad32008-12-10 13:16:34 +0000139static int ndfc_chip_init(struct ndfc_controller *ndfc,
140 struct device_node *node)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200141{
Sean MacLennana808ad32008-12-10 13:16:34 +0000142 struct device_node *flash_np;
143 struct nand_chip *chip = &ndfc->chip;
Boris BREZILLONca921b52015-12-10 09:00:14 +0100144 struct mtd_info *mtd = nand_to_mtd(chip);
Sean MacLennana808ad32008-12-10 13:16:34 +0000145 int ret;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200146
147 chip->IO_ADDR_R = ndfc->ndfcbase + NDFC_DATA;
148 chip->IO_ADDR_W = ndfc->ndfcbase + NDFC_DATA;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200149 chip->cmd_ctrl = ndfc_hwcontrol;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200150 chip->dev_ready = ndfc_ready;
151 chip->select_chip = ndfc_select_chip;
152 chip->chip_delay = 50;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200153 chip->controller = &ndfc->ndfc_control;
154 chip->read_buf = ndfc_read_buf;
155 chip->write_buf = ndfc_write_buf;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200156 chip->ecc.correct = nand_correct_data;
157 chip->ecc.hwctl = ndfc_enable_hwecc;
158 chip->ecc.calculate = ndfc_calculate_ecc;
159 chip->ecc.mode = NAND_ECC_HW;
160 chip->ecc.size = 256;
161 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700162 chip->ecc.strength = 1;
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100163 nand_set_controller_data(chip, ndfc);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200164
Boris BREZILLONca921b52015-12-10 09:00:14 +0100165 mtd->dev.parent = &ndfc->ofdev->dev;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200166
Sean MacLennana808ad32008-12-10 13:16:34 +0000167 flash_np = of_get_next_child(node, NULL);
168 if (!flash_np)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200169 return -ENODEV;
Brian Norrisa61ae812015-10-30 20:33:25 -0700170 nand_set_flash_node(chip, flash_np);
Sean MacLennana808ad32008-12-10 13:16:34 +0000171
Rob Herringa9fdba02018-08-27 20:52:34 -0500172 mtd->name = kasprintf(GFP_KERNEL, "%s.%pOFn", dev_name(&ndfc->ofdev->dev),
173 flash_np);
Boris BREZILLONca921b52015-12-10 09:00:14 +0100174 if (!mtd->name) {
Sean MacLennana808ad32008-12-10 13:16:34 +0000175 ret = -ENOMEM;
176 goto err;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200177 }
178
Boris Brezillon00ad3782018-09-06 14:05:14 +0200179 ret = nand_scan(chip, 1);
Sean MacLennana808ad32008-12-10 13:16:34 +0000180 if (ret)
181 goto err;
182
Boris BREZILLONca921b52015-12-10 09:00:14 +0100183 ret = mtd_device_register(mtd, NULL, 0);
Sean MacLennana808ad32008-12-10 13:16:34 +0000184
185err:
186 of_node_put(flash_np);
187 if (ret)
Boris BREZILLONca921b52015-12-10 09:00:14 +0100188 kfree(mtd->name);
Sean MacLennana808ad32008-12-10 13:16:34 +0000189 return ret;
190}
191
Bill Pemberton06f25512012-11-19 13:23:07 -0500192static int ndfc_probe(struct platform_device *ofdev)
Sean MacLennana808ad32008-12-10 13:16:34 +0000193{
Felix Radensky410fe2f2011-04-26 12:36:46 +0300194 struct ndfc_controller *ndfc;
Ian Munsie766f2712010-10-01 17:06:08 +1000195 const __be32 *reg;
Sean MacLennana808ad32008-12-10 13:16:34 +0000196 u32 ccr;
Dan Carpenter5828c602014-07-31 18:36:20 +0300197 u32 cs;
198 int err, len;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200199
Sean MacLennana808ad32008-12-10 13:16:34 +0000200 /* Read the reg property to get the chip select */
Grant Likely61c7a082010-04-13 16:12:29 -0700201 reg = of_get_property(ofdev->dev.of_node, "reg", &len);
Sean MacLennana808ad32008-12-10 13:16:34 +0000202 if (reg == NULL || len != 12) {
203 dev_err(&ofdev->dev, "unable read reg property (%d)\n", len);
204 return -ENOENT;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200205 }
Felix Radensky410fe2f2011-04-26 12:36:46 +0300206
207 cs = be32_to_cpu(reg[0]);
208 if (cs >= NDFC_MAX_CS) {
209 dev_err(&ofdev->dev, "invalid CS number (%d)\n", cs);
210 return -EINVAL;
211 }
212
213 ndfc = &ndfc_ctrl[cs];
214 ndfc->chip_select = cs;
215
Miquel Raynal7da45132018-07-17 09:08:02 +0200216 nand_controller_init(&ndfc->ndfc_control);
Felix Radensky410fe2f2011-04-26 12:36:46 +0300217 ndfc->ofdev = ofdev;
218 dev_set_drvdata(&ofdev->dev, ndfc);
Sean MacLennana808ad32008-12-10 13:16:34 +0000219
Grant Likely61c7a082010-04-13 16:12:29 -0700220 ndfc->ndfcbase = of_iomap(ofdev->dev.of_node, 0);
Sean MacLennana808ad32008-12-10 13:16:34 +0000221 if (!ndfc->ndfcbase) {
222 dev_err(&ofdev->dev, "failed to get memory\n");
223 return -EIO;
224 }
225
226 ccr = NDFC_CCR_BS(ndfc->chip_select);
227
228 /* It is ok if ccr does not exist - just default to 0 */
Grant Likely61c7a082010-04-13 16:12:29 -0700229 reg = of_get_property(ofdev->dev.of_node, "ccr", NULL);
Sean MacLennana808ad32008-12-10 13:16:34 +0000230 if (reg)
Ian Munsie766f2712010-10-01 17:06:08 +1000231 ccr |= be32_to_cpup(reg);
Sean MacLennana808ad32008-12-10 13:16:34 +0000232
233 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
234
235 /* Set the bank settings if given */
Grant Likely61c7a082010-04-13 16:12:29 -0700236 reg = of_get_property(ofdev->dev.of_node, "bank-settings", NULL);
Sean MacLennana808ad32008-12-10 13:16:34 +0000237 if (reg) {
238 int offset = NDFC_BCFG0 + (ndfc->chip_select << 2);
Ian Munsie766f2712010-10-01 17:06:08 +1000239 out_be32(ndfc->ndfcbase + offset, be32_to_cpup(reg));
Sean MacLennana808ad32008-12-10 13:16:34 +0000240 }
241
Grant Likely61c7a082010-04-13 16:12:29 -0700242 err = ndfc_chip_init(ndfc, ofdev->dev.of_node);
Sean MacLennana808ad32008-12-10 13:16:34 +0000243 if (err) {
244 iounmap(ndfc->ndfcbase);
245 return err;
246 }
247
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200248 return 0;
249}
250
Bill Pemberton810b7e02012-11-19 13:26:04 -0500251static int ndfc_remove(struct platform_device *ofdev)
Sean MacLennana808ad32008-12-10 13:16:34 +0000252{
253 struct ndfc_controller *ndfc = dev_get_drvdata(&ofdev->dev);
Boris BREZILLONca921b52015-12-10 09:00:14 +0100254 struct mtd_info *mtd = nand_to_mtd(&ndfc->chip);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200255
Boris Brezillon59ac2762018-09-06 14:05:15 +0200256 nand_release(&ndfc->chip);
Boris BREZILLONca921b52015-12-10 09:00:14 +0100257 kfree(mtd->name);
Sean MacLennana808ad32008-12-10 13:16:34 +0000258
259 return 0;
260}
261
262static const struct of_device_id ndfc_match[] = {
263 { .compatible = "ibm,ndfc", },
264 {}
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200265};
Sean MacLennana808ad32008-12-10 13:16:34 +0000266MODULE_DEVICE_TABLE(of, ndfc_match);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200267
Grant Likely1c48a5c2011-02-17 02:43:24 -0700268static struct platform_driver ndfc_driver = {
Sean MacLennana808ad32008-12-10 13:16:34 +0000269 .driver = {
Grant Likely40182942010-04-13 16:13:02 -0700270 .name = "ndfc",
Grant Likely40182942010-04-13 16:13:02 -0700271 .of_match_table = ndfc_match,
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200272 },
Sean MacLennana808ad32008-12-10 13:16:34 +0000273 .probe = ndfc_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500274 .remove = ndfc_remove,
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200275};
276
Axel Linf99640d2011-11-27 20:45:03 +0800277module_platform_driver(ndfc_driver);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200278
279MODULE_LICENSE("GPL");
280MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
Sean MacLennana808ad32008-12-10 13:16:34 +0000281MODULE_DESCRIPTION("OF Platform driver for NDFC");