blob: ff54f73dce4b55058b8bb4a64219d149b85b3a08 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/gpio.h>
23#include <linux/module.h>
24#include <linux/delay.h>
25#include <linux/platform_device.h>
26#include <linux/err.h>
27#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040028#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040030#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050031#include <linux/of.h>
32#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030033#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000034#include <linux/spi/spi.h>
35#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000037
Arnd Bergmannec2a0832012-08-24 15:11:34 +020038#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000039
40#define SPI_NO_RESOURCE ((resource_size_t)-1)
41
Sandeep Paulraj358934a2009-12-16 22:02:18 +000042#define CS_DEFAULT 0xFF
43
Sandeep Paulraj358934a2009-12-16 22:02:18 +000044#define SPIFMT_PHASE_MASK BIT(16)
45#define SPIFMT_POLARITY_MASK BIT(17)
46#define SPIFMT_DISTIMER_MASK BIT(18)
47#define SPIFMT_SHIFTDIR_MASK BIT(20)
48#define SPIFMT_WAITENA_MASK BIT(21)
49#define SPIFMT_PARITYENA_MASK BIT(22)
50#define SPIFMT_ODD_PARITY_MASK BIT(23)
51#define SPIFMT_WDELAY_MASK 0x3f000000u
52#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053053#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000054
Sandeep Paulraj358934a2009-12-16 22:02:18 +000055/* SPIPC0 */
56#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
57#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
58#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
59#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000060
61#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053062#define SPIINT_MASKINT 0x0000015F
63#define SPI_INTLVL_1 0x000001FF
64#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000065
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053066/* SPIDAT1 (upper 16 bit defines) */
67#define SPIDAT1_CSHOLD_MASK BIT(12)
68
69/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000070#define SPIGCR1_CLKMOD_MASK BIT(1)
71#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053072#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000073#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053074#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000075
76/* SPIBUF */
77#define SPIBUF_TXFULL_MASK BIT(29)
78#define SPIBUF_RXEMPTY_MASK BIT(31)
79
Brian Niebuhr7abbf232010-08-19 15:07:38 +053080/* SPIDELAY */
81#define SPIDELAY_C2TDELAY_SHIFT 24
82#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
83#define SPIDELAY_T2CDELAY_SHIFT 16
84#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
85#define SPIDELAY_T2EDELAY_SHIFT 8
86#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
87#define SPIDELAY_C2EDELAY_SHIFT 0
88#define SPIDELAY_C2EDELAY_MASK 0xFF
89
Sandeep Paulraj358934a2009-12-16 22:02:18 +000090/* Error Masks */
91#define SPIFLG_DLEN_ERR_MASK BIT(0)
92#define SPIFLG_TIMEOUT_MASK BIT(1)
93#define SPIFLG_PARERR_MASK BIT(2)
94#define SPIFLG_DESYNC_MASK BIT(3)
95#define SPIFLG_BITERR_MASK BIT(4)
96#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053098#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
99 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
100 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
101 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000102
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000103#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000104
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000105/* SPI Controller registers */
106#define SPIGCR0 0x00
107#define SPIGCR1 0x04
108#define SPIINT 0x08
109#define SPILVL 0x0c
110#define SPIFLG 0x10
111#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000112#define SPIDAT1 0x3c
113#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114#define SPIDELAY 0x48
115#define SPIDEF 0x4c
116#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000117
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000118/* SPI Controller driver's private data. */
119struct davinci_spi {
120 struct spi_bitbang bitbang;
121 struct clk *clk;
122
123 u8 version;
124 resource_size_t pbase;
125 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530126 u32 irq;
127 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000128
129 const void *tx;
130 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530131 int rcount;
132 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400133
134 struct dma_chan *dma_rx;
135 struct dma_chan *dma_tx;
136 int dma_rx_chnum;
137 int dma_tx_chnum;
138
Murali Karicheriaae71472012-12-11 16:20:39 -0500139 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000140
141 void (*get_rx)(u32 rx_data, struct davinci_spi *);
142 u32 (*get_tx)(struct davinci_spi *);
143
Murali Karicheri7480e752014-07-31 20:33:14 +0300144 u8 *bytes_per_word;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000145};
146
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530147static struct davinci_spi_config davinci_spi_default_cfg;
148
Sekhar Nori212d4b62010-10-11 10:41:39 +0530149static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000150{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530151 if (dspi->rx) {
152 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530153 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530154 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530155 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000156}
157
Sekhar Nori212d4b62010-10-11 10:41:39 +0530158static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000159{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530160 if (dspi->rx) {
161 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530162 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530163 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530164 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000165}
166
Sekhar Nori212d4b62010-10-11 10:41:39 +0530167static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000168{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530169 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530170 if (dspi->tx) {
171 const u8 *tx = dspi->tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530172 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530173 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530174 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000175 return data;
176}
177
Sekhar Nori212d4b62010-10-11 10:41:39 +0530178static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000179{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530180 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530181 if (dspi->tx) {
182 const u16 *tx = dspi->tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530183 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530184 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530185 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000186 return data;
187}
188
189static inline void set_io_bits(void __iomem *addr, u32 bits)
190{
191 u32 v = ioread32(addr);
192
193 v |= bits;
194 iowrite32(v, addr);
195}
196
197static inline void clear_io_bits(void __iomem *addr, u32 bits)
198{
199 u32 v = ioread32(addr);
200
201 v &= ~bits;
202 iowrite32(v, addr);
203}
204
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000205/*
206 * Interface to control the chip select signal
207 */
208static void davinci_spi_chipselect(struct spi_device *spi, int value)
209{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530210 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000211 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530212 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530213 u16 spidat1 = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530214 bool gpio_chipsel = false;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300215 int gpio;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000216
Sekhar Nori212d4b62010-10-11 10:41:39 +0530217 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500218 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000219
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300220 if (spi->cs_gpio >= 0) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300221 /* SPI core parse and update master->cs_gpio */
Brian Niebuhr23853972010-08-13 10:57:44 +0530222 gpio_chipsel = true;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300223 gpio = spi->cs_gpio;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300224 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530225
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000226 /*
227 * Board specific chip select logic decides the polarity and cs
228 * line for the controller
229 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530230 if (gpio_chipsel) {
231 if (value == BITBANG_CS_ACTIVE)
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300232 gpio_set_value(gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 else
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300234 gpio_set_value(gpio, !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530235 } else {
236 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530237 spidat1 |= SPIDAT1_CSHOLD_MASK;
238 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530239 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530240
Sekhar Nori212d4b62010-10-11 10:41:39 +0530241 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Brian Niebuhr23853972010-08-13 10:57:44 +0530242 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000243}
244
245/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530246 * davinci_spi_get_prescale - Calculates the correct prescale value
247 * @maxspeed_hz: the maximum rate the SPI clock can run at
248 *
249 * This function calculates the prescale value that generates a clock rate
250 * less than or equal to the specified maximum.
251 *
252 * Returns: calculated prescale - 1 for easy programming into SPI registers
253 * or negative error number if valid prescalar cannot be updated.
254 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530255static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530256 u32 max_speed_hz)
257{
258 int ret;
259
Sekhar Nori212d4b62010-10-11 10:41:39 +0530260 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530261
262 if (ret < 3 || ret > 256)
263 return -EINVAL;
264
265 return ret - 1;
266}
267
268/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000269 * davinci_spi_setup_transfer - This functions will determine transfer method
270 * @spi: spi device on which data transfer to be done
271 * @t: spi transfer in which transfer info is filled
272 *
273 * This function determines data transfer method (8/16/32 bit transfer).
274 * It will also set the SPI Clock Control register according to
275 * SPI slave device freq.
276 */
277static int davinci_spi_setup_transfer(struct spi_device *spi,
278 struct spi_transfer *t)
279{
280
Sekhar Nori212d4b62010-10-11 10:41:39 +0530281 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530282 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000283 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530284 u32 hz = 0, spifmt = 0;
285 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000286
Sekhar Nori212d4b62010-10-11 10:41:39 +0530287 dspi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530288 spicfg = (struct davinci_spi_config *)spi->controller_data;
289 if (!spicfg)
290 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000291
292 if (t) {
293 bits_per_word = t->bits_per_word;
294 hz = t->speed_hz;
295 }
296
297 /* if bits_per_word is not set then set it default */
298 if (!bits_per_word)
299 bits_per_word = spi->bits_per_word;
300
301 /*
302 * Assign function pointer to appropriate transfer method
303 * 8bit, 16bit or 32bit transfer
304 */
Stephen Warren24778be2013-05-21 20:36:35 -0600305 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530306 dspi->get_rx = davinci_spi_rx_buf_u8;
307 dspi->get_tx = davinci_spi_tx_buf_u8;
308 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600309 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530310 dspi->get_rx = davinci_spi_rx_buf_u16;
311 dspi->get_tx = davinci_spi_tx_buf_u16;
312 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600313 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000314
315 if (!hz)
316 hz = spi->max_speed_hz;
317
Brian Niebuhr25f33512010-08-19 12:15:22 +0530318 /* Set up SPIFMTn register, unique to this chipselect. */
319
Sekhar Nori212d4b62010-10-11 10:41:39 +0530320 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530321 if (prescale < 0)
322 return prescale;
323
Brian Niebuhr25f33512010-08-19 12:15:22 +0530324 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000325
Brian Niebuhr25f33512010-08-19 12:15:22 +0530326 if (spi->mode & SPI_LSB_FIRST)
327 spifmt |= SPIFMT_SHIFTDIR_MASK;
328
329 if (spi->mode & SPI_CPOL)
330 spifmt |= SPIFMT_POLARITY_MASK;
331
332 if (!(spi->mode & SPI_CPHA))
333 spifmt |= SPIFMT_PHASE_MASK;
334
335 /*
336 * Version 1 hardware supports two basic SPI modes:
337 * - Standard SPI mode uses 4 pins, with chipselect
338 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
339 * (distinct from SPI_3WIRE, with just one data wire;
340 * or similar variants without MOSI or without MISO)
341 *
342 * Version 2 hardware supports an optional handshaking signal,
343 * so it can support two more modes:
344 * - 5 pin SPI variant is standard SPI plus SPI_READY
345 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
346 */
347
Sekhar Nori212d4b62010-10-11 10:41:39 +0530348 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530349
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530350 u32 delay = 0;
351
Brian Niebuhr25f33512010-08-19 12:15:22 +0530352 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
353 & SPIFMT_WDELAY_MASK);
354
355 if (spicfg->odd_parity)
356 spifmt |= SPIFMT_ODD_PARITY_MASK;
357
358 if (spicfg->parity_enable)
359 spifmt |= SPIFMT_PARITYENA_MASK;
360
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530361 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530362 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530363 } else {
364 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
365 & SPIDELAY_C2TDELAY_MASK;
366 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
367 & SPIDELAY_T2CDELAY_MASK;
368 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530371 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530372 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
373 & SPIDELAY_T2EDELAY_MASK;
374 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
375 & SPIDELAY_C2EDELAY_MASK;
376 }
377
Sekhar Nori212d4b62010-10-11 10:41:39 +0530378 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530379 }
380
Sekhar Nori212d4b62010-10-11 10:41:39 +0530381 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000382
383 return 0;
384}
385
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000386/**
387 * davinci_spi_setup - This functions will set default transfer method
388 * @spi: spi device on which data transfer to be done
389 *
390 * This functions sets the default transfer method.
391 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000392static int davinci_spi_setup(struct spi_device *spi)
393{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530394 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530395 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530396 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300397 struct spi_master *master = spi->master;
398 struct device_node *np = spi->dev.of_node;
399 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000400
Sekhar Nori212d4b62010-10-11 10:41:39 +0530401 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500402 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000403
Brian Niebuhrbe884712010-09-03 12:15:28 +0530404 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300405 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300406 retval = gpio_direction_output(
407 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300408 internal_cs = false;
409 } else if (pdata->chip_sel &&
410 spi->chip_select < pdata->num_chipselect &&
411 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300412 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300413 retval = gpio_direction_output(
414 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300415 internal_cs = false;
416 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530417 }
418
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300419 if (retval) {
420 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
421 spi->cs_gpio, retval);
422 return retval;
423 }
424
Murali Karicheria88e34e2014-08-01 19:40:32 +0300425 if (internal_cs)
426 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
427
Brian Niebuhrbe884712010-09-03 12:15:28 +0530428 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530429 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530430
431 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530432 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530433 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530434 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530435
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000436 return retval;
437}
438
Murali Karicheria88e34e2014-08-01 19:40:32 +0300439static void davinci_spi_cleanup(struct spi_device *spi)
440{
Murali Karicheria88e34e2014-08-01 19:40:32 +0300441}
442
Sekhar Nori212d4b62010-10-11 10:41:39 +0530443static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000444{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530445 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000446
447 if (int_status & SPIFLG_TIMEOUT_MASK) {
448 dev_dbg(sdev, "SPI Time-out Error\n");
449 return -ETIMEDOUT;
450 }
451 if (int_status & SPIFLG_DESYNC_MASK) {
452 dev_dbg(sdev, "SPI Desynchronization Error\n");
453 return -EIO;
454 }
455 if (int_status & SPIFLG_BITERR_MASK) {
456 dev_dbg(sdev, "SPI Bit error\n");
457 return -EIO;
458 }
459
Sekhar Nori212d4b62010-10-11 10:41:39 +0530460 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000461 if (int_status & SPIFLG_DLEN_ERR_MASK) {
462 dev_dbg(sdev, "SPI Data Length Error\n");
463 return -EIO;
464 }
465 if (int_status & SPIFLG_PARERR_MASK) {
466 dev_dbg(sdev, "SPI Parity Error\n");
467 return -EIO;
468 }
469 if (int_status & SPIFLG_OVRRUN_MASK) {
470 dev_dbg(sdev, "SPI Data Overrun error\n");
471 return -EIO;
472 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000473 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
474 dev_dbg(sdev, "SPI Buffer Init Active\n");
475 return -EBUSY;
476 }
477 }
478
479 return 0;
480}
481
482/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530483 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530484 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530485 *
486 * This function will check the SPIFLG register and handle any events that are
487 * detected there
488 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530489static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530490{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530491 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530492
Sekhar Nori212d4b62010-10-11 10:41:39 +0530493 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530494
Sekhar Nori212d4b62010-10-11 10:41:39 +0530495 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
496 dspi->get_rx(buf & 0xFFFF, dspi);
497 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530498 }
499
Sekhar Nori212d4b62010-10-11 10:41:39 +0530500 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530501
502 if (unlikely(status & SPIFLG_ERROR_MASK)) {
503 errors = status & SPIFLG_ERROR_MASK;
504 goto out;
505 }
506
Sekhar Nori212d4b62010-10-11 10:41:39 +0530507 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
508 spidat1 = ioread32(dspi->base + SPIDAT1);
509 dspi->wcount--;
510 spidat1 &= ~0xFFFF;
511 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
512 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530513 }
514
515out:
516 return errors;
517}
518
Matt Porter048177c2012-08-22 21:09:36 -0400519static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530520{
Matt Porter048177c2012-08-22 21:09:36 -0400521 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530522
Matt Porter048177c2012-08-22 21:09:36 -0400523 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530524
Matt Porter048177c2012-08-22 21:09:36 -0400525 if (!dspi->wcount && !dspi->rcount)
526 complete(&dspi->done);
527}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530528
Matt Porter048177c2012-08-22 21:09:36 -0400529static void davinci_spi_dma_tx_callback(void *data)
530{
531 struct davinci_spi *dspi = (struct davinci_spi *)data;
532
533 dspi->wcount = 0;
534
535 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530536 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530537}
538
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530539/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000540 * davinci_spi_bufs - functions which will handle transfer data
541 * @spi: spi device on which data transfer to be done
542 * @t: spi transfer in which transfer info is filled
543 *
544 * This function will put data to be transferred into data register
545 * of SPI controller and then wait until the completion will be marked
546 * by the IRQ Handler.
547 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530548static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000549{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530550 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400551 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530552 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530553 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530554 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000555 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530556 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400557 void *dummy_buf = NULL;
558 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000559
Sekhar Nori212d4b62010-10-11 10:41:39 +0530560 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500561 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530562 spicfg = (struct davinci_spi_config *)spi->controller_data;
563 if (!spicfg)
564 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530565
566 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530567 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000568
Sekhar Nori212d4b62010-10-11 10:41:39 +0530569 dspi->tx = t->tx_buf;
570 dspi->rx = t->rx_buf;
571 dspi->wcount = t->len / data_type;
572 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530573
Sekhar Nori212d4b62010-10-11 10:41:39 +0530574 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530575
Sekhar Nori212d4b62010-10-11 10:41:39 +0530576 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
577 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000578
Wolfram Sang16735d02013-11-14 14:32:02 -0800579 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530580
581 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530582 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530583
584 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
585 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530586 dspi->wcount--;
587 tx_data = dspi->get_tx(dspi);
588 spidat1 &= 0xFFFF0000;
589 spidat1 |= tx_data & 0xFFFF;
590 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530591 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400592 struct dma_slave_config dma_rx_conf = {
593 .direction = DMA_DEV_TO_MEM,
594 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
595 .src_addr_width = data_type,
596 .src_maxburst = 1,
597 };
598 struct dma_slave_config dma_tx_conf = {
599 .direction = DMA_MEM_TO_DEV,
600 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
601 .dst_addr_width = data_type,
602 .dst_maxburst = 1,
603 };
604 struct dma_async_tx_descriptor *rxdesc;
605 struct dma_async_tx_descriptor *txdesc;
606 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530607
Matt Porter048177c2012-08-22 21:09:36 -0400608 dummy_buf = kzalloc(t->len, GFP_KERNEL);
609 if (!dummy_buf)
610 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530611
Matt Porter048177c2012-08-22 21:09:36 -0400612 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
613 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530614
Matt Porter048177c2012-08-22 21:09:36 -0400615 sg_init_table(&sg_rx, 1);
616 if (!t->rx_buf)
617 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400618 else
Matt Porter048177c2012-08-22 21:09:36 -0400619 buf = t->rx_buf;
620 t->rx_dma = dma_map_single(&spi->dev, buf,
621 t->len, DMA_FROM_DEVICE);
622 if (!t->rx_dma) {
623 ret = -EFAULT;
624 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530625 }
Matt Porter048177c2012-08-22 21:09:36 -0400626 sg_dma_address(&sg_rx) = t->rx_dma;
627 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530628
Matt Porter048177c2012-08-22 21:09:36 -0400629 sg_init_table(&sg_tx, 1);
630 if (!t->tx_buf)
631 buf = dummy_buf;
632 else
633 buf = (void *)t->tx_buf;
634 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200635 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400636 if (!t->tx_dma) {
637 ret = -EFAULT;
638 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530639 }
Matt Porter048177c2012-08-22 21:09:36 -0400640 sg_dma_address(&sg_tx) = t->tx_dma;
641 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530642
Matt Porter048177c2012-08-22 21:09:36 -0400643 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
644 &sg_rx, 1, DMA_DEV_TO_MEM,
645 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
646 if (!rxdesc)
647 goto err_desc;
648
649 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
650 &sg_tx, 1, DMA_MEM_TO_DEV,
651 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
652 if (!txdesc)
653 goto err_desc;
654
655 rxdesc->callback = davinci_spi_dma_rx_callback;
656 rxdesc->callback_param = (void *)dspi;
657 txdesc->callback = davinci_spi_dma_tx_callback;
658 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530659
660 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530661 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530662
Matt Porter048177c2012-08-22 21:09:36 -0400663 dmaengine_submit(rxdesc);
664 dmaengine_submit(txdesc);
665
666 dma_async_issue_pending(dspi->dma_rx);
667 dma_async_issue_pending(dspi->dma_tx);
668
Sekhar Nori212d4b62010-10-11 10:41:39 +0530669 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530670 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530671
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530672 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530673 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530674 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530675 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530676 while (dspi->rcount > 0 || dspi->wcount > 0) {
677 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530678 if (errors)
679 break;
680 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000681 }
682 }
683
Sekhar Nori212d4b62010-10-11 10:41:39 +0530684 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530685 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530686 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400687
688 dma_unmap_single(&spi->dev, t->rx_dma,
689 t->len, DMA_FROM_DEVICE);
690 dma_unmap_single(&spi->dev, t->tx_dma,
691 t->len, DMA_TO_DEVICE);
692 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530693 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530694
Sekhar Nori212d4b62010-10-11 10:41:39 +0530695 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
696 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530697
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000698 /*
699 * Check for bit error, desync error,parity error,timeout error and
700 * receive overflow errors
701 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530702 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530703 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530704 WARN(!ret, "%s: error reported but no error found!\n",
705 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000706 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530707 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000708
Sekhar Nori212d4b62010-10-11 10:41:39 +0530709 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400710 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530711 return -EIO;
712 }
713
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000714 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400715
716err_desc:
717 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
718err_tx_map:
719 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
720err_rx_map:
721 kfree(dummy_buf);
722err_alloc_dummy_buf:
723 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000724}
725
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530726/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500727 * dummy_thread_fn - dummy thread function
728 * @irq: IRQ number for this SPI Master
729 * @context_data: structure for SPI Master controller davinci_spi
730 *
731 * This is to satisfy the request_threaded_irq() API so that the irq
732 * handler is called in interrupt context.
733 */
734static irqreturn_t dummy_thread_fn(s32 irq, void *data)
735{
736 return IRQ_HANDLED;
737}
738
739/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530740 * davinci_spi_irq - Interrupt handler for SPI Master Controller
741 * @irq: IRQ number for this SPI Master
742 * @context_data: structure for SPI Master controller davinci_spi
743 *
744 * ISR will determine that interrupt arrives either for READ or WRITE command.
745 * According to command it will do the appropriate action. It will check
746 * transfer length and if it is not zero then dispatch transfer command again.
747 * If transfer length is zero then it will indicate the COMPLETION so that
748 * davinci_spi_bufs function can go ahead.
749 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530750static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530751{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530752 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530753 int status;
754
Sekhar Nori212d4b62010-10-11 10:41:39 +0530755 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530756 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530757 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530758
Sekhar Nori212d4b62010-10-11 10:41:39 +0530759 if ((!dspi->rcount && !dspi->wcount) || status)
760 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530761
762 return IRQ_HANDLED;
763}
764
Sekhar Nori212d4b62010-10-11 10:41:39 +0530765static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530766{
Matt Porter048177c2012-08-22 21:09:36 -0400767 dma_cap_mask_t mask;
768 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530769 int r;
770
Matt Porter048177c2012-08-22 21:09:36 -0400771 dma_cap_zero(mask);
772 dma_cap_set(DMA_SLAVE, mask);
773
774 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
775 &dspi->dma_rx_chnum);
776 if (!dspi->dma_rx) {
777 dev_err(sdev, "request RX DMA channel failed\n");
778 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530779 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530780 }
781
Matt Porter048177c2012-08-22 21:09:36 -0400782 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
783 &dspi->dma_tx_chnum);
784 if (!dspi->dma_tx) {
785 dev_err(sdev, "request TX DMA channel failed\n");
786 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530787 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530788 }
789
790 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400791
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530792tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400793 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530794rx_dma_failed:
795 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530796}
797
Murali Karicheriaae71472012-12-11 16:20:39 -0500798#if defined(CONFIG_OF)
799static const struct of_device_id davinci_spi_of_match[] = {
800 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530801 .compatible = "ti,dm6441-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500802 },
803 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530804 .compatible = "ti,da830-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500805 .data = (void *)SPI_VERSION_2,
806 },
807 { },
808};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530809MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500810
811/**
812 * spi_davinci_get_pdata - Get platform data from DTS binding
813 * @pdev: ptr to platform data
814 * @dspi: ptr to driver data
815 *
816 * Parses and populates pdata in dspi from device tree bindings.
817 *
818 * NOTE: Not all platform data params are supported currently.
819 */
820static int spi_davinci_get_pdata(struct platform_device *pdev,
821 struct davinci_spi *dspi)
822{
823 struct device_node *node = pdev->dev.of_node;
824 struct davinci_spi_platform_data *pdata;
825 unsigned int num_cs, intr_line = 0;
826 const struct of_device_id *match;
827
828 pdata = &dspi->pdata;
829
830 pdata->version = SPI_VERSION_1;
Axel Linb53b34f2014-02-06 11:45:08 +0800831 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500832 if (!match)
833 return -ENODEV;
834
835 /* match data has the SPI version number for SPI_VERSION_2 */
836 if (match->data == (void *)SPI_VERSION_2)
837 pdata->version = SPI_VERSION_2;
838
839 /*
840 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300841 * indicated by chip_sel being NULL or cs_gpios being NULL or
842 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500843 * indicated by chip_sel being NULL. GPIO based CS is not
844 * supported yet in DT bindings.
845 */
846 num_cs = 1;
847 of_property_read_u32(node, "num-cs", &num_cs);
848 pdata->num_chipselect = num_cs;
849 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
850 pdata->intr_line = intr_line;
851 return 0;
852}
853#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500854static struct davinci_spi_platform_data
855 *spi_davinci_get_pdata(struct platform_device *pdev,
856 struct davinci_spi *dspi)
857{
858 return -ENODEV;
859}
860#endif
861
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000862/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000863 * davinci_spi_probe - probe function for SPI Master Controller
864 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530865 *
866 * According to Linux Device Model this function will be invoked by Linux
867 * with platform_device struct which contains the device specific info.
868 * This function will map the SPI controller's memory, register IRQ,
869 * Reset SPI controller and setting its registers to default value.
870 * It will invoke spi_bitbang_start to create work queue so that client driver
871 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000872 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000873static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000874{
875 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530876 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000877 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900878 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000879 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
880 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300881 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530882 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000883
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000884 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
885 if (master == NULL) {
886 ret = -ENOMEM;
887 goto err;
888 }
889
Jingoo Han24b5a822013-05-23 19:20:40 +0900890 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000891
Sekhar Nori212d4b62010-10-11 10:41:39 +0530892 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000893
Jingoo Han8074cf02013-07-30 16:58:59 +0900894 if (dev_get_platdata(&pdev->dev)) {
895 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500896 dspi->pdata = *pdata;
897 } else {
898 /* update dspi pdata with that from the DT */
899 ret = spi_davinci_get_pdata(pdev, dspi);
900 if (ret < 0)
901 goto free_master;
902 }
903
904 /* pdata in dspi is now updated and point pdata to that */
905 pdata = &dspi->pdata;
906
Murali Karicheri7480e752014-07-31 20:33:14 +0300907 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
908 sizeof(*dspi->bytes_per_word) *
909 pdata->num_chipselect, GFP_KERNEL);
910 if (dspi->bytes_per_word == NULL) {
911 ret = -ENOMEM;
912 goto free_master;
913 }
914
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000915 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
916 if (r == NULL) {
917 ret = -ENOENT;
918 goto free_master;
919 }
920
Sekhar Nori212d4b62010-10-11 10:41:39 +0530921 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000922
Jingoo Han5b3bb592013-12-09 19:12:03 +0900923 dspi->base = devm_ioremap_resource(&pdev->dev, r);
924 if (IS_ERR(dspi->base)) {
925 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000926 goto free_master;
927 }
928
Sekhar Nori212d4b62010-10-11 10:41:39 +0530929 dspi->irq = platform_get_irq(pdev, 0);
930 if (dspi->irq <= 0) {
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530931 ret = -EINVAL;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900932 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530933 }
934
Jingoo Han5b3bb592013-12-09 19:12:03 +0900935 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
936 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530937 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900938 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530939
Axel Lin94c69f72013-09-10 15:43:41 +0800940 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000941
Jingoo Han5b3bb592013-12-09 19:12:03 +0900942 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530943 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000944 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900945 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000946 }
Murali Karicheriaae71472012-12-11 16:20:39 -0500947 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000948
Murali Karicheriaae71472012-12-11 16:20:39 -0500949 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000950 master->bus_num = pdev->id;
951 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600952 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000953 master->setup = davinci_spi_setup;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300954 master->cleanup = davinci_spi_cleanup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000955
Sekhar Nori212d4b62010-10-11 10:41:39 +0530956 dspi->bitbang.chipselect = davinci_spi_chipselect;
957 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000958
Sekhar Nori212d4b62010-10-11 10:41:39 +0530959 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000960
Sekhar Nori212d4b62010-10-11 10:41:39 +0530961 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
962 if (dspi->version == SPI_VERSION_2)
963 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000964
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300965 if (pdev->dev.of_node) {
966 int i;
967
968 for (i = 0; i < pdata->num_chipselect; i++) {
969 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
970 "cs-gpios", i);
971
972 if (cs_gpio == -EPROBE_DEFER) {
973 ret = cs_gpio;
974 goto free_clk;
975 }
976
977 if (gpio_is_valid(cs_gpio)) {
978 ret = devm_gpio_request(&pdev->dev, cs_gpio,
979 dev_name(&pdev->dev));
980 if (ret)
981 goto free_clk;
982 }
983 }
984 }
985
Sekhar Nori903ca252010-10-01 14:51:40 +0530986 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
987 if (r)
988 dma_rx_chan = r->start;
989 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
990 if (r)
991 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000992
Sekhar Nori212d4b62010-10-11 10:41:39 +0530993 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +0530994 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500995 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -0400996 dspi->dma_rx_chnum = dma_rx_chan;
997 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530998
Sekhar Nori212d4b62010-10-11 10:41:39 +0530999 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +05301000 if (ret)
1001 goto free_clk;
1002
Brian Niebuhr87467bd2010-10-06 17:03:10 +05301003 dev_info(&pdev->dev, "DMA: supported\n");
Santosh Shilimkara4ee96e2013-09-30 14:52:59 -04001004 dev_info(&pdev->dev, "DMA: RX channel: %pa, TX channel: %pa, "
1005 "event queue: %d\n", &dma_rx_chan, &dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001006 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001007 }
1008
Sekhar Nori212d4b62010-10-11 10:41:39 +05301009 dspi->get_rx = davinci_spi_rx_buf_u8;
1010 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001011
Sekhar Nori212d4b62010-10-11 10:41:39 +05301012 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301013
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001014 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301015 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001016 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301017 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001018
Brian Niebuhrbe884712010-09-03 12:15:28 +05301019 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301020 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301021 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301022
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301023 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301024 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301025 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301026 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301027
Sekhar Nori212d4b62010-10-11 10:41:39 +05301028 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301029
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001030 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301031 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1032 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1033 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001034
Sekhar Nori212d4b62010-10-11 10:41:39 +05301035 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001036 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301037 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001038
Sekhar Nori212d4b62010-10-11 10:41:39 +05301039 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001040
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001041 return ret;
1042
Sekhar Nori903ca252010-10-01 14:51:40 +05301043free_dma:
Matt Porter048177c2012-08-22 21:09:36 -04001044 dma_release_channel(dspi->dma_rx);
1045 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001046free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001047 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001048free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001049 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001050err:
1051 return ret;
1052}
1053
1054/**
1055 * davinci_spi_remove - remove function for SPI Master Controller
1056 * @pdev: platform_device structure which contains plateform specific data
1057 *
1058 * This function will do the reverse action of davinci_spi_probe function
1059 * It will free the IRQ and SPI controller's memory region.
1060 * It will also call spi_bitbang_stop to destroy the work queue which was
1061 * created by spi_bitbang_start.
1062 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001063static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001064{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301065 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001066 struct spi_master *master;
1067
Jingoo Han24b5a822013-05-23 19:20:40 +09001068 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301069 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001070
Sekhar Nori212d4b62010-10-11 10:41:39 +05301071 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001072
Murali Karicheriaae71472012-12-11 16:20:39 -05001073 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001074 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001075
1076 return 0;
1077}
1078
1079static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301080 .driver = {
1081 .name = "spi_davinci",
1082 .owner = THIS_MODULE,
Axel Linb53b34f2014-02-06 11:45:08 +08001083 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301084 },
Grant Likely940ab882011-10-05 11:29:49 -06001085 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001086 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001087};
Grant Likely940ab882011-10-05 11:29:49 -06001088module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001089
1090MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1091MODULE_LICENSE("GPL");