blob: dc0926e4366548a5173e6d84a8dad31fedbdccc6 [file] [log] [blame]
Wolfram Sang9135bac2018-08-22 00:02:23 +02001// SPDX-License-Identifier: GPL-2.0
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -08002/*
3 * SuperH HSPI bus driver
4 *
5 * Copyright (C) 2011 Kuninori Morimoto
6 *
7 * Based on spi-sh.c:
8 * Based on pxa2xx_spi.c:
9 * Copyright (C) 2011 Renesas Solutions Corp.
10 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080011 */
Kuninori Morimoto49e599b82012-03-14 02:48:05 -070012
13#include <linux/clk.h>
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/timer.h>
17#include <linux/delay.h>
18#include <linux/list.h>
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080019#include <linux/interrupt.h>
20#include <linux/platform_device.h>
21#include <linux/pm_runtime.h>
22#include <linux/io.h>
23#include <linux/spi/spi.h>
24#include <linux/spi/sh_hspi.h>
25
26#define SPCR 0x00
27#define SPSR 0x04
28#define SPSCR 0x08
29#define SPTBR 0x0C
30#define SPRBR 0x10
31#define SPCR2 0x14
32
33/* SPSR */
34#define RXFL (1 << 2)
35
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080036struct hspi_priv {
37 void __iomem *addr;
38 struct spi_master *master;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080039 struct device *dev;
Kuninori Morimoto49e599b82012-03-14 02:48:05 -070040 struct clk *clk;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080041};
42
43/*
44 * basic function
45 */
46static void hspi_write(struct hspi_priv *hspi, int reg, u32 val)
47{
48 iowrite32(val, hspi->addr + reg);
49}
50
51static u32 hspi_read(struct hspi_priv *hspi, int reg)
52{
53 return ioread32(hspi->addr + reg);
54}
55
Phil Edworthyce329302012-11-22 14:37:27 +000056static void hspi_bit_set(struct hspi_priv *hspi, int reg, u32 mask, u32 set)
57{
58 u32 val = hspi_read(hspi, reg);
59
60 val &= ~mask;
61 val |= set & mask;
62
63 hspi_write(hspi, reg, val);
64}
65
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080066/*
67 * transfer function
68 */
69static int hspi_status_check_timeout(struct hspi_priv *hspi, u32 mask, u32 val)
70{
71 int t = 256;
72
73 while (t--) {
74 if ((mask & hspi_read(hspi, SPSR)) == val)
75 return 0;
76
Kuninori Morimotobc2bfff2013-05-26 17:59:20 -070077 udelay(10);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -080078 }
79
80 dev_err(hspi->dev, "timeout\n");
81 return -ETIMEDOUT;
82}
83
Kuninori Morimotoec139b62012-03-14 02:47:40 -070084/*
85 * spi master function
86 */
Kuninori Morimotoec139b62012-03-14 02:47:40 -070087
Phil Edworthyce329302012-11-22 14:37:27 +000088#define hspi_hw_cs_enable(hspi) hspi_hw_cs_ctrl(hspi, 0)
89#define hspi_hw_cs_disable(hspi) hspi_hw_cs_ctrl(hspi, 1)
90static void hspi_hw_cs_ctrl(struct hspi_priv *hspi, int hi)
91{
92 hspi_bit_set(hspi, SPSCR, (1 << 6), (hi) << 6);
93}
94
Kuninori Morimoto49e599b82012-03-14 02:48:05 -070095static void hspi_hw_setup(struct hspi_priv *hspi,
96 struct spi_message *msg,
97 struct spi_transfer *t)
98{
99 struct spi_device *spi = msg->spi;
100 struct device *dev = hspi->dev;
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700101 u32 spcr, idiv_clk;
102 u32 rate, best_rate, min, tmp;
103
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700104 /*
105 * find best IDIV/CLKCx settings
106 */
107 min = ~0;
108 best_rate = 0;
109 spcr = 0;
110 for (idiv_clk = 0x00; idiv_clk <= 0x3F; idiv_clk++) {
111 rate = clk_get_rate(hspi->clk);
112
113 /* IDIV calculation */
114 if (idiv_clk & (1 << 5))
115 rate /= 128;
116 else
117 rate /= 16;
118
119 /* CLKCx calculation */
Jingoo Hana29c8ae2013-10-14 10:35:42 +0900120 rate /= (((idiv_clk & 0x1F) + 1) * 2);
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700121
122 /* save best settings */
Axel Line428a422014-03-02 23:01:50 +0800123 tmp = abs(t->speed_hz - rate);
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700124 if (tmp < min) {
125 min = tmp;
126 spcr = idiv_clk;
127 best_rate = rate;
128 }
129 }
130
131 if (spi->mode & SPI_CPHA)
132 spcr |= 1 << 7;
133 if (spi->mode & SPI_CPOL)
134 spcr |= 1 << 6;
135
Axel Line428a422014-03-02 23:01:50 +0800136 dev_dbg(dev, "speed %d/%d\n", t->speed_hz, best_rate);
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700137
138 hspi_write(hspi, SPCR, spcr);
139 hspi_write(hspi, SPSR, 0x0);
Phil Edworthyce329302012-11-22 14:37:27 +0000140 hspi_write(hspi, SPSCR, 0x21); /* master mode / CS control */
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700141}
142
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700143static int hspi_transfer_one_message(struct spi_master *master,
144 struct spi_message *msg)
145{
146 struct hspi_priv *hspi = spi_master_get_devdata(master);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800147 struct spi_transfer *t;
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700148 u32 tx;
149 u32 rx;
150 int ret, i;
Phil Edworthyce329302012-11-22 14:37:27 +0000151 unsigned int cs_change;
152 const int nsecs = 50;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800153
154 dev_dbg(hspi->dev, "%s\n", __func__);
155
Phil Edworthyce329302012-11-22 14:37:27 +0000156 cs_change = 1;
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700157 ret = 0;
158 list_for_each_entry(t, &msg->transfers, transfer_list) {
Phil Edworthyce329302012-11-22 14:37:27 +0000159
160 if (cs_change) {
161 hspi_hw_setup(hspi, msg, t);
162 hspi_hw_cs_enable(hspi);
163 ndelay(nsecs);
164 }
165 cs_change = t->cs_change;
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700166
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700167 for (i = 0; i < t->len; i++) {
168
169 /* wait remains */
170 ret = hspi_status_check_timeout(hspi, 0x1, 0);
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700171 if (ret < 0)
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700172 break;
173
174 tx = 0;
175 if (t->tx_buf)
176 tx = (u32)((u8 *)t->tx_buf)[i];
177
178 hspi_write(hspi, SPTBR, tx);
179
Geert Uytterhoevenc6c07b42014-01-12 14:03:38 +0100180 /* wait receive */
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700181 ret = hspi_status_check_timeout(hspi, 0x4, 0x4);
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700182 if (ret < 0)
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700183 break;
184
185 rx = hspi_read(hspi, SPRBR);
186 if (t->rx_buf)
187 ((u8 *)t->rx_buf)[i] = (u8)rx;
188
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700189 }
Kuninori Morimotobb9c5682012-03-14 02:48:25 -0700190
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700191 msg->actual_length += t->len;
Phil Edworthyce329302012-11-22 14:37:27 +0000192
193 if (t->delay_usecs)
194 udelay(t->delay_usecs);
195
196 if (cs_change) {
197 ndelay(nsecs);
198 hspi_hw_cs_disable(hspi);
199 ndelay(nsecs);
200 }
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700201 }
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700202
203 msg->status = ret;
Phil Edworthyce329302012-11-22 14:37:27 +0000204 if (!cs_change) {
205 ndelay(nsecs);
206 hspi_hw_cs_disable(hspi);
207 }
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700208 spi_finalize_current_message(master);
209
210 return ret;
211}
212
Grant Likelyfd4a3192012-12-07 16:57:14 +0000213static int hspi_probe(struct platform_device *pdev)
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800214{
215 struct resource *res;
216 struct spi_master *master;
217 struct hspi_priv *hspi;
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700218 struct clk *clk;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800219 int ret;
220
221 /* get base addr */
222 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
223 if (!res) {
224 dev_err(&pdev->dev, "invalid resource\n");
225 return -EINVAL;
226 }
227
228 master = spi_alloc_master(&pdev->dev, sizeof(*hspi));
229 if (!master) {
230 dev_err(&pdev->dev, "spi_alloc_master error.\n");
231 return -ENOMEM;
232 }
233
Simon Horman4a4dd7d2014-04-14 10:41:38 +0900234 clk = clk_get(&pdev->dev, NULL);
Cyril Roelandtd3601e52012-12-12 01:24:54 +0100235 if (IS_ERR(clk)) {
Simon Horman4a4dd7d2014-04-14 10:41:38 +0900236 dev_err(&pdev->dev, "couldn't get clock\n");
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700237 ret = -EINVAL;
238 goto error0;
239 }
240
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800241 hspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +0900242 platform_set_drvdata(pdev, hspi);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800243
244 /* init hspi */
245 hspi->master = master;
246 hspi->dev = &pdev->dev;
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700247 hspi->clk = clk;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800248 hspi->addr = devm_ioremap(hspi->dev,
249 res->start, resource_size(res));
250 if (!hspi->addr) {
251 dev_err(&pdev->dev, "ioremap error.\n");
252 ret = -ENOMEM;
253 goto error1;
254 }
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800255
Kuninori Morimoto268d7642013-10-03 02:15:50 -0700256 pm_runtime_enable(&pdev->dev);
257
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800258 master->bus_num = pdev->id;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800259 master->mode_bits = SPI_CPOL | SPI_CPHA;
Kuninori Morimotoe5f78252013-10-24 21:53:29 -0700260 master->dev.of_node = pdev->dev.of_node;
Mark Brown3e00a092013-07-28 15:35:36 +0100261 master->auto_runtime_pm = true;
Kuninori Morimotoec139b62012-03-14 02:47:40 -0700262 master->transfer_one_message = hspi_transfer_one_message;
Axel Lin45221932014-02-12 22:09:52 +0800263 master->bits_per_word_mask = SPI_BPW_MASK(8);
264
Jingoo Han1c43f2a2013-09-24 13:47:59 +0900265 ret = devm_spi_register_master(&pdev->dev, master);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800266 if (ret < 0) {
267 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoeven3abf0ed2014-03-11 10:59:10 +0100268 goto error2;
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800269 }
270
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800271 return 0;
272
Geert Uytterhoeven3abf0ed2014-03-11 10:59:10 +0100273 error2:
274 pm_runtime_disable(&pdev->dev);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800275 error1:
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700276 clk_put(clk);
277 error0:
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800278 spi_master_put(master);
279
280 return ret;
281}
282
Grant Likelyfd4a3192012-12-07 16:57:14 +0000283static int hspi_remove(struct platform_device *pdev)
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800284{
Jingoo Han24b5a822013-05-23 19:20:40 +0900285 struct hspi_priv *hspi = platform_get_drvdata(pdev);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800286
287 pm_runtime_disable(&pdev->dev);
288
Kuninori Morimoto49e599b82012-03-14 02:48:05 -0700289 clk_put(hspi->clk);
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800290
291 return 0;
292}
293
Jingoo Han8e3489f2014-06-03 21:04:59 +0900294static const struct of_device_id hspi_of_match[] = {
Kuninori Morimotoe5f78252013-10-24 21:53:29 -0700295 { .compatible = "renesas,hspi", },
296 { /* sentinel */ }
297};
298MODULE_DEVICE_TABLE(of, hspi_of_match);
299
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800300static struct platform_driver hspi_driver = {
301 .probe = hspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000302 .remove = hspi_remove,
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800303 .driver = {
304 .name = "sh-hspi",
Kuninori Morimotoe5f78252013-10-24 21:53:29 -0700305 .of_match_table = hspi_of_match,
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800306 },
307};
308module_platform_driver(hspi_driver);
309
310MODULE_DESCRIPTION("SuperH HSPI bus driver");
Wolfram Sang9135bac2018-08-22 00:02:23 +0200311MODULE_LICENSE("GPL v2");
Kuninori Morimotod1c8bbd2012-03-01 17:10:17 -0800312MODULE_AUTHOR("Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>");
Axel Lincaedb992014-01-08 18:52:40 +0800313MODULE_ALIAS("platform:sh-hspi");