blob: bc8d21e76637f212cee8fbf9b610dcfed61dec41 [file] [log] [blame]
Christoffer Dall342cd0a2013-01-20 18:28:06 -05001/*
2 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License, version 2, as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
17 */
18
19#ifndef __ARM_KVM_MMU_H__
20#define __ARM_KVM_MMU_H__
21
Marc Zyngier5a677ce2013-04-12 19:12:06 +010022#include <asm/memory.h>
23#include <asm/page.h>
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010024
Marc Zyngier06e8c3b2012-10-28 01:09:14 +010025/*
26 * We directly use the kernel VA for the HYP, as we can directly share
27 * the mapping (HTTBR "covers" TTBR1).
28 */
Marc Zyngier6c41a412016-06-30 18:40:51 +010029#define kern_hyp_va(kva) (kva)
Marc Zyngier06e8c3b2012-10-28 01:09:14 +010030
Marc Zyngier5a677ce2013-04-12 19:12:06 +010031/*
Christoffer Dall38f791a2014-10-10 12:14:28 +020032 * KVM_MMU_CACHE_MIN_PAGES is the number of stage2 page table translation levels.
33 */
34#define KVM_MMU_CACHE_MIN_PAGES 2
35
Marc Zyngier5a677ce2013-04-12 19:12:06 +010036#ifndef __ASSEMBLY__
37
Marc Zyngier363ef892014-12-19 16:48:06 +000038#include <linux/highmem.h>
Marc Zyngier5a677ce2013-04-12 19:12:06 +010039#include <asm/cacheflush.h>
Marc Zyngier91c703e2017-10-23 17:11:17 +010040#include <asm/cputype.h>
41#include <asm/kvm_hyp.h>
Marc Zyngier5a677ce2013-04-12 19:12:06 +010042#include <asm/pgalloc.h>
Suzuki K Pouloseb1ae9a32016-03-22 14:08:17 +000043#include <asm/stage2_pgtable.h>
Marc Zyngier5a677ce2013-04-12 19:12:06 +010044
Marc Zyngierc8dddec2016-06-13 15:00:45 +010045int create_hyp_mappings(void *from, void *to, pgprot_t prot);
Christoffer Dall342cd0a2013-01-20 18:28:06 -050046int create_hyp_io_mappings(void *from, void *to, phys_addr_t);
Marc Zyngier4f728272013-04-12 19:12:05 +010047void free_hyp_pgds(void);
Christoffer Dall342cd0a2013-01-20 18:28:06 -050048
Christoffer Dall957db102014-11-27 10:35:03 +010049void stage2_unmap_vm(struct kvm *kvm);
Christoffer Dalld5d81842013-01-20 18:28:07 -050050int kvm_alloc_stage2_pgd(struct kvm *kvm);
51void kvm_free_stage2_pgd(struct kvm *kvm);
52int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa,
Ard Biesheuvelc40f2f82014-09-17 14:56:18 -070053 phys_addr_t pa, unsigned long size, bool writable);
Christoffer Dalld5d81842013-01-20 18:28:07 -050054
55int kvm_handle_guest_abort(struct kvm_vcpu *vcpu, struct kvm_run *run);
56
57void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
58
Christoffer Dall342cd0a2013-01-20 18:28:06 -050059phys_addr_t kvm_mmu_get_httbr(void);
Marc Zyngier5a677ce2013-04-12 19:12:06 +010060phys_addr_t kvm_get_idmap_vector(void);
Christoffer Dall342cd0a2013-01-20 18:28:06 -050061int kvm_mmu_init(void);
62void kvm_clear_hyp_idmap(void);
Christoffer Dall94f8e642013-01-20 18:28:12 -050063
Christoffer Dallad361f02012-11-01 17:14:45 +010064static inline void kvm_set_pmd(pmd_t *pmd, pmd_t new_pmd)
65{
66 *pmd = new_pmd;
Mark Rutlanddcadda12016-08-30 17:05:55 +010067 dsb(ishst);
Christoffer Dallad361f02012-11-01 17:14:45 +010068}
69
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010070static inline void kvm_set_pte(pte_t *pte, pte_t new_pte)
71{
Christoffer Dall0963e5d2013-08-08 20:35:07 -070072 *pte = new_pte;
Mark Rutlanddcadda12016-08-30 17:05:55 +010073 dsb(ishst);
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010074}
75
Catalin Marinas06485052016-04-13 17:57:37 +010076static inline pte_t kvm_s2pte_mkwrite(pte_t pte)
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010077{
Catalin Marinas06485052016-04-13 17:57:37 +010078 pte_val(pte) |= L_PTE_S2_RDWR;
79 return pte;
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010080}
81
Catalin Marinas06485052016-04-13 17:57:37 +010082static inline pmd_t kvm_s2pmd_mkwrite(pmd_t pmd)
Christoffer Dallad361f02012-11-01 17:14:45 +010083{
Catalin Marinas06485052016-04-13 17:57:37 +010084 pmd_val(pmd) |= L_PMD_S2_RDWR;
85 return pmd;
Christoffer Dallad361f02012-11-01 17:14:45 +010086}
87
Mario Smarduchc6473552015-01-15 15:58:56 -080088static inline void kvm_set_s2pte_readonly(pte_t *pte)
89{
90 pte_val(*pte) = (pte_val(*pte) & ~L_PTE_S2_RDWR) | L_PTE_S2_RDONLY;
91}
92
93static inline bool kvm_s2pte_readonly(pte_t *pte)
94{
95 return (pte_val(*pte) & L_PTE_S2_RDWR) == L_PTE_S2_RDONLY;
96}
97
98static inline void kvm_set_s2pmd_readonly(pmd_t *pmd)
99{
100 pmd_val(*pmd) = (pmd_val(*pmd) & ~L_PMD_S2_RDWR) | L_PMD_S2_RDONLY;
101}
102
103static inline bool kvm_s2pmd_readonly(pmd_t *pmd)
104{
105 return (pmd_val(*pmd) & L_PMD_S2_RDWR) == L_PMD_S2_RDONLY;
106}
107
Christoffer Dall4f853a72014-05-09 23:31:31 +0200108static inline bool kvm_page_empty(void *ptr)
109{
110 struct page *ptr_page = virt_to_page(ptr);
111 return page_count(ptr_page) == 1;
112}
113
Christoffer Dall38f791a2014-10-10 12:14:28 +0200114#define kvm_pte_table_empty(kvm, ptep) kvm_page_empty(ptep)
115#define kvm_pmd_table_empty(kvm, pmdp) kvm_page_empty(pmdp)
Suzuki K Pouloseb1d030a2016-03-22 17:15:55 +0000116#define kvm_pud_table_empty(kvm, pudp) false
Christoffer Dall4f853a72014-05-09 23:31:31 +0200117
Suzuki K Pouloseb1d030a2016-03-22 17:15:55 +0000118#define hyp_pte_table_empty(ptep) kvm_page_empty(ptep)
119#define hyp_pmd_table_empty(pmdp) kvm_page_empty(pmdp)
120#define hyp_pud_table_empty(pudp) false
Marc Zyngiera9873702015-03-10 19:06:59 +0000121
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100122struct kvm;
123
Marc Zyngier15979302014-01-14 19:13:10 +0000124#define kvm_flush_dcache_to_poc(a,l) __cpuc_flush_dcache_area((a), (l))
125
126static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu)
127{
Marc Zyngierfb32a522016-01-03 11:26:01 +0000128 return (vcpu_cp15(vcpu, c1_SCTLR) & 0b101) == 0b101;
Marc Zyngier15979302014-01-14 19:13:10 +0000129}
130
Marc Zyngiera15f6932017-10-23 17:11:15 +0100131static inline void __clean_dcache_guest_page(struct kvm_vcpu *vcpu,
132 kvm_pfn_t pfn,
133 unsigned long size)
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100134{
135 /*
Marc Zyngiera15f6932017-10-23 17:11:15 +0100136 * Clean the dcache to the Point of Coherency.
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000137 *
138 * We need to do this through a kernel mapping (using the
139 * user-space mapping has proved to be the wrong
140 * solution). For that, we need to kmap one page at a time,
141 * and iterate over the range.
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100142 */
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000143
Jan Kiszkaa050dfb2015-02-07 22:21:20 +0100144 VM_BUG_ON(size & ~PAGE_MASK);
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000145
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000146 while (size) {
147 void *va = kmap_atomic_pfn(pfn);
148
Marc Zyngier8f36eba2017-01-25 12:29:59 +0000149 kvm_flush_dcache_to_poc(va, PAGE_SIZE);
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000150
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000151 size -= PAGE_SIZE;
152 pfn++;
153
154 kunmap_atomic(va);
155 }
Marc Zyngiera15f6932017-10-23 17:11:15 +0100156}
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000157
Marc Zyngiera15f6932017-10-23 17:11:15 +0100158static inline void __invalidate_icache_guest_page(struct kvm_vcpu *vcpu,
159 kvm_pfn_t pfn,
160 unsigned long size)
161{
Marc Zyngier91c703e2017-10-23 17:11:17 +0100162 u32 iclsz;
163
Marc Zyngiera15f6932017-10-23 17:11:15 +0100164 /*
165 * If we are going to insert an instruction page and the icache is
166 * either VIPT or PIPT, there is a potential problem where the host
167 * (or another VM) may have used the same page as this guest, and we
168 * read incorrect data from the icache. If we're using a PIPT cache,
169 * we can invalidate just that page, but if we are using a VIPT cache
170 * we need to invalidate the entire icache - damn shame - as written
171 * in the ARM ARM (DDI 0406C.b - Page B3-1393).
172 *
173 * VIVT caches are tagged using both the ASID and the VMID and doesn't
174 * need any kind of flushing (DDI 0406C.b - Page B3-1392).
175 */
176
177 VM_BUG_ON(size & ~PAGE_MASK);
178
179 if (icache_is_vivt_asid_tagged())
180 return;
181
182 if (!icache_is_pipt()) {
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100183 /* any kind of VIPT cache */
184 __flush_icache_all();
Marc Zyngiera15f6932017-10-23 17:11:15 +0100185 return;
186 }
187
Marc Zyngier91c703e2017-10-23 17:11:17 +0100188 /*
189 * CTR IminLine contains Log2 of the number of words in the
190 * cache line, so we can get the number of words as
191 * 2 << (IminLine - 1). To get the number of bytes, we
192 * multiply by 4 (the number of bytes in a 32-bit word), and
193 * get 4 << (IminLine).
194 */
195 iclsz = 4 << (read_cpuid(CPUID_CACHETYPE) & 0xf);
196
Marc Zyngiera15f6932017-10-23 17:11:15 +0100197 while (size) {
198 void *va = kmap_atomic_pfn(pfn);
Marc Zyngier91c703e2017-10-23 17:11:17 +0100199 void *end = va + PAGE_SIZE;
200 void *addr = va;
Marc Zyngiera15f6932017-10-23 17:11:15 +0100201
Marc Zyngier91c703e2017-10-23 17:11:17 +0100202 do {
203 write_sysreg(addr, ICIMVAU);
204 addr += iclsz;
205 } while (addr < end);
206
207 dsb(ishst);
208 isb();
Marc Zyngiera15f6932017-10-23 17:11:15 +0100209
210 size -= PAGE_SIZE;
211 pfn++;
212
213 kunmap_atomic(va);
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100214 }
Marc Zyngier91c703e2017-10-23 17:11:17 +0100215
216 /* Check if we need to invalidate the BTB */
217 if ((read_cpuid_ext(CPUID_EXT_MMFR1) >> 28) != 4) {
218 write_sysreg(0, BPIALLIS);
219 dsb(ishst);
220 isb();
221 }
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100222}
223
Marc Zyngier363ef892014-12-19 16:48:06 +0000224static inline void __kvm_flush_dcache_pte(pte_t pte)
225{
226 void *va = kmap_atomic(pte_page(pte));
227
228 kvm_flush_dcache_to_poc(va, PAGE_SIZE);
229
230 kunmap_atomic(va);
231}
232
233static inline void __kvm_flush_dcache_pmd(pmd_t pmd)
234{
235 unsigned long size = PMD_SIZE;
Dan Williamsba049e92016-01-15 16:56:11 -0800236 kvm_pfn_t pfn = pmd_pfn(pmd);
Marc Zyngier363ef892014-12-19 16:48:06 +0000237
238 while (size) {
239 void *va = kmap_atomic_pfn(pfn);
240
241 kvm_flush_dcache_to_poc(va, PAGE_SIZE);
242
243 pfn++;
244 size -= PAGE_SIZE;
245
246 kunmap_atomic(va);
247 }
248}
249
250static inline void __kvm_flush_dcache_pud(pud_t pud)
251{
252}
253
Santosh Shilimkar4fda3422013-11-19 14:59:12 -0500254#define kvm_virt_to_phys(x) virt_to_idmap((unsigned long)(x))
Marc Zyngier5a677ce2013-04-12 19:12:06 +0100255
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000256void kvm_set_way_flush(struct kvm_vcpu *vcpu);
257void kvm_toggle_cache(struct kvm_vcpu *vcpu, bool was_enabled);
Marc Zyngier9d218a12014-01-15 12:50:23 +0000258
Ard Biesheuvele4c5a682015-03-19 16:42:28 +0000259static inline bool __kvm_cpu_uses_extended_idmap(void)
260{
261 return false;
262}
263
264static inline void __kvm_extend_hypmap(pgd_t *boot_hyp_pgd,
265 pgd_t *hyp_pgd,
266 pgd_t *merged_hyp_pgd,
267 unsigned long hyp_idmap_start) { }
268
Vladimir Murzin20475f72015-11-16 11:28:18 +0000269static inline unsigned int kvm_get_vmid_bits(void)
270{
271 return 8;
272}
273
Marc Zyngier5a677ce2013-04-12 19:12:06 +0100274#endif /* !__ASSEMBLY__ */
275
Christoffer Dall342cd0a2013-01-20 18:28:06 -0500276#endif /* __ARM_KVM_MMU_H__ */