blob: 5dffc869988ba65b1a837f758496322877c0dd0a [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_CMD_H
34#define MLX4_CMD_H
35
36#include <linux/dma-mapping.h>
Rony Efraim2cccb9e2013-04-25 05:22:30 +000037#include <linux/if_link.h>
Eran Ben Elisha96169822015-06-15 17:59:05 +030038#include <linux/mlx4/device.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40enum {
41 /* initialization and general commands */
42 MLX4_CMD_SYS_EN = 0x1,
43 MLX4_CMD_SYS_DIS = 0x2,
44 MLX4_CMD_MAP_FA = 0xfff,
45 MLX4_CMD_UNMAP_FA = 0xffe,
46 MLX4_CMD_RUN_FW = 0xff6,
47 MLX4_CMD_MOD_STAT_CFG = 0x34,
48 MLX4_CMD_QUERY_DEV_CAP = 0x3,
49 MLX4_CMD_QUERY_FW = 0x4,
50 MLX4_CMD_ENABLE_LAM = 0xff8,
51 MLX4_CMD_DISABLE_LAM = 0xff7,
52 MLX4_CMD_QUERY_DDR = 0x5,
53 MLX4_CMD_QUERY_ADAPTER = 0x6,
54 MLX4_CMD_INIT_HCA = 0x7,
55 MLX4_CMD_CLOSE_HCA = 0x8,
56 MLX4_CMD_INIT_PORT = 0x9,
57 MLX4_CMD_CLOSE_PORT = 0xa,
58 MLX4_CMD_QUERY_HCA = 0xb,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070059 MLX4_CMD_QUERY_PORT = 0x43,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070060 MLX4_CMD_SENSE_PORT = 0x4d,
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000061 MLX4_CMD_HW_HEALTH_CHECK = 0x50,
Roland Dreier225c7b12007-05-08 18:00:38 -070062 MLX4_CMD_SET_PORT = 0xc,
Jack Morgensteind0d68b82010-10-04 12:11:34 +000063 MLX4_CMD_SET_NODE = 0x5a,
Jack Morgenstein623ed842011-12-13 04:10:33 +000064 MLX4_CMD_QUERY_FUNC = 0x56,
Roland Dreier225c7b12007-05-08 18:00:38 -070065 MLX4_CMD_ACCESS_DDR = 0x2e,
66 MLX4_CMD_MAP_ICM = 0xffa,
67 MLX4_CMD_UNMAP_ICM = 0xff9,
68 MLX4_CMD_MAP_ICM_AUX = 0xffc,
69 MLX4_CMD_UNMAP_ICM_AUX = 0xffb,
70 MLX4_CMD_SET_ICM_SIZE = 0xffd,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +020071 MLX4_CMD_ACCESS_REG = 0x3b,
Ido Shamay7e95bb92015-04-02 16:31:11 +030072 MLX4_CMD_ALLOCATE_VPP = 0x80,
Ido Shamay1c29146d2015-04-02 16:31:12 +030073 MLX4_CMD_SET_VPORT_QOS = 0x81,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +020074
Jack Morgenstein623ed842011-12-13 04:10:33 +000075 /*master notify fw on finish for slave's flr*/
76 MLX4_CMD_INFORM_FLR_DONE = 0x5b,
Moni Shoua59e14e32015-02-03 16:48:32 +020077 MLX4_CMD_VIRT_PORT_MAP = 0x5c,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +030078 MLX4_CMD_GET_OP_REQ = 0x59,
Roland Dreier225c7b12007-05-08 18:00:38 -070079
80 /* TPT commands */
81 MLX4_CMD_SW2HW_MPT = 0xd,
82 MLX4_CMD_QUERY_MPT = 0xe,
83 MLX4_CMD_HW2SW_MPT = 0xf,
84 MLX4_CMD_READ_MTT = 0x10,
85 MLX4_CMD_WRITE_MTT = 0x11,
86 MLX4_CMD_SYNC_TPT = 0x2f,
87
88 /* EQ commands */
89 MLX4_CMD_MAP_EQ = 0x12,
90 MLX4_CMD_SW2HW_EQ = 0x13,
91 MLX4_CMD_HW2SW_EQ = 0x14,
92 MLX4_CMD_QUERY_EQ = 0x15,
93
94 /* CQ commands */
95 MLX4_CMD_SW2HW_CQ = 0x16,
96 MLX4_CMD_HW2SW_CQ = 0x17,
97 MLX4_CMD_QUERY_CQ = 0x18,
Eli Cohen3fdcb972008-04-16 21:09:33 -070098 MLX4_CMD_MODIFY_CQ = 0x2c,
Roland Dreier225c7b12007-05-08 18:00:38 -070099
100 /* SRQ commands */
101 MLX4_CMD_SW2HW_SRQ = 0x35,
102 MLX4_CMD_HW2SW_SRQ = 0x36,
103 MLX4_CMD_QUERY_SRQ = 0x37,
104 MLX4_CMD_ARM_SRQ = 0x40,
105
106 /* QP/EE commands */
107 MLX4_CMD_RST2INIT_QP = 0x19,
108 MLX4_CMD_INIT2RTR_QP = 0x1a,
109 MLX4_CMD_RTR2RTS_QP = 0x1b,
110 MLX4_CMD_RTS2RTS_QP = 0x1c,
111 MLX4_CMD_SQERR2RTS_QP = 0x1d,
112 MLX4_CMD_2ERR_QP = 0x1e,
113 MLX4_CMD_RTS2SQD_QP = 0x1f,
114 MLX4_CMD_SQD2SQD_QP = 0x38,
115 MLX4_CMD_SQD2RTS_QP = 0x20,
116 MLX4_CMD_2RST_QP = 0x21,
117 MLX4_CMD_QUERY_QP = 0x22,
118 MLX4_CMD_INIT2INIT_QP = 0x2d,
119 MLX4_CMD_SUSPEND_QP = 0x32,
120 MLX4_CMD_UNSUSPEND_QP = 0x33,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300121 MLX4_CMD_UPDATE_QP = 0x61,
Roland Dreier225c7b12007-05-08 18:00:38 -0700122 /* special QP and management commands */
123 MLX4_CMD_CONF_SPECIAL_QP = 0x23,
124 MLX4_CMD_MAD_IFC = 0x24,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300125 MLX4_CMD_MAD_DEMUX = 0x203,
Roland Dreier225c7b12007-05-08 18:00:38 -0700126
127 /* multicast commands */
128 MLX4_CMD_READ_MCG = 0x25,
129 MLX4_CMD_WRITE_MCG = 0x26,
130 MLX4_CMD_MGID_HASH = 0x27,
131
132 /* miscellaneous commands */
133 MLX4_CMD_DIAG_RPRT = 0x30,
134 MLX4_CMD_NOP = 0x31,
Or Gerlitzd18f1412014-03-27 14:02:03 +0200135 MLX4_CMD_CONFIG_DEV = 0x3a,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000136 MLX4_CMD_ACCESS_MEM = 0x2e,
137 MLX4_CMD_SET_VEP = 0x52,
138
139 /* Ethernet specific commands */
140 MLX4_CMD_SET_VLAN_FLTR = 0x47,
141 MLX4_CMD_SET_MCAST_FLTR = 0x48,
142 MLX4_CMD_DUMP_ETH_STATS = 0x49,
143
144 /* Communication channel commands */
145 MLX4_CMD_ARM_COMM_CHANNEL = 0x57,
146 MLX4_CMD_GEN_EQE = 0x58,
147
148 /* virtual commands */
149 MLX4_CMD_ALLOC_RES = 0xf00,
150 MLX4_CMD_FREE_RES = 0xf01,
151 MLX4_CMD_MCAST_ATTACH = 0xf05,
152 MLX4_CMD_UCAST_ATTACH = 0xf06,
153 MLX4_CMD_PROMISC = 0xf08,
154 MLX4_CMD_QUERY_FUNC_CAP = 0xf0a,
155 MLX4_CMD_QP_ATTACH = 0xf0b,
Roland Dreier225c7b12007-05-08 18:00:38 -0700156
157 /* debug commands */
158 MLX4_CMD_QUERY_DEBUG_MSG = 0x2a,
159 MLX4_CMD_SET_DEBUG_MSG = 0x2b,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000160
161 /* statistics commands */
162 MLX4_CMD_QUERY_IF_STAT = 0X54,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000163 MLX4_CMD_SET_IF_STAT = 0X55,
Amir Vadaie5395e92012-04-04 21:33:25 +0000164
Hadar Hen Zion8fcfb4d2012-07-05 04:03:45 +0000165 /* register/delete flow steering network rules */
166 MLX4_QP_FLOW_STEERING_ATTACH = 0x65,
167 MLX4_QP_FLOW_STEERING_DETACH = 0x66,
Matan Barak4de65802013-11-07 15:25:14 +0200168 MLX4_FLOW_STEERING_IB_UC_QP_RANGE = 0x64,
Shani Michaelid237baa2015-03-05 20:16:12 +0200169
170 /* Update and read QCN parameters */
171 MLX4_CMD_CONGESTION_CTRL_OPCODE = 0x68,
Roland Dreier225c7b12007-05-08 18:00:38 -0700172};
173
174enum {
Jack Morgenstein5a031082015-01-27 15:58:02 +0200175 MLX4_CMD_TIME_CLASS_A = 60000,
176 MLX4_CMD_TIME_CLASS_B = 60000,
177 MLX4_CMD_TIME_CLASS_C = 60000,
Roland Dreier225c7b12007-05-08 18:00:38 -0700178};
179
180enum {
Moni Shoua59e14e32015-02-03 16:48:32 +0200181 /* virtual to physical port mapping opcode modifiers */
182 MLX4_GET_PORT_VIRT2PHY = 0x0,
183 MLX4_SET_PORT_VIRT2PHY = 0x1,
184};
185
186enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000187 MLX4_MAILBOX_SIZE = 4096,
188 MLX4_ACCESS_MEM_ALIGN = 256,
Roland Dreier225c7b12007-05-08 18:00:38 -0700189};
190
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700191enum {
Ido Shamaya130b592015-04-02 16:31:19 +0300192 /* Set port opcode modifiers */
193 MLX4_SET_PORT_IB_OPCODE = 0x0,
194 MLX4_SET_PORT_ETH_OPCODE = 0x1,
Ido Shamay51af33c2015-04-02 16:31:20 +0300195 MLX4_SET_PORT_BEACON_OPCODE = 0x4,
Ido Shamaya130b592015-04-02 16:31:19 +0300196};
197
198enum {
199 /* Set port Ethernet input modifiers */
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700200 MLX4_SET_PORT_GENERAL = 0x0,
201 MLX4_SET_PORT_RQP_CALC = 0x1,
202 MLX4_SET_PORT_MAC_TABLE = 0x2,
203 MLX4_SET_PORT_VLAN_TABLE = 0x3,
204 MLX4_SET_PORT_PRIO_MAP = 0x4,
Eli Cohen96dfa682010-10-20 21:57:02 -0700205 MLX4_SET_PORT_GID_TABLE = 0x5,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200206 MLX4_SET_PORT_PRIO2TC = 0x8,
207 MLX4_SET_PORT_SCHEDULER = 0x9,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200208 MLX4_SET_PORT_VXLAN = 0xB
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700209};
210
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000211enum {
Jack Morgenstein114840c2014-06-01 11:53:50 +0300212 MLX4_CMD_MAD_DEMUX_CONFIG = 0,
213 MLX4_CMD_MAD_DEMUX_QUERY_STATE = 1,
214 MLX4_CMD_MAD_DEMUX_QUERY_RESTR = 2, /* Query mad demux restrictions */
215};
216
217enum {
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000218 MLX4_CMD_WRAPPED,
219 MLX4_CMD_NATIVE
220};
221
Matan Barakd475c952014-11-02 16:26:17 +0200222/*
223 * MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP -
224 * Receive checksum value is reported in CQE also for non TCP/UDP packets.
225 *
226 * MLX4_RX_CSUM_MODE_L4 -
227 * L4_CSUM bit in CQE, which indicates whether or not L4 checksum
228 * was validated correctly, is supported.
229 *
230 * MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP -
231 * IP_OK CQE's field is supported also for non TCP/UDP IP packets.
232 *
233 * MLX4_RX_CSUM_MODE_MULTI_VLAN -
234 * Receive Checksum offload is supported for packets with more than 2 vlan headers.
235 */
236enum mlx4_rx_csum_mode {
237 MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP = 1UL << 0,
238 MLX4_RX_CSUM_MODE_L4 = 1UL << 1,
239 MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP = 1UL << 2,
240 MLX4_RX_CSUM_MODE_MULTI_VLAN = 1UL << 3
241};
242
243struct mlx4_config_dev_params {
244 u16 vxlan_udp_dport;
245 u8 rx_csum_flags_port_1;
246 u8 rx_csum_flags_port_2;
247};
248
Shani Michaelid237baa2015-03-05 20:16:12 +0200249enum mlx4_en_congestion_control_algorithm {
250 MLX4_CTRL_ALGO_802_1_QAU_REACTION_POINT = 0,
251};
252
253enum mlx4_en_congestion_control_opmod {
254 MLX4_CONGESTION_CONTROL_GET_PARAMS,
255 MLX4_CONGESTION_CONTROL_GET_STATISTICS,
256 MLX4_CONGESTION_CONTROL_SET_PARAMS = 4,
257};
258
Roland Dreier225c7b12007-05-08 18:00:38 -0700259struct mlx4_dev;
260
261struct mlx4_cmd_mailbox {
262 void *buf;
263 dma_addr_t dma;
264};
265
266int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
267 int out_is_imm, u32 in_modifier, u8 op_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000268 u16 op, unsigned long timeout, int native);
Roland Dreier225c7b12007-05-08 18:00:38 -0700269
270/* Invoke a command with no output parameter */
271static inline int mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u32 in_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000272 u8 op_modifier, u16 op, unsigned long timeout,
273 int native)
Roland Dreier225c7b12007-05-08 18:00:38 -0700274{
275 return __mlx4_cmd(dev, in_param, NULL, 0, in_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000276 op_modifier, op, timeout, native);
Roland Dreier225c7b12007-05-08 18:00:38 -0700277}
278
279/* Invoke a command with an output mailbox */
280static inline int mlx4_cmd_box(struct mlx4_dev *dev, u64 in_param, u64 out_param,
281 u32 in_modifier, u8 op_modifier, u16 op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000282 unsigned long timeout, int native)
Roland Dreier225c7b12007-05-08 18:00:38 -0700283{
284 return __mlx4_cmd(dev, in_param, &out_param, 0, in_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000285 op_modifier, op, timeout, native);
Roland Dreier225c7b12007-05-08 18:00:38 -0700286}
287
288/*
289 * Invoke a command with an immediate output parameter (and copy the
290 * output into the caller's out_param pointer after the command
291 * executes).
292 */
293static inline int mlx4_cmd_imm(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
294 u32 in_modifier, u8 op_modifier, u16 op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000295 unsigned long timeout, int native)
Roland Dreier225c7b12007-05-08 18:00:38 -0700296{
297 return __mlx4_cmd(dev, in_param, out_param, 1, in_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000298 op_modifier, op, timeout, native);
Roland Dreier225c7b12007-05-08 18:00:38 -0700299}
300
301struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev);
302void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox);
303
Eran Ben Elisha96169822015-06-15 17:59:05 +0300304int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
305 struct mlx4_counter *counter_stats, int reset);
Jack Morgenstein623ed842011-12-13 04:10:33 +0000306u32 mlx4_comm_get_version(void);
Rony Efraim8f7ba3c2013-04-25 05:22:27 +0000307int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac);
Rony Efraim3f7fb022013-04-25 05:22:28 +0000308int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos);
Ido Shamaycda373f2015-04-02 16:31:16 +0300309int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
310 int max_tx_rate);
Rony Efraime6b6a232013-04-25 05:22:29 +0000311int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting);
Rony Efraim2cccb9e2013-04-25 05:22:30 +0000312int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf);
Rony Efraim948e306d72013-06-13 13:19:11 +0300313int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state);
Matan Barakd475c952014-11-02 16:26:17 +0200314int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
315 struct mlx4_config_dev_params *params);
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200316void mlx4_cmd_wake_completions(struct mlx4_dev *dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +0200317void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200318/*
319 * mlx4_get_slave_default_vlan -
320 * return true if VST ( default vlan)
321 * if VST, will return vlan & qos (if not NULL)
322 */
323bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
324 u16 *vlan, u8 *qos);
Jack Morgenstein623ed842011-12-13 04:10:33 +0000325
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000326#define MLX4_COMM_GET_IF_REV(cmd_chan_ver) (u8)((cmd_chan_ver) >> 8)
Yishai Hadas55ad3592015-01-25 16:59:42 +0200327#define COMM_CHAN_EVENT_INTERNAL_ERR (1 << 17)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000328
Roland Dreier225c7b12007-05-08 18:00:38 -0700329#endif /* MLX4_CMD_H */