blob: a793c7d951ceeb23b5953910e5986c90c72605f2 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090023#include <linux/slab.h>
24#include <sound/core.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
28#include <sound/jack.h>
29#include <sound/initval.h>
30#include <sound/tlv.h>
31
32#include <linux/mfd/arizona/registers.h>
33
34#include "wm_adsp.h"
35
36#define adsp_crit(_dsp, fmt, ...) \
37 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
38#define adsp_err(_dsp, fmt, ...) \
39 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
40#define adsp_warn(_dsp, fmt, ...) \
41 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_info(_dsp, fmt, ...) \
43 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_dbg(_dsp, fmt, ...) \
45 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46
47#define ADSP1_CONTROL_1 0x00
48#define ADSP1_CONTROL_2 0x02
49#define ADSP1_CONTROL_3 0x03
50#define ADSP1_CONTROL_4 0x04
51#define ADSP1_CONTROL_5 0x06
52#define ADSP1_CONTROL_6 0x07
53#define ADSP1_CONTROL_7 0x08
54#define ADSP1_CONTROL_8 0x09
55#define ADSP1_CONTROL_9 0x0A
56#define ADSP1_CONTROL_10 0x0B
57#define ADSP1_CONTROL_11 0x0C
58#define ADSP1_CONTROL_12 0x0D
59#define ADSP1_CONTROL_13 0x0F
60#define ADSP1_CONTROL_14 0x10
61#define ADSP1_CONTROL_15 0x11
62#define ADSP1_CONTROL_16 0x12
63#define ADSP1_CONTROL_17 0x13
64#define ADSP1_CONTROL_18 0x14
65#define ADSP1_CONTROL_19 0x16
66#define ADSP1_CONTROL_20 0x17
67#define ADSP1_CONTROL_21 0x18
68#define ADSP1_CONTROL_22 0x1A
69#define ADSP1_CONTROL_23 0x1B
70#define ADSP1_CONTROL_24 0x1C
71#define ADSP1_CONTROL_25 0x1E
72#define ADSP1_CONTROL_26 0x20
73#define ADSP1_CONTROL_27 0x21
74#define ADSP1_CONTROL_28 0x22
75#define ADSP1_CONTROL_29 0x23
76#define ADSP1_CONTROL_30 0x24
77#define ADSP1_CONTROL_31 0x26
78
79/*
80 * ADSP1 Control 19
81 */
82#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
83#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
84#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85
86
87/*
88 * ADSP1 Control 30
89 */
90#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
91#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
92#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
95#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
96#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
98#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
99#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
100#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
102#define ADSP1_START 0x0001 /* DSP1_START */
103#define ADSP1_START_MASK 0x0001 /* DSP1_START */
104#define ADSP1_START_SHIFT 0 /* DSP1_START */
105#define ADSP1_START_WIDTH 1 /* DSP1_START */
106
Chris Rattray94e205b2013-01-18 08:43:09 +0000107/*
108 * ADSP1 Control 31
109 */
110#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
111#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
112#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
113
Mark Brown2d30b572013-01-28 20:18:17 +0800114#define ADSP2_CONTROL 0x0
115#define ADSP2_CLOCKING 0x1
116#define ADSP2_STATUS1 0x4
117#define ADSP2_WDMA_CONFIG_1 0x30
118#define ADSP2_WDMA_CONFIG_2 0x31
119#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900120
121/*
122 * ADSP2 Control
123 */
124
125#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
126#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
127#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
128#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
129#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
130#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
131#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
132#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
133#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
134#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
135#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
136#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
137#define ADSP2_START 0x0001 /* DSP1_START */
138#define ADSP2_START_MASK 0x0001 /* DSP1_START */
139#define ADSP2_START_SHIFT 0 /* DSP1_START */
140#define ADSP2_START_WIDTH 1 /* DSP1_START */
141
142/*
Mark Brown973838a2012-11-28 17:20:32 +0000143 * ADSP2 clocking
144 */
145#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
146#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
147#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
148
149/*
Mark Brown2159ad932012-10-11 11:54:02 +0900150 * ADSP2 Status 1
151 */
152#define ADSP2_RAM_RDY 0x0001
153#define ADSP2_RAM_RDY_MASK 0x0001
154#define ADSP2_RAM_RDY_SHIFT 0
155#define ADSP2_RAM_RDY_WIDTH 1
156
Mark Browncf17c832013-01-30 14:37:23 +0800157struct wm_adsp_buf {
158 struct list_head list;
159 void *buf;
160};
161
162static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
163 struct list_head *list)
164{
165 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
166
167 if (buf == NULL)
168 return NULL;
169
170 buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
171 if (!buf->buf) {
172 kfree(buf);
173 return NULL;
174 }
175
176 if (list)
177 list_add_tail(&buf->list, list);
178
179 return buf;
180}
181
182static void wm_adsp_buf_free(struct list_head *list)
183{
184 while (!list_empty(list)) {
185 struct wm_adsp_buf *buf = list_first_entry(list,
186 struct wm_adsp_buf,
187 list);
188 list_del(&buf->list);
189 kfree(buf->buf);
190 kfree(buf);
191 }
192}
193
Mark Brown36e8fe92013-01-25 17:47:48 +0800194#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000195
Mark Browndd84f922013-03-08 15:25:58 +0800196#define WM_ADSP_FW_MBC_VSS 0
197#define WM_ADSP_FW_TX 1
198#define WM_ADSP_FW_TX_SPK 2
199#define WM_ADSP_FW_RX_ANC 3
200
Mark Brown1023dbd2013-01-11 22:58:28 +0000201static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800202 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
203 [WM_ADSP_FW_TX] = "Tx",
204 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
205 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000206};
207
208static struct {
209 const char *file;
210} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800211 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
212 [WM_ADSP_FW_TX] = { .file = "tx" },
213 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
214 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000215};
216
217static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
218 struct snd_ctl_elem_value *ucontrol)
219{
220 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
221 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
222 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
223
224 ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
225
226 return 0;
227}
228
229static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
230 struct snd_ctl_elem_value *ucontrol)
231{
232 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
233 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
234 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
235
236 if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
237 return 0;
238
239 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
240 return -EINVAL;
241
242 if (adsp[e->shift_l].running)
243 return -EBUSY;
244
Mark Brown31522762013-01-30 20:11:01 +0800245 adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000246
247 return 0;
248}
249
250static const struct soc_enum wm_adsp_fw_enum[] = {
251 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
252 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
253 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
254 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
255};
256
257const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
258 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
259 wm_adsp_fw_get, wm_adsp_fw_put),
260 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
261 wm_adsp_fw_get, wm_adsp_fw_put),
262 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
263 wm_adsp_fw_get, wm_adsp_fw_put),
264 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
265 wm_adsp_fw_get, wm_adsp_fw_put),
266};
267EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad932012-10-11 11:54:02 +0900268
269static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
270 int type)
271{
272 int i;
273
274 for (i = 0; i < dsp->num_mems; i++)
275 if (dsp->mem[i].type == type)
276 return &dsp->mem[i];
277
278 return NULL;
279}
280
Mark Brown45b9ee72013-01-08 16:02:06 +0000281static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
282 unsigned int offset)
283{
284 switch (region->type) {
285 case WMFW_ADSP1_PM:
286 return region->base + (offset * 3);
287 case WMFW_ADSP1_DM:
288 return region->base + (offset * 2);
289 case WMFW_ADSP2_XM:
290 return region->base + (offset * 2);
291 case WMFW_ADSP2_YM:
292 return region->base + (offset * 2);
293 case WMFW_ADSP1_ZM:
294 return region->base + (offset * 2);
295 default:
296 WARN_ON(NULL != "Unknown memory region type");
297 return offset;
298 }
299}
300
Mark Brown2159ad932012-10-11 11:54:02 +0900301static int wm_adsp_load(struct wm_adsp *dsp)
302{
Mark Browncf17c832013-01-30 14:37:23 +0800303 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +0900304 const struct firmware *firmware;
305 struct regmap *regmap = dsp->regmap;
306 unsigned int pos = 0;
307 const struct wmfw_header *header;
308 const struct wmfw_adsp1_sizes *adsp1_sizes;
309 const struct wmfw_adsp2_sizes *adsp2_sizes;
310 const struct wmfw_footer *footer;
311 const struct wmfw_region *region;
312 const struct wm_adsp_region *mem;
313 const char *region_name;
314 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800315 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +0900316 unsigned int reg;
317 int regions = 0;
318 int ret, offset, type, sizes;
319
320 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
321 if (file == NULL)
322 return -ENOMEM;
323
Mark Brown1023dbd2013-01-11 22:58:28 +0000324 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
325 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +0900326 file[PAGE_SIZE - 1] = '\0';
327
328 ret = request_firmware(&firmware, file, dsp->dev);
329 if (ret != 0) {
330 adsp_err(dsp, "Failed to request '%s'\n", file);
331 goto out;
332 }
333 ret = -EINVAL;
334
335 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
336 if (pos >= firmware->size) {
337 adsp_err(dsp, "%s: file too short, %zu bytes\n",
338 file, firmware->size);
339 goto out_fw;
340 }
341
342 header = (void*)&firmware->data[0];
343
344 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
345 adsp_err(dsp, "%s: invalid magic\n", file);
346 goto out_fw;
347 }
348
349 if (header->ver != 0) {
350 adsp_err(dsp, "%s: unknown file format %d\n",
351 file, header->ver);
352 goto out_fw;
353 }
354
355 if (header->core != dsp->type) {
356 adsp_err(dsp, "%s: invalid core %d != %d\n",
357 file, header->core, dsp->type);
358 goto out_fw;
359 }
360
361 switch (dsp->type) {
362 case WMFW_ADSP1:
363 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
364 adsp1_sizes = (void *)&(header[1]);
365 footer = (void *)&(adsp1_sizes[1]);
366 sizes = sizeof(*adsp1_sizes);
367
368 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
369 file, le32_to_cpu(adsp1_sizes->dm),
370 le32_to_cpu(adsp1_sizes->pm),
371 le32_to_cpu(adsp1_sizes->zm));
372 break;
373
374 case WMFW_ADSP2:
375 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
376 adsp2_sizes = (void *)&(header[1]);
377 footer = (void *)&(adsp2_sizes[1]);
378 sizes = sizeof(*adsp2_sizes);
379
380 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
381 file, le32_to_cpu(adsp2_sizes->xm),
382 le32_to_cpu(adsp2_sizes->ym),
383 le32_to_cpu(adsp2_sizes->pm),
384 le32_to_cpu(adsp2_sizes->zm));
385 break;
386
387 default:
388 BUG_ON(NULL == "Unknown DSP type");
389 goto out_fw;
390 }
391
392 if (le32_to_cpu(header->len) != sizeof(*header) +
393 sizes + sizeof(*footer)) {
394 adsp_err(dsp, "%s: unexpected header length %d\n",
395 file, le32_to_cpu(header->len));
396 goto out_fw;
397 }
398
399 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
400 le64_to_cpu(footer->timestamp));
401
402 while (pos < firmware->size &&
403 pos - firmware->size > sizeof(*region)) {
404 region = (void *)&(firmware->data[pos]);
405 region_name = "Unknown";
406 reg = 0;
407 text = NULL;
408 offset = le32_to_cpu(region->offset) & 0xffffff;
409 type = be32_to_cpu(region->type) & 0xff;
410 mem = wm_adsp_find_region(dsp, type);
411
412 switch (type) {
413 case WMFW_NAME_TEXT:
414 region_name = "Firmware name";
415 text = kzalloc(le32_to_cpu(region->len) + 1,
416 GFP_KERNEL);
417 break;
418 case WMFW_INFO_TEXT:
419 region_name = "Information";
420 text = kzalloc(le32_to_cpu(region->len) + 1,
421 GFP_KERNEL);
422 break;
423 case WMFW_ABSOLUTE:
424 region_name = "Absolute";
425 reg = offset;
426 break;
427 case WMFW_ADSP1_PM:
428 BUG_ON(!mem);
429 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000430 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900431 break;
432 case WMFW_ADSP1_DM:
433 BUG_ON(!mem);
434 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000435 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900436 break;
437 case WMFW_ADSP2_XM:
438 BUG_ON(!mem);
439 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000440 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900441 break;
442 case WMFW_ADSP2_YM:
443 BUG_ON(!mem);
444 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000445 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900446 break;
447 case WMFW_ADSP1_ZM:
448 BUG_ON(!mem);
449 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000450 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900451 break;
452 default:
453 adsp_warn(dsp,
454 "%s.%d: Unknown region type %x at %d(%x)\n",
455 file, regions, type, pos, pos);
456 break;
457 }
458
459 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
460 regions, le32_to_cpu(region->len), offset,
461 region_name);
462
463 if (text) {
464 memcpy(text, region->data, le32_to_cpu(region->len));
465 adsp_info(dsp, "%s: %s\n", file, text);
466 kfree(text);
467 }
468
469 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +0800470 buf = wm_adsp_buf_alloc(region->data,
471 le32_to_cpu(region->len),
472 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +0000473 if (!buf) {
474 adsp_err(dsp, "Out of memory\n");
475 return -ENOMEM;
476 }
477
Mark Browncf17c832013-01-30 14:37:23 +0800478 ret = regmap_raw_write_async(regmap, reg, buf->buf,
479 le32_to_cpu(region->len));
Mark Brown2159ad932012-10-11 11:54:02 +0900480 if (ret != 0) {
481 adsp_err(dsp,
482 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
483 file, regions,
484 le32_to_cpu(region->len), offset,
485 region_name, ret);
486 goto out_fw;
487 }
488 }
489
490 pos += le32_to_cpu(region->len) + sizeof(*region);
491 regions++;
492 }
Mark Browncf17c832013-01-30 14:37:23 +0800493
494 ret = regmap_async_complete(regmap);
495 if (ret != 0) {
496 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
497 goto out_fw;
498 }
499
Mark Brown2159ad932012-10-11 11:54:02 +0900500 if (pos > firmware->size)
501 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
502 file, regions, pos - firmware->size);
503
504out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800505 regmap_async_complete(regmap);
506 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +0900507 release_firmware(firmware);
508out:
509 kfree(file);
510
511 return ret;
512}
513
Mark Browndb405172012-10-26 19:30:40 +0100514static int wm_adsp_setup_algs(struct wm_adsp *dsp)
515{
516 struct regmap *regmap = dsp->regmap;
517 struct wmfw_adsp1_id_hdr adsp1_id;
518 struct wmfw_adsp2_id_hdr adsp2_id;
519 struct wmfw_adsp1_alg_hdr *adsp1_alg;
520 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000521 void *alg, *buf;
Mark Brown471f4882013-01-08 16:09:31 +0000522 struct wm_adsp_alg_region *region;
Mark Browndb405172012-10-26 19:30:40 +0100523 const struct wm_adsp_region *mem;
524 unsigned int pos, term;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000525 size_t algs, buf_size;
Mark Browndb405172012-10-26 19:30:40 +0100526 __be32 val;
527 int i, ret;
528
529 switch (dsp->type) {
530 case WMFW_ADSP1:
531 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
532 break;
533 case WMFW_ADSP2:
534 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
535 break;
536 default:
537 mem = NULL;
538 break;
539 }
540
541 if (mem == NULL) {
542 BUG_ON(mem != NULL);
543 return -EINVAL;
544 }
545
546 switch (dsp->type) {
547 case WMFW_ADSP1:
548 ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
549 sizeof(adsp1_id));
550 if (ret != 0) {
551 adsp_err(dsp, "Failed to read algorithm info: %d\n",
552 ret);
553 return ret;
554 }
555
Mark Brownd62f4bc2012-12-19 14:00:30 +0000556 buf = &adsp1_id;
557 buf_size = sizeof(adsp1_id);
558
Mark Browndb405172012-10-26 19:30:40 +0100559 algs = be32_to_cpu(adsp1_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800560 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100561 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800562 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100563 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
564 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
565 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
566 algs);
567
Mark Brownac500092013-04-09 17:08:24 +0100568 region = kzalloc(sizeof(*region), GFP_KERNEL);
569 if (!region)
570 return -ENOMEM;
571 region->type = WMFW_ADSP1_ZM;
572 region->alg = be32_to_cpu(adsp1_id.fw.id);
573 region->base = be32_to_cpu(adsp1_id.zm);
574 list_add_tail(&region->list, &dsp->alg_regions);
575
576 region = kzalloc(sizeof(*region), GFP_KERNEL);
577 if (!region)
578 return -ENOMEM;
579 region->type = WMFW_ADSP1_DM;
580 region->alg = be32_to_cpu(adsp1_id.fw.id);
581 region->base = be32_to_cpu(adsp1_id.dm);
582 list_add_tail(&region->list, &dsp->alg_regions);
583
Mark Browndb405172012-10-26 19:30:40 +0100584 pos = sizeof(adsp1_id) / 2;
585 term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
586 break;
587
588 case WMFW_ADSP2:
589 ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
590 sizeof(adsp2_id));
591 if (ret != 0) {
592 adsp_err(dsp, "Failed to read algorithm info: %d\n",
593 ret);
594 return ret;
595 }
596
Mark Brownd62f4bc2012-12-19 14:00:30 +0000597 buf = &adsp2_id;
598 buf_size = sizeof(adsp2_id);
599
Mark Browndb405172012-10-26 19:30:40 +0100600 algs = be32_to_cpu(adsp2_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800601 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100602 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800603 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100604 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
605 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
606 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
607 algs);
608
Mark Brownac500092013-04-09 17:08:24 +0100609 region = kzalloc(sizeof(*region), GFP_KERNEL);
610 if (!region)
611 return -ENOMEM;
612 region->type = WMFW_ADSP2_XM;
613 region->alg = be32_to_cpu(adsp2_id.fw.id);
614 region->base = be32_to_cpu(adsp2_id.xm);
615 list_add_tail(&region->list, &dsp->alg_regions);
616
617 region = kzalloc(sizeof(*region), GFP_KERNEL);
618 if (!region)
619 return -ENOMEM;
620 region->type = WMFW_ADSP2_YM;
621 region->alg = be32_to_cpu(adsp2_id.fw.id);
622 region->base = be32_to_cpu(adsp2_id.ym);
623 list_add_tail(&region->list, &dsp->alg_regions);
624
625 region = kzalloc(sizeof(*region), GFP_KERNEL);
626 if (!region)
627 return -ENOMEM;
628 region->type = WMFW_ADSP2_ZM;
629 region->alg = be32_to_cpu(adsp2_id.fw.id);
630 region->base = be32_to_cpu(adsp2_id.zm);
631 list_add_tail(&region->list, &dsp->alg_regions);
632
Mark Browndb405172012-10-26 19:30:40 +0100633 pos = sizeof(adsp2_id) / 2;
634 term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
635 break;
636
637 default:
638 BUG_ON(NULL == "Unknown DSP type");
639 return -EINVAL;
640 }
641
642 if (algs == 0) {
643 adsp_err(dsp, "No algorithms\n");
644 return -EINVAL;
645 }
646
Mark Brownd62f4bc2012-12-19 14:00:30 +0000647 if (algs > 1024) {
648 adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
649 print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
650 buf, buf_size);
651 return -EINVAL;
652 }
653
Mark Browndb405172012-10-26 19:30:40 +0100654 /* Read the terminator first to validate the length */
655 ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
656 if (ret != 0) {
657 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
658 ret);
659 return ret;
660 }
661
662 if (be32_to_cpu(val) != 0xbedead)
663 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
664 term, be32_to_cpu(val));
665
Mark Brownf2a93e22013-01-20 22:17:30 +0900666 alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +0100667 if (!alg)
668 return -ENOMEM;
669
670 ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
671 if (ret != 0) {
672 adsp_err(dsp, "Failed to read algorithm list: %d\n",
673 ret);
674 goto out;
675 }
676
677 adsp1_alg = alg;
678 adsp2_alg = alg;
679
680 for (i = 0; i < algs; i++) {
681 switch (dsp->type) {
682 case WMFW_ADSP1:
Mark Brown471f4882013-01-08 16:09:31 +0000683 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +0100684 i, be32_to_cpu(adsp1_alg[i].alg.id),
685 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
686 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +0000687 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
688 be32_to_cpu(adsp1_alg[i].dm),
689 be32_to_cpu(adsp1_alg[i].zm));
690
Mark Brown74808002013-01-26 00:29:51 +0800691 region = kzalloc(sizeof(*region), GFP_KERNEL);
692 if (!region)
693 return -ENOMEM;
694 region->type = WMFW_ADSP1_DM;
695 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
696 region->base = be32_to_cpu(adsp1_alg[i].dm);
697 list_add_tail(&region->list, &dsp->alg_regions);
Mark Brown471f4882013-01-08 16:09:31 +0000698
Mark Brown74808002013-01-26 00:29:51 +0800699 region = kzalloc(sizeof(*region), GFP_KERNEL);
700 if (!region)
701 return -ENOMEM;
702 region->type = WMFW_ADSP1_ZM;
703 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
704 region->base = be32_to_cpu(adsp1_alg[i].zm);
705 list_add_tail(&region->list, &dsp->alg_regions);
Mark Browndb405172012-10-26 19:30:40 +0100706 break;
707
708 case WMFW_ADSP2:
Mark Brown471f4882013-01-08 16:09:31 +0000709 adsp_info(dsp,
710 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +0100711 i, be32_to_cpu(adsp2_alg[i].alg.id),
712 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
713 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +0000714 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
715 be32_to_cpu(adsp2_alg[i].xm),
716 be32_to_cpu(adsp2_alg[i].ym),
717 be32_to_cpu(adsp2_alg[i].zm));
718
Mark Brown74808002013-01-26 00:29:51 +0800719 region = kzalloc(sizeof(*region), GFP_KERNEL);
720 if (!region)
721 return -ENOMEM;
722 region->type = WMFW_ADSP2_XM;
723 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
724 region->base = be32_to_cpu(adsp2_alg[i].xm);
725 list_add_tail(&region->list, &dsp->alg_regions);
Mark Brown471f4882013-01-08 16:09:31 +0000726
Mark Brown74808002013-01-26 00:29:51 +0800727 region = kzalloc(sizeof(*region), GFP_KERNEL);
728 if (!region)
729 return -ENOMEM;
730 region->type = WMFW_ADSP2_YM;
731 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
732 region->base = be32_to_cpu(adsp2_alg[i].ym);
733 list_add_tail(&region->list, &dsp->alg_regions);
Mark Brown471f4882013-01-08 16:09:31 +0000734
Mark Brown74808002013-01-26 00:29:51 +0800735 region = kzalloc(sizeof(*region), GFP_KERNEL);
736 if (!region)
737 return -ENOMEM;
738 region->type = WMFW_ADSP2_ZM;
739 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
740 region->base = be32_to_cpu(adsp2_alg[i].zm);
741 list_add_tail(&region->list, &dsp->alg_regions);
Mark Browndb405172012-10-26 19:30:40 +0100742 break;
743 }
744 }
745
746out:
747 kfree(alg);
748 return ret;
749}
750
Mark Brown2159ad932012-10-11 11:54:02 +0900751static int wm_adsp_load_coeff(struct wm_adsp *dsp)
752{
Mark Browncf17c832013-01-30 14:37:23 +0800753 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +0900754 struct regmap *regmap = dsp->regmap;
755 struct wmfw_coeff_hdr *hdr;
756 struct wmfw_coeff_item *blk;
757 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +0000758 const struct wm_adsp_region *mem;
759 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +0900760 const char *region_name;
761 int ret, pos, blocks, type, offset, reg;
762 char *file;
Mark Browncf17c832013-01-30 14:37:23 +0800763 struct wm_adsp_buf *buf;
Chris Rattraybdaacea32013-02-08 14:32:15 +0000764 int tmp;
Mark Brown2159ad932012-10-11 11:54:02 +0900765
766 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
767 if (file == NULL)
768 return -ENOMEM;
769
Mark Brown1023dbd2013-01-11 22:58:28 +0000770 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
771 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +0900772 file[PAGE_SIZE - 1] = '\0';
773
774 ret = request_firmware(&firmware, file, dsp->dev);
775 if (ret != 0) {
776 adsp_warn(dsp, "Failed to request '%s'\n", file);
777 ret = 0;
778 goto out;
779 }
780 ret = -EINVAL;
781
782 if (sizeof(*hdr) >= firmware->size) {
783 adsp_err(dsp, "%s: file too short, %zu bytes\n",
784 file, firmware->size);
785 goto out_fw;
786 }
787
788 hdr = (void*)&firmware->data[0];
789 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
790 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +0000791 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +0900792 }
793
Mark Brownc7123262013-01-16 16:59:04 +0900794 switch (be32_to_cpu(hdr->rev) & 0xff) {
795 case 1:
796 break;
797 default:
798 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
799 file, be32_to_cpu(hdr->rev) & 0xff);
800 ret = -EINVAL;
801 goto out_fw;
802 }
803
Mark Brown2159ad932012-10-11 11:54:02 +0900804 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
805 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
806 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
807 le32_to_cpu(hdr->ver) & 0xff);
808
809 pos = le32_to_cpu(hdr->len);
810
811 blocks = 0;
812 while (pos < firmware->size &&
813 pos - firmware->size > sizeof(*blk)) {
814 blk = (void*)(&firmware->data[pos]);
815
Mark Brownc7123262013-01-16 16:59:04 +0900816 type = le16_to_cpu(blk->type);
817 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +0900818
819 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
820 file, blocks, le32_to_cpu(blk->id),
821 (le32_to_cpu(blk->ver) >> 16) & 0xff,
822 (le32_to_cpu(blk->ver) >> 8) & 0xff,
823 le32_to_cpu(blk->ver) & 0xff);
824 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
825 file, blocks, le32_to_cpu(blk->len), offset, type);
826
827 reg = 0;
828 region_name = "Unknown";
829 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +0900830 case (WMFW_NAME_TEXT << 8):
831 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +0900832 break;
Mark Brownc7123262013-01-16 16:59:04 +0900833 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +0800834 /*
835 * Old files may use this for global
836 * coefficients.
837 */
838 if (le32_to_cpu(blk->id) == dsp->fw_id &&
839 offset == 0) {
840 region_name = "global coefficients";
841 mem = wm_adsp_find_region(dsp, type);
842 if (!mem) {
843 adsp_err(dsp, "No ZM\n");
844 break;
845 }
846 reg = wm_adsp_region_to_reg(mem, 0);
847
848 } else {
849 region_name = "register";
850 reg = offset;
851 }
Mark Brown2159ad932012-10-11 11:54:02 +0900852 break;
Mark Brown471f4882013-01-08 16:09:31 +0000853
854 case WMFW_ADSP1_DM:
855 case WMFW_ADSP1_ZM:
856 case WMFW_ADSP2_XM:
857 case WMFW_ADSP2_YM:
858 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
859 file, blocks, le32_to_cpu(blk->len),
860 type, le32_to_cpu(blk->id));
861
862 mem = wm_adsp_find_region(dsp, type);
863 if (!mem) {
864 adsp_err(dsp, "No base for region %x\n", type);
865 break;
866 }
867
868 reg = 0;
869 list_for_each_entry(alg_region,
870 &dsp->alg_regions, list) {
871 if (le32_to_cpu(blk->id) == alg_region->alg &&
872 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +0800873 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +0000874 reg = wm_adsp_region_to_reg(mem,
875 reg);
Mark Brown338c5182013-01-24 00:35:48 +0800876 reg += offset;
Mark Brown471f4882013-01-08 16:09:31 +0000877 }
878 }
879
880 if (reg == 0)
881 adsp_err(dsp, "No %x for algorithm %x\n",
882 type, le32_to_cpu(blk->id));
883 break;
884
Mark Brown2159ad932012-10-11 11:54:02 +0900885 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +0900886 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
887 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +0900888 break;
889 }
890
891 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +0800892 buf = wm_adsp_buf_alloc(blk->data,
893 le32_to_cpu(blk->len),
894 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +0000895 if (!buf) {
896 adsp_err(dsp, "Out of memory\n");
897 return -ENOMEM;
898 }
899
Mark Brown20da6d52013-01-12 19:58:17 +0000900 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
901 file, blocks, le32_to_cpu(blk->len),
902 reg);
Mark Browncf17c832013-01-30 14:37:23 +0800903 ret = regmap_raw_write_async(regmap, reg, buf->buf,
904 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +0900905 if (ret != 0) {
906 adsp_err(dsp,
907 "%s.%d: Failed to write to %x in %s\n",
908 file, blocks, reg, region_name);
909 }
910 }
911
Chris Rattraybdaacea32013-02-08 14:32:15 +0000912 tmp = le32_to_cpu(blk->len) % 4;
913 if (tmp)
914 pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
915 else
916 pos += le32_to_cpu(blk->len) + sizeof(*blk);
917
Mark Brown2159ad932012-10-11 11:54:02 +0900918 blocks++;
919 }
920
Mark Browncf17c832013-01-30 14:37:23 +0800921 ret = regmap_async_complete(regmap);
922 if (ret != 0)
923 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
924
Mark Brown2159ad932012-10-11 11:54:02 +0900925 if (pos > firmware->size)
926 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
927 file, blocks, pos - firmware->size);
928
929out_fw:
930 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +0800931 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +0900932out:
933 kfree(file);
934 return 0;
935}
936
Mark Brown5e7a7a22013-01-16 10:03:56 +0900937int wm_adsp1_init(struct wm_adsp *adsp)
938{
939 INIT_LIST_HEAD(&adsp->alg_regions);
940
941 return 0;
942}
943EXPORT_SYMBOL_GPL(wm_adsp1_init);
944
Mark Brown2159ad932012-10-11 11:54:02 +0900945int wm_adsp1_event(struct snd_soc_dapm_widget *w,
946 struct snd_kcontrol *kcontrol,
947 int event)
948{
949 struct snd_soc_codec *codec = w->codec;
950 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
951 struct wm_adsp *dsp = &dsps[w->shift];
952 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +0000953 int val;
Mark Brown2159ad932012-10-11 11:54:02 +0900954
955 switch (event) {
956 case SND_SOC_DAPM_POST_PMU:
957 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
958 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
959
Chris Rattray94e205b2013-01-18 08:43:09 +0000960 /*
961 * For simplicity set the DSP clock rate to be the
962 * SYSCLK rate rather than making it configurable.
963 */
964 if(dsp->sysclk_reg) {
965 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
966 if (ret != 0) {
967 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
968 ret);
969 return ret;
970 }
971
972 val = (val & dsp->sysclk_mask)
973 >> dsp->sysclk_shift;
974
975 ret = regmap_update_bits(dsp->regmap,
976 dsp->base + ADSP1_CONTROL_31,
977 ADSP1_CLK_SEL_MASK, val);
978 if (ret != 0) {
979 adsp_err(dsp, "Failed to set clock rate: %d\n",
980 ret);
981 return ret;
982 }
983 }
984
Mark Brown2159ad932012-10-11 11:54:02 +0900985 ret = wm_adsp_load(dsp);
986 if (ret != 0)
987 goto err;
988
Mark Browndb405172012-10-26 19:30:40 +0100989 ret = wm_adsp_setup_algs(dsp);
990 if (ret != 0)
991 goto err;
992
Mark Brown2159ad932012-10-11 11:54:02 +0900993 ret = wm_adsp_load_coeff(dsp);
994 if (ret != 0)
995 goto err;
996
997 /* Start the core running */
998 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
999 ADSP1_CORE_ENA | ADSP1_START,
1000 ADSP1_CORE_ENA | ADSP1_START);
1001 break;
1002
1003 case SND_SOC_DAPM_PRE_PMD:
1004 /* Halt the core */
1005 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1006 ADSP1_CORE_ENA | ADSP1_START, 0);
1007
1008 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1009 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1010
1011 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1012 ADSP1_SYS_ENA, 0);
1013 break;
1014
1015 default:
1016 break;
1017 }
1018
1019 return 0;
1020
1021err:
1022 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1023 ADSP1_SYS_ENA, 0);
1024 return ret;
1025}
1026EXPORT_SYMBOL_GPL(wm_adsp1_event);
1027
1028static int wm_adsp2_ena(struct wm_adsp *dsp)
1029{
1030 unsigned int val;
1031 int ret, count;
1032
1033 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1034 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
1035 if (ret != 0)
1036 return ret;
1037
1038 /* Wait for the RAM to start, should be near instantaneous */
1039 count = 0;
1040 do {
1041 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1042 &val);
1043 if (ret != 0)
1044 return ret;
1045 } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
1046
1047 if (!(val & ADSP2_RAM_RDY)) {
1048 adsp_err(dsp, "Failed to start DSP RAM\n");
1049 return -EBUSY;
1050 }
1051
1052 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
1053 adsp_info(dsp, "RAM ready after %d polls\n", count);
1054
1055 return 0;
1056}
1057
1058int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1059 struct snd_kcontrol *kcontrol, int event)
1060{
1061 struct snd_soc_codec *codec = w->codec;
1062 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1063 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001064 struct wm_adsp_alg_region *alg_region;
Mark Brown973838a2012-11-28 17:20:32 +00001065 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09001066 int ret;
1067
1068 switch (event) {
1069 case SND_SOC_DAPM_POST_PMU:
Mark Browndd49e2c2012-12-02 21:50:46 +09001070 /*
1071 * For simplicity set the DSP clock rate to be the
1072 * SYSCLK rate rather than making it configurable.
1073 */
1074 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1075 if (ret != 0) {
1076 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1077 ret);
1078 return ret;
1079 }
1080 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1081 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1082
1083 ret = regmap_update_bits(dsp->regmap,
1084 dsp->base + ADSP2_CLOCKING,
1085 ADSP2_CLK_SEL_MASK, val);
1086 if (ret != 0) {
1087 adsp_err(dsp, "Failed to set clock rate: %d\n",
1088 ret);
1089 return ret;
1090 }
1091
Mark Brown973838a2012-11-28 17:20:32 +00001092 if (dsp->dvfs) {
1093 ret = regmap_read(dsp->regmap,
1094 dsp->base + ADSP2_CLOCKING, &val);
1095 if (ret != 0) {
1096 dev_err(dsp->dev,
1097 "Failed to read clocking: %d\n", ret);
1098 return ret;
1099 }
1100
Mark Brown25c6fdb2012-11-29 15:16:10 +00001101 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
Mark Brown973838a2012-11-28 17:20:32 +00001102 ret = regulator_enable(dsp->dvfs);
1103 if (ret != 0) {
1104 dev_err(dsp->dev,
1105 "Failed to enable supply: %d\n",
1106 ret);
1107 return ret;
1108 }
1109
1110 ret = regulator_set_voltage(dsp->dvfs,
1111 1800000,
1112 1800000);
1113 if (ret != 0) {
1114 dev_err(dsp->dev,
1115 "Failed to raise supply: %d\n",
1116 ret);
1117 return ret;
1118 }
1119 }
1120 }
1121
Mark Brown2159ad932012-10-11 11:54:02 +09001122 ret = wm_adsp2_ena(dsp);
1123 if (ret != 0)
1124 return ret;
1125
1126 ret = wm_adsp_load(dsp);
1127 if (ret != 0)
1128 goto err;
1129
Mark Browndb405172012-10-26 19:30:40 +01001130 ret = wm_adsp_setup_algs(dsp);
1131 if (ret != 0)
1132 goto err;
1133
Mark Brown2159ad932012-10-11 11:54:02 +09001134 ret = wm_adsp_load_coeff(dsp);
1135 if (ret != 0)
1136 goto err;
1137
1138 ret = regmap_update_bits(dsp->regmap,
1139 dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001140 ADSP2_CORE_ENA | ADSP2_START,
1141 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09001142 if (ret != 0)
1143 goto err;
Mark Brown1023dbd2013-01-11 22:58:28 +00001144
1145 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09001146 break;
1147
1148 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001149 dsp->running = false;
1150
Mark Brown2159ad932012-10-11 11:54:02 +09001151 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001152 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1153 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001154
Mark Brown2d30b572013-01-28 20:18:17 +08001155 /* Make sure DMAs are quiesced */
1156 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1157 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1158 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1159
Mark Brown973838a2012-11-28 17:20:32 +00001160 if (dsp->dvfs) {
1161 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1162 1800000);
1163 if (ret != 0)
1164 dev_warn(dsp->dev,
1165 "Failed to lower supply: %d\n",
1166 ret);
1167
1168 ret = regulator_disable(dsp->dvfs);
1169 if (ret != 0)
1170 dev_err(dsp->dev,
1171 "Failed to enable supply: %d\n",
1172 ret);
1173 }
Mark Brown471f4882013-01-08 16:09:31 +00001174
1175 while (!list_empty(&dsp->alg_regions)) {
1176 alg_region = list_first_entry(&dsp->alg_regions,
1177 struct wm_adsp_alg_region,
1178 list);
1179 list_del(&alg_region->list);
1180 kfree(alg_region);
1181 }
Mark Brown2159ad932012-10-11 11:54:02 +09001182 break;
1183
1184 default:
1185 break;
1186 }
1187
1188 return 0;
1189err:
1190 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001191 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad932012-10-11 11:54:02 +09001192 return ret;
1193}
1194EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001195
1196int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
1197{
1198 int ret;
1199
Mark Brown10a2b662012-12-02 21:37:00 +09001200 /*
1201 * Disable the DSP memory by default when in reset for a small
1202 * power saving.
1203 */
1204 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
1205 ADSP2_MEM_ENA, 0);
1206 if (ret != 0) {
1207 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
1208 return ret;
1209 }
1210
Mark Brown471f4882013-01-08 16:09:31 +00001211 INIT_LIST_HEAD(&adsp->alg_regions);
1212
Mark Brown973838a2012-11-28 17:20:32 +00001213 if (dvfs) {
1214 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
1215 if (IS_ERR(adsp->dvfs)) {
1216 ret = PTR_ERR(adsp->dvfs);
1217 dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
1218 return ret;
1219 }
1220
1221 ret = regulator_enable(adsp->dvfs);
1222 if (ret != 0) {
1223 dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
1224 ret);
1225 return ret;
1226 }
1227
1228 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
1229 if (ret != 0) {
1230 dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
1231 ret);
1232 return ret;
1233 }
1234
1235 ret = regulator_disable(adsp->dvfs);
1236 if (ret != 0) {
1237 dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
1238 ret);
1239 return ret;
1240 }
1241 }
1242
1243 return 0;
1244}
1245EXPORT_SYMBOL_GPL(wm_adsp2_init);