blob: 31d13ca1a39e906c2c8e8579336e8f191786b9d7 [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
10#include <linux/init.h>
11#include <linux/signal.h>
12#include <linux/slab.h>
13#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000014#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/mii.h>
17#include <linux/ethtool.h>
18#include <linux/usb.h>
19#include <linux/crc32.h>
20#include <linux/if_vlan.h>
21#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080022#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080023#include <linux/ip.h>
24#include <linux/ipv6.h>
hayeswangac718b62013-05-02 16:01:25 +000025
26/* Version Information */
hayeswangc7de7de2014-01-15 10:42:16 +080027#define DRIVER_VERSION "v1.04.0 (2014/01/15)"
hayeswangac718b62013-05-02 16:01:25 +000028#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080029#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000030#define MODULENAME "r8152"
31
32#define R8152_PHY_ID 32
33
34#define PLA_IDR 0xc000
35#define PLA_RCR 0xc010
36#define PLA_RMS 0xc016
37#define PLA_RXFIFO_CTRL0 0xc0a0
38#define PLA_RXFIFO_CTRL1 0xc0a4
39#define PLA_RXFIFO_CTRL2 0xc0a8
40#define PLA_FMC 0xc0b4
41#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080042#define PLA_TEREDO_CFG 0xc0bc
hayeswangac718b62013-05-02 16:01:25 +000043#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080044#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000045#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080046#define PLA_TEREDO_TIMER 0xd2cc
47#define PLA_REALWOW_TIMER 0xd2e8
hayeswangac718b62013-05-02 16:01:25 +000048#define PLA_LEDSEL 0xdd90
49#define PLA_LED_FEATURE 0xdd92
50#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080051#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000052#define PLA_GPHY_INTR_IMR 0xe022
53#define PLA_EEE_CR 0xe040
54#define PLA_EEEP_CR 0xe080
55#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080056#define PLA_MAC_PWR_CTRL2 0xe0ca
57#define PLA_MAC_PWR_CTRL3 0xe0cc
58#define PLA_MAC_PWR_CTRL4 0xe0ce
59#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000060#define PLA_TCR0 0xe610
61#define PLA_TCR1 0xe612
62#define PLA_TXFIFO_CTRL 0xe618
63#define PLA_RSTTELLY 0xe800
64#define PLA_CR 0xe813
65#define PLA_CRWECR 0xe81c
66#define PLA_CONFIG5 0xe822
67#define PLA_PHY_PWR 0xe84c
68#define PLA_OOB_CTRL 0xe84f
69#define PLA_CPCR 0xe854
70#define PLA_MISC_0 0xe858
71#define PLA_MISC_1 0xe85a
72#define PLA_OCP_GPHY_BASE 0xe86c
73#define PLA_TELLYCNT 0xe890
74#define PLA_SFF_STS_7 0xe8de
75#define PLA_PHYSTATUS 0xe908
76#define PLA_BP_BA 0xfc26
77#define PLA_BP_0 0xfc28
78#define PLA_BP_1 0xfc2a
79#define PLA_BP_2 0xfc2c
80#define PLA_BP_3 0xfc2e
81#define PLA_BP_4 0xfc30
82#define PLA_BP_5 0xfc32
83#define PLA_BP_6 0xfc34
84#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +080085#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +000086
hayeswang43779f82014-01-02 11:25:10 +080087#define USB_U2P3_CTRL 0xb460
hayeswangac718b62013-05-02 16:01:25 +000088#define USB_DEV_STAT 0xb808
89#define USB_USB_CTRL 0xd406
90#define USB_PHY_CTRL 0xd408
91#define USB_TX_AGG 0xd40a
92#define USB_RX_BUF_TH 0xd40c
93#define USB_USB_TIMER 0xd428
hayeswang43779f82014-01-02 11:25:10 +080094#define USB_RX_EARLY_AGG 0xd42c
hayeswangac718b62013-05-02 16:01:25 +000095#define USB_PM_CTRL_STATUS 0xd432
96#define USB_TX_DMA 0xd434
hayeswang43779f82014-01-02 11:25:10 +080097#define USB_TOLERANCE 0xd490
98#define USB_LPM_CTRL 0xd41a
hayeswangac718b62013-05-02 16:01:25 +000099#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800100#define USB_MISC_0 0xd81a
101#define USB_POWER_CUT 0xd80a
102#define USB_AFE_CTRL2 0xd824
103#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000104#define USB_BP_BA 0xfc26
105#define USB_BP_0 0xfc28
106#define USB_BP_1 0xfc2a
107#define USB_BP_2 0xfc2c
108#define USB_BP_3 0xfc2e
109#define USB_BP_4 0xfc30
110#define USB_BP_5 0xfc32
111#define USB_BP_6 0xfc34
112#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800113#define USB_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000114
115/* OCP Registers */
116#define OCP_ALDPS_CONFIG 0x2010
117#define OCP_EEE_CONFIG1 0x2080
118#define OCP_EEE_CONFIG2 0x2092
119#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800120#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000121#define OCP_EEE_AR 0xa41a
122#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800123#define OCP_PHY_STATUS 0xa420
124#define OCP_POWER_CFG 0xa430
125#define OCP_EEE_CFG 0xa432
126#define OCP_SRAM_ADDR 0xa436
127#define OCP_SRAM_DATA 0xa438
128#define OCP_DOWN_SPEED 0xa442
129#define OCP_EEE_CFG2 0xa5d0
130#define OCP_ADC_CFG 0xbc06
131
132/* SRAM Register */
133#define SRAM_LPF_CFG 0x8012
134#define SRAM_10M_AMP1 0x8080
135#define SRAM_10M_AMP2 0x8082
136#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000137
138/* PLA_RCR */
139#define RCR_AAP 0x00000001
140#define RCR_APM 0x00000002
141#define RCR_AM 0x00000004
142#define RCR_AB 0x00000008
143#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
144
145/* PLA_RXFIFO_CTRL0 */
146#define RXFIFO_THR1_NORMAL 0x00080002
147#define RXFIFO_THR1_OOB 0x01800003
148
149/* PLA_RXFIFO_CTRL1 */
150#define RXFIFO_THR2_FULL 0x00000060
151#define RXFIFO_THR2_HIGH 0x00000038
152#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800153#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000154
155/* PLA_RXFIFO_CTRL2 */
156#define RXFIFO_THR3_FULL 0x00000078
157#define RXFIFO_THR3_HIGH 0x00000048
158#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800159#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000160
161/* PLA_TXFIFO_CTRL */
162#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800163#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000164
165/* PLA_FMC */
166#define FMC_FCR_MCU_EN 0x0001
167
168/* PLA_EEEP_CR */
169#define EEEP_CR_EEEP_TX 0x0002
170
hayeswang43779f82014-01-02 11:25:10 +0800171/* PLA_WDT6_CTRL */
172#define WDT6_SET_MODE 0x0010
173
hayeswangac718b62013-05-02 16:01:25 +0000174/* PLA_TCR0 */
175#define TCR0_TX_EMPTY 0x0800
176#define TCR0_AUTO_FIFO 0x0080
177
178/* PLA_TCR1 */
179#define VERSION_MASK 0x7cf0
180
181/* PLA_CR */
182#define CR_RST 0x10
183#define CR_RE 0x08
184#define CR_TE 0x04
185
186/* PLA_CRWECR */
187#define CRWECR_NORAML 0x00
188#define CRWECR_CONFIG 0xc0
189
190/* PLA_OOB_CTRL */
191#define NOW_IS_OOB 0x80
192#define TXFIFO_EMPTY 0x20
193#define RXFIFO_EMPTY 0x10
194#define LINK_LIST_READY 0x02
195#define DIS_MCU_CLROOB 0x01
196#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
197
198/* PLA_MISC_1 */
199#define RXDY_GATED_EN 0x0008
200
201/* PLA_SFF_STS_7 */
202#define RE_INIT_LL 0x8000
203#define MCU_BORW_EN 0x4000
204
205/* PLA_CPCR */
206#define CPCR_RX_VLAN 0x0040
207
208/* PLA_CFG_WOL */
209#define MAGIC_EN 0x0001
210
hayeswang43779f82014-01-02 11:25:10 +0800211/* PLA_TEREDO_CFG */
212#define TEREDO_SEL 0x8000
213#define TEREDO_WAKE_MASK 0x7f00
214#define TEREDO_RS_EVENT_MASK 0x00fe
215#define OOB_TEREDO_EN 0x0001
216
hayeswangac718b62013-05-02 16:01:25 +0000217/* PAL_BDC_CR */
218#define ALDPS_PROXY_MODE 0x0001
219
220/* PLA_CONFIG5 */
221#define LAN_WAKE_EN 0x0002
222
223/* PLA_LED_FEATURE */
224#define LED_MODE_MASK 0x0700
225
226/* PLA_PHY_PWR */
227#define TX_10M_IDLE_EN 0x0080
228#define PFM_PWM_SWITCH 0x0040
229
230/* PLA_MAC_PWR_CTRL */
231#define D3_CLK_GATED_EN 0x00004000
232#define MCU_CLK_RATIO 0x07010f07
233#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800234#define ALDPS_SPDWN_RATIO 0x0f87
235
236/* PLA_MAC_PWR_CTRL2 */
237#define EEE_SPDWN_RATIO 0x8007
238
239/* PLA_MAC_PWR_CTRL3 */
240#define PKT_AVAIL_SPDWN_EN 0x0100
241#define SUSPEND_SPDWN_EN 0x0004
242#define U1U2_SPDWN_EN 0x0002
243#define L1_SPDWN_EN 0x0001
244
245/* PLA_MAC_PWR_CTRL4 */
246#define PWRSAVE_SPDWN_EN 0x1000
247#define RXDV_SPDWN_EN 0x0800
248#define TX10MIDLE_EN 0x0100
249#define TP100_SPDWN_EN 0x0020
250#define TP500_SPDWN_EN 0x0010
251#define TP1000_SPDWN_EN 0x0008
252#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000253
254/* PLA_GPHY_INTR_IMR */
255#define GPHY_STS_MSK 0x0001
256#define SPEED_DOWN_MSK 0x0002
257#define SPDWN_RXDV_MSK 0x0004
258#define SPDWN_LINKCHG_MSK 0x0008
259
260/* PLA_PHYAR */
261#define PHYAR_FLAG 0x80000000
262
263/* PLA_EEE_CR */
264#define EEE_RX_EN 0x0001
265#define EEE_TX_EN 0x0002
266
hayeswang43779f82014-01-02 11:25:10 +0800267/* PLA_BOOT_CTRL */
268#define AUTOLOAD_DONE 0x0002
269
hayeswangac718b62013-05-02 16:01:25 +0000270/* USB_DEV_STAT */
271#define STAT_SPEED_MASK 0x0006
272#define STAT_SPEED_HIGH 0x0000
273#define STAT_SPEED_FULL 0x0001
274
275/* USB_TX_AGG */
276#define TX_AGG_MAX_THRESHOLD 0x03
277
278/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800279#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800280#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800281#define RX_THR_SLOW 0xffff0180
hayeswangac718b62013-05-02 16:01:25 +0000282
283/* USB_TX_DMA */
284#define TEST_MODE_DISABLE 0x00000001
285#define TX_SIZE_ADJUST1 0x00000100
286
287/* USB_UPS_CTRL */
288#define POWER_CUT 0x0100
289
290/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800291#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000292
293/* USB_USB_CTRL */
294#define RX_AGG_DISABLE 0x0010
295
hayeswang43779f82014-01-02 11:25:10 +0800296/* USB_U2P3_CTRL */
297#define U2P3_ENABLE 0x0001
298
299/* USB_POWER_CUT */
300#define PWR_EN 0x0001
301#define PHASE2_EN 0x0008
302
303/* USB_MISC_0 */
304#define PCUT_STATUS 0x0001
305
306/* USB_RX_EARLY_AGG */
307#define EARLY_AGG_SUPPER 0x0e832981
308#define EARLY_AGG_HIGH 0x0e837a12
309#define EARLY_AGG_SLOW 0x0e83ffff
310
311/* USB_WDT11_CTRL */
312#define TIMER11_EN 0x0001
313
314/* USB_LPM_CTRL */
315#define LPM_TIMER_MASK 0x0c
316#define LPM_TIMER_500MS 0x04 /* 500 ms */
317#define LPM_TIMER_500US 0x0c /* 500 us */
318
319/* USB_AFE_CTRL2 */
320#define SEN_VAL_MASK 0xf800
321#define SEN_VAL_NORMAL 0xa000
322#define SEL_RXIDLE 0x0100
323
hayeswangac718b62013-05-02 16:01:25 +0000324/* OCP_ALDPS_CONFIG */
325#define ENPWRSAVE 0x8000
326#define ENPDNPS 0x0200
327#define LINKENA 0x0100
328#define DIS_SDSAVE 0x0010
329
hayeswang43779f82014-01-02 11:25:10 +0800330/* OCP_PHY_STATUS */
331#define PHY_STAT_MASK 0x0007
332#define PHY_STAT_LAN_ON 3
333#define PHY_STAT_PWRDN 5
334
335/* OCP_POWER_CFG */
336#define EEE_CLKDIV_EN 0x8000
337#define EN_ALDPS 0x0004
338#define EN_10M_PLLOFF 0x0001
339
hayeswangac718b62013-05-02 16:01:25 +0000340/* OCP_EEE_CONFIG1 */
341#define RG_TXLPI_MSK_HFDUP 0x8000
342#define RG_MATCLR_EN 0x4000
343#define EEE_10_CAP 0x2000
344#define EEE_NWAY_EN 0x1000
345#define TX_QUIET_EN 0x0200
346#define RX_QUIET_EN 0x0100
347#define SDRISETIME 0x0010 /* bit 4 ~ 6 */
348#define RG_RXLPI_MSK_HFDUP 0x0008
349#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
350
351/* OCP_EEE_CONFIG2 */
352#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
353#define RG_DACQUIET_EN 0x0400
354#define RG_LDVQUIET_EN 0x0200
355#define RG_CKRSEL 0x0020
356#define RG_EEEPRG_EN 0x0010
357
358/* OCP_EEE_CONFIG3 */
359#define FST_SNR_EYE_R 0x1500 /* bit 7 ~ 15 */
360#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
361#define MSK_PH 0x0006 /* bit 0 ~ 3 */
362
363/* OCP_EEE_AR */
364/* bit[15:14] function */
365#define FUN_ADDR 0x0000
366#define FUN_DATA 0x4000
367/* bit[4:0] device addr */
368#define DEVICE_ADDR 0x0007
369
370/* OCP_EEE_DATA */
371#define EEE_ADDR 0x003C
372#define EEE_DATA 0x0002
373
hayeswang43779f82014-01-02 11:25:10 +0800374/* OCP_EEE_CFG */
375#define CTAP_SHORT_EN 0x0040
376#define EEE10_EN 0x0010
377
378/* OCP_DOWN_SPEED */
379#define EN_10M_BGOFF 0x0080
380
381/* OCP_EEE_CFG2 */
382#define MY1000_EEE 0x0004
383#define MY100_EEE 0x0002
384
385/* OCP_ADC_CFG */
386#define CKADSEL_L 0x0100
387#define ADC_EN 0x0080
388#define EN_EMI_L 0x0040
389
390/* SRAM_LPF_CFG */
391#define LPF_AUTO_TUNE 0x8000
392
393/* SRAM_10M_AMP1 */
394#define GDAC_IB_UPALL 0x0008
395
396/* SRAM_10M_AMP2 */
397#define AMP_DN 0x0200
398
399/* SRAM_IMPEDANCE */
400#define RX_DRIVING_MASK 0x6000
401
hayeswangac718b62013-05-02 16:01:25 +0000402enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800403 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000404 _100bps = 0x08,
405 _10bps = 0x04,
406 LINK_STATUS = 0x02,
407 FULL_DUP = 0x01,
408};
409
hayeswangebc2ec482013-08-14 20:54:38 +0800410#define RTL8152_MAX_TX 10
411#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800412#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800413#define CRC_SIZE 4
414#define TX_ALIGN 4
415#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800416
417#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800418
hayeswangac718b62013-05-02 16:01:25 +0000419#define RTL8152_REQT_READ 0xc0
420#define RTL8152_REQT_WRITE 0x40
421#define RTL8152_REQ_GET_REGS 0x05
422#define RTL8152_REQ_SET_REGS 0x05
423
424#define BYTE_EN_DWORD 0xff
425#define BYTE_EN_WORD 0x33
426#define BYTE_EN_BYTE 0x11
427#define BYTE_EN_SIX_BYTES 0x3f
428#define BYTE_EN_START_MASK 0x0f
429#define BYTE_EN_END_MASK 0xf0
430
431#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
432#define RTL8152_TX_TIMEOUT (HZ)
433
434/* rtl8152 flags */
435enum rtl8152_flags {
436 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000437 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800438 WORK_ENABLE,
439 RTL8152_LINK_CHG,
hayeswangac718b62013-05-02 16:01:25 +0000440};
441
442/* Define these values to match your device */
443#define VENDOR_ID_REALTEK 0x0bda
444#define PRODUCT_ID_RTL8152 0x8152
hayeswang43779f82014-01-02 11:25:10 +0800445#define PRODUCT_ID_RTL8153 0x8153
446
447#define VENDOR_ID_SAMSUNG 0x04e8
448#define PRODUCT_ID_SAMSUNG 0xa101
hayeswangac718b62013-05-02 16:01:25 +0000449
450#define MCU_TYPE_PLA 0x0100
451#define MCU_TYPE_USB 0x0000
452
hayeswangc7de7de2014-01-15 10:42:16 +0800453#define REALTEK_USB_DEVICE(vend, prod) \
454 USB_DEVICE_INTERFACE_CLASS(vend, prod, USB_CLASS_VENDOR_SPEC)
455
hayeswangac718b62013-05-02 16:01:25 +0000456struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800457 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000458#define RX_LEN_MASK 0x7fff
hayeswang500b6d72013-11-20 17:30:57 +0800459 __le32 opts2;
460 __le32 opts3;
461 __le32 opts4;
462 __le32 opts5;
463 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000464};
465
466struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800467 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000468#define TX_FS (1 << 31) /* First segment of a packet */
469#define TX_LS (1 << 30) /* Final segment of a packet */
hayeswang5bd23882013-08-14 20:54:39 +0800470#define TX_LEN_MASK 0x3ffff
471
hayeswang500b6d72013-11-20 17:30:57 +0800472 __le32 opts2;
hayeswang5bd23882013-08-14 20:54:39 +0800473#define UDP_CS (1 << 31) /* Calculate UDP/IP checksum */
474#define TCP_CS (1 << 30) /* Calculate TCP/IP checksum */
475#define IPV4_CS (1 << 29) /* Calculate IPv4 checksum */
476#define IPV6_CS (1 << 28) /* Calculate IPv6 checksum */
hayeswangac718b62013-05-02 16:01:25 +0000477};
478
hayeswangdff4e8a2013-08-16 16:09:33 +0800479struct r8152;
480
hayeswangebc2ec482013-08-14 20:54:38 +0800481struct rx_agg {
482 struct list_head list;
483 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800484 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800485 void *buffer;
486 void *head;
487};
488
489struct tx_agg {
490 struct list_head list;
491 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800492 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800493 void *buffer;
494 void *head;
495 u32 skb_num;
496 u32 skb_len;
497};
498
hayeswangac718b62013-05-02 16:01:25 +0000499struct r8152 {
500 unsigned long flags;
501 struct usb_device *udev;
502 struct tasklet_struct tl;
hayeswang40a82912013-08-14 20:54:40 +0800503 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000504 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800505 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800506 struct tx_agg tx_info[RTL8152_MAX_TX];
507 struct rx_agg rx_info[RTL8152_MAX_RX];
508 struct list_head rx_done, tx_free;
509 struct sk_buff_head tx_queue;
510 spinlock_t rx_lock, tx_lock;
hayeswangac718b62013-05-02 16:01:25 +0000511 struct delayed_work schedule;
512 struct mii_if_info mii;
hayeswangc81229c2014-01-02 11:22:42 +0800513
514 struct rtl_ops {
515 void (*init)(struct r8152 *);
516 int (*enable)(struct r8152 *);
517 void (*disable)(struct r8152 *);
518 void (*down)(struct r8152 *);
519 void (*unload)(struct r8152 *);
520 } rtl_ops;
521
hayeswang40a82912013-08-14 20:54:40 +0800522 int intr_interval;
hayeswangac718b62013-05-02 16:01:25 +0000523 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800524 u32 tx_qlen;
hayeswangac718b62013-05-02 16:01:25 +0000525 u16 ocp_base;
hayeswang40a82912013-08-14 20:54:40 +0800526 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000527 u8 version;
528 u8 speed;
529};
530
531enum rtl_version {
532 RTL_VER_UNKNOWN = 0,
533 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800534 RTL_VER_02,
535 RTL_VER_03,
536 RTL_VER_04,
537 RTL_VER_05,
538 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000539};
540
541/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
542 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
543 */
544static const int multicast_filter_limit = 32;
hayeswangebc2ec482013-08-14 20:54:38 +0800545static unsigned int rx_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000546
547static
548int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
549{
hayeswang31787f52013-07-31 17:21:25 +0800550 int ret;
551 void *tmp;
552
553 tmp = kmalloc(size, GFP_KERNEL);
554 if (!tmp)
555 return -ENOMEM;
556
557 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangac718b62013-05-02 16:01:25 +0000558 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
hayeswang31787f52013-07-31 17:21:25 +0800559 value, index, tmp, size, 500);
560
561 memcpy(data, tmp, size);
562 kfree(tmp);
563
564 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000565}
566
567static
568int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
569{
hayeswang31787f52013-07-31 17:21:25 +0800570 int ret;
571 void *tmp;
572
573 tmp = kmalloc(size, GFP_KERNEL);
574 if (!tmp)
575 return -ENOMEM;
576
577 memcpy(tmp, data, size);
578
579 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangac718b62013-05-02 16:01:25 +0000580 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
hayeswang31787f52013-07-31 17:21:25 +0800581 value, index, tmp, size, 500);
582
583 kfree(tmp);
584 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000585}
586
587static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
588 void *data, u16 type)
589{
hayeswang45f4a192014-01-06 17:08:41 +0800590 u16 limit = 64;
591 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000592
593 if (test_bit(RTL8152_UNPLUG, &tp->flags))
594 return -ENODEV;
595
596 /* both size and indix must be 4 bytes align */
597 if ((size & 3) || !size || (index & 3) || !data)
598 return -EPERM;
599
600 if ((u32)index + (u32)size > 0xffff)
601 return -EPERM;
602
603 while (size) {
604 if (size > limit) {
605 ret = get_registers(tp, index, type, limit, data);
606 if (ret < 0)
607 break;
608
609 index += limit;
610 data += limit;
611 size -= limit;
612 } else {
613 ret = get_registers(tp, index, type, size, data);
614 if (ret < 0)
615 break;
616
617 index += size;
618 data += size;
619 size = 0;
620 break;
621 }
622 }
623
624 return ret;
625}
626
627static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
628 u16 size, void *data, u16 type)
629{
hayeswang45f4a192014-01-06 17:08:41 +0800630 int ret;
631 u16 byteen_start, byteen_end, byen;
632 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000633
634 if (test_bit(RTL8152_UNPLUG, &tp->flags))
635 return -ENODEV;
636
637 /* both size and indix must be 4 bytes align */
638 if ((size & 3) || !size || (index & 3) || !data)
639 return -EPERM;
640
641 if ((u32)index + (u32)size > 0xffff)
642 return -EPERM;
643
644 byteen_start = byteen & BYTE_EN_START_MASK;
645 byteen_end = byteen & BYTE_EN_END_MASK;
646
647 byen = byteen_start | (byteen_start << 4);
648 ret = set_registers(tp, index, type | byen, 4, data);
649 if (ret < 0)
650 goto error1;
651
652 index += 4;
653 data += 4;
654 size -= 4;
655
656 if (size) {
657 size -= 4;
658
659 while (size) {
660 if (size > limit) {
661 ret = set_registers(tp, index,
662 type | BYTE_EN_DWORD,
663 limit, data);
664 if (ret < 0)
665 goto error1;
666
667 index += limit;
668 data += limit;
669 size -= limit;
670 } else {
671 ret = set_registers(tp, index,
672 type | BYTE_EN_DWORD,
673 size, data);
674 if (ret < 0)
675 goto error1;
676
677 index += size;
678 data += size;
679 size = 0;
680 break;
681 }
682 }
683
684 byen = byteen_end | (byteen_end >> 4);
685 ret = set_registers(tp, index, type | byen, 4, data);
686 if (ret < 0)
687 goto error1;
688 }
689
690error1:
691 return ret;
692}
693
694static inline
695int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
696{
697 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
698}
699
700static inline
701int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
702{
703 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
704}
705
706static inline
707int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
708{
709 return generic_ocp_read(tp, index, size, data, MCU_TYPE_USB);
710}
711
712static inline
713int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
714{
715 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
716}
717
718static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
719{
hayeswangc8826de2013-07-31 17:21:26 +0800720 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000721
hayeswangc8826de2013-07-31 17:21:26 +0800722 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000723
724 return __le32_to_cpu(data);
725}
726
727static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
728{
hayeswangc8826de2013-07-31 17:21:26 +0800729 __le32 tmp = __cpu_to_le32(data);
730
731 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000732}
733
734static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
735{
736 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800737 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000738 u8 shift = index & 2;
739
740 index &= ~3;
741
hayeswangc8826de2013-07-31 17:21:26 +0800742 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000743
hayeswangc8826de2013-07-31 17:21:26 +0800744 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000745 data >>= (shift * 8);
746 data &= 0xffff;
747
748 return (u16)data;
749}
750
751static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
752{
hayeswangc8826de2013-07-31 17:21:26 +0800753 u32 mask = 0xffff;
754 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000755 u16 byen = BYTE_EN_WORD;
756 u8 shift = index & 2;
757
758 data &= mask;
759
760 if (index & 2) {
761 byen <<= shift;
762 mask <<= (shift * 8);
763 data <<= (shift * 8);
764 index &= ~3;
765 }
766
hayeswangc8826de2013-07-31 17:21:26 +0800767 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000768
hayeswangc8826de2013-07-31 17:21:26 +0800769 data |= __le32_to_cpu(tmp) & ~mask;
770 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000771
hayeswangc8826de2013-07-31 17:21:26 +0800772 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000773}
774
775static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
776{
777 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800778 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000779 u8 shift = index & 3;
780
781 index &= ~3;
782
hayeswangc8826de2013-07-31 17:21:26 +0800783 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000784
hayeswangc8826de2013-07-31 17:21:26 +0800785 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000786 data >>= (shift * 8);
787 data &= 0xff;
788
789 return (u8)data;
790}
791
792static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
793{
hayeswangc8826de2013-07-31 17:21:26 +0800794 u32 mask = 0xff;
795 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000796 u16 byen = BYTE_EN_BYTE;
797 u8 shift = index & 3;
798
799 data &= mask;
800
801 if (index & 3) {
802 byen <<= shift;
803 mask <<= (shift * 8);
804 data <<= (shift * 8);
805 index &= ~3;
806 }
807
hayeswangc8826de2013-07-31 17:21:26 +0800808 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000809
hayeswangc8826de2013-07-31 17:21:26 +0800810 data |= __le32_to_cpu(tmp) & ~mask;
811 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000812
hayeswangc8826de2013-07-31 17:21:26 +0800813 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000814}
815
hayeswangac244d32014-01-02 11:22:40 +0800816static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
817{
818 u16 ocp_base, ocp_index;
819
820 ocp_base = addr & 0xf000;
821 if (ocp_base != tp->ocp_base) {
822 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
823 tp->ocp_base = ocp_base;
824 }
825
826 ocp_index = (addr & 0x0fff) | 0xb000;
827 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
828}
829
hayeswange3fe0b12014-01-02 11:22:39 +0800830static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
831{
832 u16 ocp_base, ocp_index;
833
834 ocp_base = addr & 0xf000;
835 if (ocp_base != tp->ocp_base) {
836 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
837 tp->ocp_base = ocp_base;
838 }
839
840 ocp_index = (addr & 0x0fff) | 0xb000;
841 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
842}
843
hayeswangac244d32014-01-02 11:22:40 +0800844static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +0000845{
hayeswangac244d32014-01-02 11:22:40 +0800846 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +0000847}
848
hayeswangac244d32014-01-02 11:22:40 +0800849static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +0000850{
hayeswangac244d32014-01-02 11:22:40 +0800851 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +0000852}
853
hayeswang43779f82014-01-02 11:25:10 +0800854static void sram_write(struct r8152 *tp, u16 addr, u16 data)
855{
856 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
857 ocp_reg_write(tp, OCP_SRAM_DATA, data);
858}
859
860static u16 sram_read(struct r8152 *tp, u16 addr)
861{
862 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
863 return ocp_reg_read(tp, OCP_SRAM_DATA);
864}
865
hayeswangac718b62013-05-02 16:01:25 +0000866static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
867{
868 struct r8152 *tp = netdev_priv(netdev);
869
870 if (phy_id != R8152_PHY_ID)
871 return -EINVAL;
872
873 return r8152_mdio_read(tp, reg);
874}
875
876static
877void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
878{
879 struct r8152 *tp = netdev_priv(netdev);
880
881 if (phy_id != R8152_PHY_ID)
882 return;
883
884 r8152_mdio_write(tp, reg, val);
885}
886
hayeswangebc2ec482013-08-14 20:54:38 +0800887static
888int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
889
hayeswangac718b62013-05-02 16:01:25 +0000890static inline void set_ethernet_addr(struct r8152 *tp)
891{
892 struct net_device *dev = tp->netdev;
hayeswang31787f52013-07-31 17:21:25 +0800893 u8 node_id[8] = {0};
hayeswangac718b62013-05-02 16:01:25 +0000894
hayeswang31787f52013-07-31 17:21:25 +0800895 if (pla_ocp_read(tp, PLA_IDR, sizeof(node_id), node_id) < 0)
hayeswangac718b62013-05-02 16:01:25 +0000896 netif_notice(tp, probe, dev, "inet addr fail\n");
897 else {
898 memcpy(dev->dev_addr, node_id, dev->addr_len);
899 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
900 }
hayeswangac718b62013-05-02 16:01:25 +0000901}
902
903static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
904{
905 struct r8152 *tp = netdev_priv(netdev);
906 struct sockaddr *addr = p;
907
908 if (!is_valid_ether_addr(addr->sa_data))
909 return -EADDRNOTAVAIL;
910
911 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
912
913 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
914 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
915 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
916
917 return 0;
918}
919
hayeswangac718b62013-05-02 16:01:25 +0000920static struct net_device_stats *rtl8152_get_stats(struct net_device *dev)
921{
922 return &dev->stats;
923}
924
925static void read_bulk_callback(struct urb *urb)
926{
hayeswangac718b62013-05-02 16:01:25 +0000927 struct net_device *netdev;
hayeswanga5a4f462013-08-16 16:09:34 +0800928 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +0000929 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +0800930 struct rx_agg *agg;
931 struct r8152 *tp;
hayeswangac718b62013-05-02 16:01:25 +0000932 int result;
hayeswangac718b62013-05-02 16:01:25 +0000933
hayeswangebc2ec482013-08-14 20:54:38 +0800934 agg = urb->context;
935 if (!agg)
936 return;
937
938 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +0000939 if (!tp)
940 return;
hayeswangebc2ec482013-08-14 20:54:38 +0800941
hayeswangac718b62013-05-02 16:01:25 +0000942 if (test_bit(RTL8152_UNPLUG, &tp->flags))
943 return;
hayeswangebc2ec482013-08-14 20:54:38 +0800944
945 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +0000946 return;
947
hayeswangebc2ec482013-08-14 20:54:38 +0800948 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +0800949
950 /* When link down, the driver would cancel all bulks. */
951 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +0800952 if (!netif_carrier_ok(netdev))
953 return;
954
hayeswangac718b62013-05-02 16:01:25 +0000955 switch (status) {
956 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +0800957 if (urb->actual_length < ETH_ZLEN)
958 break;
959
hayeswanga5a4f462013-08-16 16:09:34 +0800960 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +0800961 list_add_tail(&agg->list, &tp->rx_done);
hayeswanga5a4f462013-08-16 16:09:34 +0800962 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +0800963 tasklet_schedule(&tp->tl);
964 return;
hayeswangac718b62013-05-02 16:01:25 +0000965 case -ESHUTDOWN:
966 set_bit(RTL8152_UNPLUG, &tp->flags);
967 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +0800968 return;
hayeswangac718b62013-05-02 16:01:25 +0000969 case -ENOENT:
970 return; /* the urb is in unlink state */
971 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +0800972 if (net_ratelimit())
973 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +0800974 break;
hayeswangac718b62013-05-02 16:01:25 +0000975 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +0800976 if (net_ratelimit())
977 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +0800978 break;
hayeswangac718b62013-05-02 16:01:25 +0000979 }
980
hayeswangebc2ec482013-08-14 20:54:38 +0800981 result = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +0000982 if (result == -ENODEV) {
983 netif_device_detach(tp->netdev);
984 } else if (result) {
hayeswanga5a4f462013-08-16 16:09:34 +0800985 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +0800986 list_add_tail(&agg->list, &tp->rx_done);
hayeswanga5a4f462013-08-16 16:09:34 +0800987 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +0800988 tasklet_schedule(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +0000989 }
hayeswangac718b62013-05-02 16:01:25 +0000990}
991
992static void write_bulk_callback(struct urb *urb)
993{
hayeswangebc2ec482013-08-14 20:54:38 +0800994 struct net_device_stats *stats;
hayeswanga5a4f462013-08-16 16:09:34 +0800995 unsigned long flags;
hayeswangebc2ec482013-08-14 20:54:38 +0800996 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +0000997 struct r8152 *tp;
998 int status = urb->status;
999
hayeswangebc2ec482013-08-14 20:54:38 +08001000 agg = urb->context;
1001 if (!agg)
1002 return;
1003
1004 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001005 if (!tp)
1006 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001007
1008 stats = rtl8152_get_stats(tp->netdev);
1009 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001010 if (net_ratelimit())
1011 netdev_warn(tp->netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001012 stats->tx_errors += agg->skb_num;
1013 } else {
1014 stats->tx_packets += agg->skb_num;
1015 stats->tx_bytes += agg->skb_len;
1016 }
1017
hayeswanga5a4f462013-08-16 16:09:34 +08001018 spin_lock_irqsave(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001019 list_add_tail(&agg->list, &tp->tx_free);
hayeswanga5a4f462013-08-16 16:09:34 +08001020 spin_unlock_irqrestore(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001021
1022 if (!netif_carrier_ok(tp->netdev))
hayeswangac718b62013-05-02 16:01:25 +00001023 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001024
1025 if (!test_bit(WORK_ENABLE, &tp->flags))
1026 return;
1027
1028 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1029 return;
1030
1031 if (!skb_queue_empty(&tp->tx_queue))
1032 tasklet_schedule(&tp->tl);
1033}
1034
hayeswang40a82912013-08-14 20:54:40 +08001035static void intr_callback(struct urb *urb)
1036{
1037 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001038 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001039 int status = urb->status;
1040 int res;
1041
1042 tp = urb->context;
1043 if (!tp)
1044 return;
1045
1046 if (!test_bit(WORK_ENABLE, &tp->flags))
1047 return;
1048
1049 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1050 return;
1051
1052 switch (status) {
1053 case 0: /* success */
1054 break;
1055 case -ECONNRESET: /* unlink */
1056 case -ESHUTDOWN:
1057 netif_device_detach(tp->netdev);
1058 case -ENOENT:
1059 return;
1060 case -EOVERFLOW:
1061 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1062 goto resubmit;
1063 /* -EPIPE: should clear the halt */
1064 default:
1065 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1066 goto resubmit;
1067 }
1068
1069 d = urb->transfer_buffer;
1070 if (INTR_LINK & __le16_to_cpu(d[0])) {
1071 if (!(tp->speed & LINK_STATUS)) {
1072 set_bit(RTL8152_LINK_CHG, &tp->flags);
1073 schedule_delayed_work(&tp->schedule, 0);
1074 }
1075 } else {
1076 if (tp->speed & LINK_STATUS) {
1077 set_bit(RTL8152_LINK_CHG, &tp->flags);
1078 schedule_delayed_work(&tp->schedule, 0);
1079 }
1080 }
1081
1082resubmit:
1083 res = usb_submit_urb(urb, GFP_ATOMIC);
1084 if (res == -ENODEV)
1085 netif_device_detach(tp->netdev);
1086 else if (res)
1087 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001088 "can't resubmit intr, status %d\n", res);
hayeswang40a82912013-08-14 20:54:40 +08001089}
1090
hayeswangebc2ec482013-08-14 20:54:38 +08001091static inline void *rx_agg_align(void *data)
1092{
hayeswang8e1f51b2014-01-02 11:22:41 +08001093 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001094}
1095
1096static inline void *tx_agg_align(void *data)
1097{
hayeswang8e1f51b2014-01-02 11:22:41 +08001098 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001099}
1100
1101static void free_all_mem(struct r8152 *tp)
1102{
1103 int i;
1104
1105 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001106 usb_free_urb(tp->rx_info[i].urb);
1107 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001108
hayeswang9629e3c2014-01-15 10:42:15 +08001109 kfree(tp->rx_info[i].buffer);
1110 tp->rx_info[i].buffer = NULL;
1111 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001112 }
1113
1114 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001115 usb_free_urb(tp->tx_info[i].urb);
1116 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001117
hayeswang9629e3c2014-01-15 10:42:15 +08001118 kfree(tp->tx_info[i].buffer);
1119 tp->tx_info[i].buffer = NULL;
1120 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001121 }
hayeswang40a82912013-08-14 20:54:40 +08001122
hayeswang9629e3c2014-01-15 10:42:15 +08001123 usb_free_urb(tp->intr_urb);
1124 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001125
hayeswang9629e3c2014-01-15 10:42:15 +08001126 kfree(tp->intr_buff);
1127 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001128}
1129
1130static int alloc_all_mem(struct r8152 *tp)
1131{
1132 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001133 struct usb_interface *intf = tp->intf;
1134 struct usb_host_interface *alt = intf->cur_altsetting;
1135 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001136 struct urb *urb;
1137 int node, i;
1138 u8 *buf;
1139
1140 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1141
1142 spin_lock_init(&tp->rx_lock);
1143 spin_lock_init(&tp->tx_lock);
1144 INIT_LIST_HEAD(&tp->rx_done);
1145 INIT_LIST_HEAD(&tp->tx_free);
1146 skb_queue_head_init(&tp->tx_queue);
1147
1148 for (i = 0; i < RTL8152_MAX_RX; i++) {
1149 buf = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
1150 if (!buf)
1151 goto err1;
1152
1153 if (buf != rx_agg_align(buf)) {
1154 kfree(buf);
hayeswang8e1f51b2014-01-02 11:22:41 +08001155 buf = kmalloc_node(rx_buf_sz + RX_ALIGN, GFP_KERNEL,
1156 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001157 if (!buf)
1158 goto err1;
1159 }
1160
1161 urb = usb_alloc_urb(0, GFP_KERNEL);
1162 if (!urb) {
1163 kfree(buf);
1164 goto err1;
1165 }
1166
1167 INIT_LIST_HEAD(&tp->rx_info[i].list);
1168 tp->rx_info[i].context = tp;
1169 tp->rx_info[i].urb = urb;
1170 tp->rx_info[i].buffer = buf;
1171 tp->rx_info[i].head = rx_agg_align(buf);
1172 }
1173
1174 for (i = 0; i < RTL8152_MAX_TX; i++) {
1175 buf = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
1176 if (!buf)
1177 goto err1;
1178
1179 if (buf != tx_agg_align(buf)) {
1180 kfree(buf);
hayeswang8e1f51b2014-01-02 11:22:41 +08001181 buf = kmalloc_node(rx_buf_sz + TX_ALIGN, GFP_KERNEL,
1182 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001183 if (!buf)
1184 goto err1;
1185 }
1186
1187 urb = usb_alloc_urb(0, GFP_KERNEL);
1188 if (!urb) {
1189 kfree(buf);
1190 goto err1;
1191 }
1192
1193 INIT_LIST_HEAD(&tp->tx_info[i].list);
1194 tp->tx_info[i].context = tp;
1195 tp->tx_info[i].urb = urb;
1196 tp->tx_info[i].buffer = buf;
1197 tp->tx_info[i].head = tx_agg_align(buf);
1198
1199 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1200 }
1201
hayeswang40a82912013-08-14 20:54:40 +08001202 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1203 if (!tp->intr_urb)
1204 goto err1;
1205
1206 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1207 if (!tp->intr_buff)
1208 goto err1;
1209
1210 tp->intr_interval = (int)ep_intr->desc.bInterval;
1211 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
1212 tp->intr_buff, INTBUFSIZE, intr_callback,
1213 tp, tp->intr_interval);
1214
hayeswangebc2ec482013-08-14 20:54:38 +08001215 return 0;
1216
1217err1:
1218 free_all_mem(tp);
1219 return -ENOMEM;
1220}
1221
hayeswang0de98f62013-08-16 16:09:35 +08001222static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1223{
1224 struct tx_agg *agg = NULL;
1225 unsigned long flags;
1226
1227 spin_lock_irqsave(&tp->tx_lock, flags);
1228 if (!list_empty(&tp->tx_free)) {
1229 struct list_head *cursor;
1230
1231 cursor = tp->tx_free.next;
1232 list_del_init(cursor);
1233 agg = list_entry(cursor, struct tx_agg, list);
1234 }
1235 spin_unlock_irqrestore(&tp->tx_lock, flags);
1236
1237 return agg;
1238}
1239
hayeswang5bd23882013-08-14 20:54:39 +08001240static void
1241r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc, struct sk_buff *skb)
1242{
1243 memset(desc, 0, sizeof(*desc));
1244
1245 desc->opts1 = cpu_to_le32((skb->len & TX_LEN_MASK) | TX_FS | TX_LS);
1246
1247 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1248 __be16 protocol;
1249 u8 ip_protocol;
1250 u32 opts2 = 0;
1251
1252 if (skb->protocol == htons(ETH_P_8021Q))
1253 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
1254 else
1255 protocol = skb->protocol;
1256
1257 switch (protocol) {
1258 case htons(ETH_P_IP):
1259 opts2 |= IPV4_CS;
1260 ip_protocol = ip_hdr(skb)->protocol;
1261 break;
1262
1263 case htons(ETH_P_IPV6):
1264 opts2 |= IPV6_CS;
1265 ip_protocol = ipv6_hdr(skb)->nexthdr;
1266 break;
1267
1268 default:
1269 ip_protocol = IPPROTO_RAW;
1270 break;
1271 }
1272
1273 if (ip_protocol == IPPROTO_TCP) {
1274 opts2 |= TCP_CS;
1275 opts2 |= (skb_transport_offset(skb) & 0x7fff) << 17;
1276 } else if (ip_protocol == IPPROTO_UDP) {
1277 opts2 |= UDP_CS;
1278 } else {
1279 WARN_ON_ONCE(1);
1280 }
1281
1282 desc->opts2 = cpu_to_le32(opts2);
1283 }
1284}
1285
hayeswangb1379d92013-08-16 16:09:37 +08001286static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1287{
hayeswang7937f9e2013-11-20 17:30:54 +08001288 int remain;
hayeswangb1379d92013-08-16 16:09:37 +08001289 u8 *tx_data;
1290
1291 tx_data = agg->head;
1292 agg->skb_num = agg->skb_len = 0;
hayeswang7937f9e2013-11-20 17:30:54 +08001293 remain = rx_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001294
hayeswang7937f9e2013-11-20 17:30:54 +08001295 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001296 struct tx_desc *tx_desc;
1297 struct sk_buff *skb;
1298 unsigned int len;
1299
1300 skb = skb_dequeue(&tp->tx_queue);
1301 if (!skb)
1302 break;
1303
hayeswang7937f9e2013-11-20 17:30:54 +08001304 remain -= sizeof(*tx_desc);
hayeswangb1379d92013-08-16 16:09:37 +08001305 len = skb->len;
1306 if (remain < len) {
1307 skb_queue_head(&tp->tx_queue, skb);
1308 break;
1309 }
1310
hayeswang7937f9e2013-11-20 17:30:54 +08001311 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001312 tx_desc = (struct tx_desc *)tx_data;
1313 tx_data += sizeof(*tx_desc);
1314
1315 r8152_tx_csum(tp, tx_desc, skb);
1316 memcpy(tx_data, skb->data, len);
1317 agg->skb_num++;
1318 agg->skb_len += len;
1319 dev_kfree_skb_any(skb);
1320
hayeswang7937f9e2013-11-20 17:30:54 +08001321 tx_data += len;
1322 remain = rx_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
hayeswangb1379d92013-08-16 16:09:37 +08001323 }
1324
hayeswangdd1b1192013-11-20 17:30:56 +08001325 netif_tx_lock(tp->netdev);
1326
1327 if (netif_queue_stopped(tp->netdev) &&
1328 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1329 netif_wake_queue(tp->netdev);
1330
1331 netif_tx_unlock(tp->netdev);
1332
hayeswangb1379d92013-08-16 16:09:37 +08001333 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1334 agg->head, (int)(tx_data - (u8 *)agg->head),
1335 (usb_complete_t)write_bulk_callback, agg);
1336
1337 return usb_submit_urb(agg->urb, GFP_ATOMIC);
1338}
1339
hayeswangebc2ec482013-08-14 20:54:38 +08001340static void rx_bottom(struct r8152 *tp)
1341{
hayeswanga5a4f462013-08-16 16:09:34 +08001342 unsigned long flags;
hayeswangebc2ec482013-08-14 20:54:38 +08001343 struct list_head *cursor, *next;
hayeswangebc2ec482013-08-14 20:54:38 +08001344
hayeswanga5a4f462013-08-16 16:09:34 +08001345 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001346 list_for_each_safe(cursor, next, &tp->rx_done) {
hayeswang43a44782013-08-16 16:09:36 +08001347 struct rx_desc *rx_desc;
1348 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001349 int len_used = 0;
1350 struct urb *urb;
1351 u8 *rx_data;
1352 int ret;
1353
hayeswangebc2ec482013-08-14 20:54:38 +08001354 list_del_init(cursor);
hayeswanga5a4f462013-08-16 16:09:34 +08001355 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001356
1357 agg = list_entry(cursor, struct rx_agg, list);
1358 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001359 if (urb->actual_length < ETH_ZLEN)
1360 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001361
hayeswangebc2ec482013-08-14 20:54:38 +08001362 rx_desc = agg->head;
1363 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001364 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001365
hayeswang7937f9e2013-11-20 17:30:54 +08001366 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001367 struct net_device *netdev = tp->netdev;
1368 struct net_device_stats *stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001369 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001370 struct sk_buff *skb;
1371
hayeswang7937f9e2013-11-20 17:30:54 +08001372 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001373 if (pkt_len < ETH_ZLEN)
1374 break;
1375
hayeswang7937f9e2013-11-20 17:30:54 +08001376 len_used += pkt_len;
1377 if (urb->actual_length < len_used)
1378 break;
1379
hayeswang43a44782013-08-16 16:09:36 +08001380 stats = rtl8152_get_stats(netdev);
1381
hayeswang8e1f51b2014-01-02 11:22:41 +08001382 pkt_len -= CRC_SIZE;
hayeswangebc2ec482013-08-14 20:54:38 +08001383 rx_data += sizeof(struct rx_desc);
1384
1385 skb = netdev_alloc_skb_ip_align(netdev, pkt_len);
1386 if (!skb) {
1387 stats->rx_dropped++;
1388 break;
1389 }
1390 memcpy(skb->data, rx_data, pkt_len);
1391 skb_put(skb, pkt_len);
1392 skb->protocol = eth_type_trans(skb, netdev);
1393 netif_rx(skb);
1394 stats->rx_packets++;
1395 stats->rx_bytes += pkt_len;
1396
hayeswang8e1f51b2014-01-02 11:22:41 +08001397 rx_data = rx_agg_align(rx_data + pkt_len + CRC_SIZE);
hayeswangebc2ec482013-08-14 20:54:38 +08001398 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08001399 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001400 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001401 }
1402
hayeswang0de98f62013-08-16 16:09:35 +08001403submit:
hayeswangebc2ec482013-08-14 20:54:38 +08001404 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswanga5a4f462013-08-16 16:09:34 +08001405 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001406 if (ret && ret != -ENODEV) {
1407 list_add_tail(&agg->list, next);
1408 tasklet_schedule(&tp->tl);
1409 }
1410 }
hayeswanga5a4f462013-08-16 16:09:34 +08001411 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001412}
1413
1414static void tx_bottom(struct r8152 *tp)
1415{
hayeswangebc2ec482013-08-14 20:54:38 +08001416 int res;
1417
hayeswangb1379d92013-08-16 16:09:37 +08001418 do {
1419 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08001420
hayeswangb1379d92013-08-16 16:09:37 +08001421 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08001422 break;
1423
hayeswangb1379d92013-08-16 16:09:37 +08001424 agg = r8152_get_tx_agg(tp);
1425 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08001426 break;
hayeswangb1379d92013-08-16 16:09:37 +08001427
1428 res = r8152_tx_agg_fill(tp, agg);
1429 if (res) {
1430 struct net_device_stats *stats;
1431 struct net_device *netdev;
1432 unsigned long flags;
1433
1434 netdev = tp->netdev;
1435 stats = rtl8152_get_stats(netdev);
1436
1437 if (res == -ENODEV) {
1438 netif_device_detach(netdev);
1439 } else {
1440 netif_warn(tp, tx_err, netdev,
1441 "failed tx_urb %d\n", res);
1442 stats->tx_dropped += agg->skb_num;
1443 spin_lock_irqsave(&tp->tx_lock, flags);
1444 list_add_tail(&agg->list, &tp->tx_free);
1445 spin_unlock_irqrestore(&tp->tx_lock, flags);
1446 }
hayeswangebc2ec482013-08-14 20:54:38 +08001447 }
hayeswangb1379d92013-08-16 16:09:37 +08001448 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08001449}
1450
1451static void bottom_half(unsigned long data)
1452{
1453 struct r8152 *tp;
1454
1455 tp = (struct r8152 *)data;
1456
1457 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1458 return;
1459
1460 if (!test_bit(WORK_ENABLE, &tp->flags))
1461 return;
1462
hayeswang7559fb2f2013-08-16 16:09:38 +08001463 /* When link down, the driver would cancel all bulks. */
1464 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001465 if (!netif_carrier_ok(tp->netdev))
1466 return;
1467
1468 rx_bottom(tp);
1469 tx_bottom(tp);
1470}
1471
1472static
1473int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
1474{
1475 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
1476 agg->head, rx_buf_sz,
1477 (usb_complete_t)read_bulk_callback, agg);
1478
1479 return usb_submit_urb(agg->urb, mem_flags);
hayeswangac718b62013-05-02 16:01:25 +00001480}
1481
1482static void rtl8152_tx_timeout(struct net_device *netdev)
1483{
1484 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001485 int i;
1486
Hayes Wang4a8deae2014-01-07 11:18:22 +08001487 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001488 for (i = 0; i < RTL8152_MAX_TX; i++)
1489 usb_unlink_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001490}
1491
1492static void rtl8152_set_rx_mode(struct net_device *netdev)
1493{
1494 struct r8152 *tp = netdev_priv(netdev);
1495
hayeswang40a82912013-08-14 20:54:40 +08001496 if (tp->speed & LINK_STATUS) {
hayeswangac718b62013-05-02 16:01:25 +00001497 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001498 schedule_delayed_work(&tp->schedule, 0);
1499 }
hayeswangac718b62013-05-02 16:01:25 +00001500}
1501
1502static void _rtl8152_set_rx_mode(struct net_device *netdev)
1503{
1504 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08001505 u32 mc_filter[2]; /* Multicast hash filter */
1506 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00001507 u32 ocp_data;
1508
hayeswangac718b62013-05-02 16:01:25 +00001509 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
1510 netif_stop_queue(netdev);
1511 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1512 ocp_data &= ~RCR_ACPT_ALL;
1513 ocp_data |= RCR_AB | RCR_APM;
1514
1515 if (netdev->flags & IFF_PROMISC) {
1516 /* Unconditionally log net taps. */
1517 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
1518 ocp_data |= RCR_AM | RCR_AAP;
1519 mc_filter[1] = mc_filter[0] = 0xffffffff;
1520 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
1521 (netdev->flags & IFF_ALLMULTI)) {
1522 /* Too many to filter perfectly -- accept all multicasts. */
1523 ocp_data |= RCR_AM;
1524 mc_filter[1] = mc_filter[0] = 0xffffffff;
1525 } else {
1526 struct netdev_hw_addr *ha;
1527
1528 mc_filter[1] = mc_filter[0] = 0;
1529 netdev_for_each_mc_addr(ha, netdev) {
1530 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
1531 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1532 ocp_data |= RCR_AM;
1533 }
1534 }
1535
hayeswang31787f52013-07-31 17:21:25 +08001536 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
1537 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00001538
hayeswang31787f52013-07-31 17:21:25 +08001539 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00001540 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1541 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001542}
1543
1544static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
1545 struct net_device *netdev)
1546{
1547 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001548
hayeswangac718b62013-05-02 16:01:25 +00001549 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08001550
hayeswang61598782013-11-20 17:30:55 +08001551 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08001552
hayeswangdd1b1192013-11-20 17:30:56 +08001553 if (list_empty(&tp->tx_free) &&
1554 skb_queue_len(&tp->tx_queue) > tp->tx_qlen)
1555 netif_stop_queue(netdev);
1556
hayeswang61598782013-11-20 17:30:55 +08001557 if (!list_empty(&tp->tx_free))
1558 tasklet_schedule(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00001559
1560 return NETDEV_TX_OK;
1561}
1562
1563static void r8152b_reset_packet_filter(struct r8152 *tp)
1564{
1565 u32 ocp_data;
1566
1567 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
1568 ocp_data &= ~FMC_FCR_MCU_EN;
1569 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1570 ocp_data |= FMC_FCR_MCU_EN;
1571 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1572}
1573
1574static void rtl8152_nic_reset(struct r8152 *tp)
1575{
1576 int i;
1577
1578 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
1579
1580 for (i = 0; i < 1000; i++) {
1581 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
1582 break;
1583 udelay(100);
1584 }
1585}
1586
hayeswangdd1b1192013-11-20 17:30:56 +08001587static void set_tx_qlen(struct r8152 *tp)
1588{
1589 struct net_device *netdev = tp->netdev;
1590
1591 tp->tx_qlen = rx_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + VLAN_HLEN +
1592 sizeof(struct tx_desc));
1593}
1594
hayeswangac718b62013-05-02 16:01:25 +00001595static inline u8 rtl8152_get_speed(struct r8152 *tp)
1596{
1597 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
1598}
1599
hayeswang507605a2014-01-02 11:22:43 +08001600static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001601{
hayeswangebc2ec482013-08-14 20:54:38 +08001602 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00001603 u8 speed;
1604
1605 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08001606 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00001607 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08001608 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001609 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1610 } else {
1611 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08001612 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001613 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1614 }
hayeswang507605a2014-01-02 11:22:43 +08001615}
1616
1617static int rtl_enable(struct r8152 *tp)
1618{
1619 u32 ocp_data;
1620 int i, ret;
hayeswangac718b62013-05-02 16:01:25 +00001621
1622 r8152b_reset_packet_filter(tp);
1623
1624 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
1625 ocp_data |= CR_RE | CR_TE;
1626 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
1627
1628 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1629 ocp_data &= ~RXDY_GATED_EN;
1630 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1631
hayeswangebc2ec482013-08-14 20:54:38 +08001632 INIT_LIST_HEAD(&tp->rx_done);
1633 ret = 0;
1634 for (i = 0; i < RTL8152_MAX_RX; i++) {
1635 INIT_LIST_HEAD(&tp->rx_info[i].list);
1636 ret |= r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
1637 }
hayeswangac718b62013-05-02 16:01:25 +00001638
hayeswangebc2ec482013-08-14 20:54:38 +08001639 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001640}
1641
hayeswang507605a2014-01-02 11:22:43 +08001642static int rtl8152_enable(struct r8152 *tp)
1643{
1644 set_tx_qlen(tp);
1645 rtl_set_eee_plus(tp);
1646
1647 return rtl_enable(tp);
1648}
1649
hayeswang43779f82014-01-02 11:25:10 +08001650static void r8153_set_rx_agg(struct r8152 *tp)
1651{
1652 u8 speed;
1653
1654 speed = rtl8152_get_speed(tp);
1655 if (speed & _1000bps) {
1656 if (tp->udev->speed == USB_SPEED_SUPER) {
1657 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
1658 RX_THR_SUPPER);
1659 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
1660 EARLY_AGG_SUPPER);
1661 } else {
1662 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
1663 RX_THR_HIGH);
1664 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
1665 EARLY_AGG_HIGH);
1666 }
1667 } else {
1668 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_SLOW);
1669 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
1670 EARLY_AGG_SLOW);
1671 }
1672}
1673
1674static int rtl8153_enable(struct r8152 *tp)
1675{
1676 set_tx_qlen(tp);
1677 rtl_set_eee_plus(tp);
1678 r8153_set_rx_agg(tp);
1679
1680 return rtl_enable(tp);
1681}
1682
hayeswangac718b62013-05-02 16:01:25 +00001683static void rtl8152_disable(struct r8152 *tp)
1684{
hayeswangebc2ec482013-08-14 20:54:38 +08001685 struct net_device_stats *stats = rtl8152_get_stats(tp->netdev);
1686 struct sk_buff *skb;
1687 u32 ocp_data;
1688 int i;
hayeswangac718b62013-05-02 16:01:25 +00001689
1690 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1691 ocp_data &= ~RCR_ACPT_ALL;
1692 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1693
hayeswangebc2ec482013-08-14 20:54:38 +08001694 while ((skb = skb_dequeue(&tp->tx_queue))) {
1695 dev_kfree_skb(skb);
1696 stats->tx_dropped++;
1697 }
1698
1699 for (i = 0; i < RTL8152_MAX_TX; i++)
1700 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001701
1702 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1703 ocp_data |= RXDY_GATED_EN;
1704 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1705
1706 for (i = 0; i < 1000; i++) {
1707 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1708 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
1709 break;
1710 mdelay(1);
1711 }
1712
1713 for (i = 0; i < 1000; i++) {
1714 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
1715 break;
1716 mdelay(1);
1717 }
1718
hayeswangebc2ec482013-08-14 20:54:38 +08001719 for (i = 0; i < RTL8152_MAX_RX; i++)
1720 usb_kill_urb(tp->rx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001721
1722 rtl8152_nic_reset(tp);
1723}
1724
1725static void r8152b_exit_oob(struct r8152 *tp)
1726{
1727 u32 ocp_data;
1728 int i;
1729
1730 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1731 ocp_data &= ~RCR_ACPT_ALL;
1732 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1733
1734 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1735 ocp_data |= RXDY_GATED_EN;
1736 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1737
1738 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1739 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
1740
1741 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1742 ocp_data &= ~NOW_IS_OOB;
1743 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
1744
1745 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
1746 ocp_data &= ~MCU_BORW_EN;
1747 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
1748
1749 for (i = 0; i < 1000; i++) {
1750 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1751 if (ocp_data & LINK_LIST_READY)
1752 break;
1753 mdelay(1);
1754 }
1755
1756 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
1757 ocp_data |= RE_INIT_LL;
1758 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
1759
1760 for (i = 0; i < 1000; i++) {
1761 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1762 if (ocp_data & LINK_LIST_READY)
1763 break;
1764 mdelay(1);
1765 }
1766
1767 rtl8152_nic_reset(tp);
1768
1769 /* rx share fifo credit full threshold */
1770 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
1771
1772 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_DEV_STAT);
1773 ocp_data &= STAT_SPEED_MASK;
1774 if (ocp_data == STAT_SPEED_FULL) {
1775 /* rx share fifo credit near full threshold */
1776 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
1777 RXFIFO_THR2_FULL);
1778 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
1779 RXFIFO_THR3_FULL);
1780 } else {
1781 /* rx share fifo credit near full threshold */
1782 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
1783 RXFIFO_THR2_HIGH);
1784 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
1785 RXFIFO_THR3_HIGH);
1786 }
1787
1788 /* TX share fifo free credit full threshold */
1789 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
1790
1791 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08001792 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00001793 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
1794 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
1795
1796 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
1797 ocp_data &= ~CPCR_RX_VLAN;
1798 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
1799
1800 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
1801
1802 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
1803 ocp_data |= TCR0_AUTO_FIFO;
1804 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
1805}
1806
1807static void r8152b_enter_oob(struct r8152 *tp)
1808{
hayeswang45f4a192014-01-06 17:08:41 +08001809 u32 ocp_data;
1810 int i;
hayeswangac718b62013-05-02 16:01:25 +00001811
1812 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1813 ocp_data &= ~NOW_IS_OOB;
1814 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
1815
1816 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
1817 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
1818 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
1819
1820 rtl8152_disable(tp);
1821
1822 for (i = 0; i < 1000; i++) {
1823 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1824 if (ocp_data & LINK_LIST_READY)
1825 break;
1826 mdelay(1);
1827 }
1828
1829 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
1830 ocp_data |= RE_INIT_LL;
1831 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
1832
1833 for (i = 0; i < 1000; i++) {
1834 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1835 if (ocp_data & LINK_LIST_READY)
1836 break;
1837 mdelay(1);
1838 }
1839
1840 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
1841
1842 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
1843 ocp_data |= MAGIC_EN;
1844 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
1845
1846 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
1847 ocp_data |= CPCR_RX_VLAN;
1848 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
1849
1850 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
1851 ocp_data |= ALDPS_PROXY_MODE;
1852 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
1853
1854 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1855 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
1856 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
1857
1858 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5, LAN_WAKE_EN);
1859
1860 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1861 ocp_data &= ~RXDY_GATED_EN;
1862 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1863
1864 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1865 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
1866 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1867}
1868
1869static void r8152b_disable_aldps(struct r8152 *tp)
1870{
1871 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA | DIS_SDSAVE);
1872 msleep(20);
1873}
1874
1875static inline void r8152b_enable_aldps(struct r8152 *tp)
1876{
1877 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
1878 LINKENA | DIS_SDSAVE);
1879}
1880
hayeswang43779f82014-01-02 11:25:10 +08001881static void r8153_hw_phy_cfg(struct r8152 *tp)
1882{
1883 u32 ocp_data;
1884 u16 data;
1885
1886 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
1887 r8152_mdio_write(tp, MII_BMCR, BMCR_ANENABLE);
1888
1889 if (tp->version == RTL_VER_03) {
1890 data = ocp_reg_read(tp, OCP_EEE_CFG);
1891 data &= ~CTAP_SHORT_EN;
1892 ocp_reg_write(tp, OCP_EEE_CFG, data);
1893 }
1894
1895 data = ocp_reg_read(tp, OCP_POWER_CFG);
1896 data |= EEE_CLKDIV_EN;
1897 ocp_reg_write(tp, OCP_POWER_CFG, data);
1898
1899 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
1900 data |= EN_10M_BGOFF;
1901 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
1902 data = ocp_reg_read(tp, OCP_POWER_CFG);
1903 data |= EN_10M_PLLOFF;
1904 ocp_reg_write(tp, OCP_POWER_CFG, data);
1905 data = sram_read(tp, SRAM_IMPEDANCE);
1906 data &= ~RX_DRIVING_MASK;
1907 sram_write(tp, SRAM_IMPEDANCE, data);
1908
1909 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
1910 ocp_data |= PFM_PWM_SWITCH;
1911 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
1912
1913 data = sram_read(tp, SRAM_LPF_CFG);
1914 data |= LPF_AUTO_TUNE;
1915 sram_write(tp, SRAM_LPF_CFG, data);
1916
1917 data = sram_read(tp, SRAM_10M_AMP1);
1918 data |= GDAC_IB_UPALL;
1919 sram_write(tp, SRAM_10M_AMP1, data);
1920 data = sram_read(tp, SRAM_10M_AMP2);
1921 data |= AMP_DN;
1922 sram_write(tp, SRAM_10M_AMP2, data);
1923}
1924
1925static void r8153_u1u2en(struct r8152 *tp, int enable)
1926{
1927 u8 u1u2[8];
1928
1929 if (enable)
1930 memset(u1u2, 0xff, sizeof(u1u2));
1931 else
1932 memset(u1u2, 0x00, sizeof(u1u2));
1933
1934 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
1935}
1936
1937static void r8153_u2p3en(struct r8152 *tp, int enable)
1938{
1939 u32 ocp_data;
1940
1941 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
1942 if (enable)
1943 ocp_data |= U2P3_ENABLE;
1944 else
1945 ocp_data &= ~U2P3_ENABLE;
1946 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
1947}
1948
1949static void r8153_power_cut_en(struct r8152 *tp, int enable)
1950{
1951 u32 ocp_data;
1952
1953 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
1954 if (enable)
1955 ocp_data |= PWR_EN | PHASE2_EN;
1956 else
1957 ocp_data &= ~(PWR_EN | PHASE2_EN);
1958 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
1959
1960 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1961 ocp_data &= ~PCUT_STATUS;
1962 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
1963}
1964
1965static void r8153_teredo_off(struct r8152 *tp)
1966{
1967 u32 ocp_data;
1968
1969 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
1970 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK | OOB_TEREDO_EN);
1971 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
1972
1973 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
1974 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
1975 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
1976}
1977
1978static void r8153_first_init(struct r8152 *tp)
1979{
1980 u32 ocp_data;
1981 int i;
1982
1983 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1984 ocp_data |= RXDY_GATED_EN;
1985 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1986
1987 r8153_teredo_off(tp);
1988
1989 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1990 ocp_data &= ~RCR_ACPT_ALL;
1991 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1992
1993 r8153_hw_phy_cfg(tp);
1994
1995 rtl8152_nic_reset(tp);
1996
1997 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
1998 ocp_data &= ~NOW_IS_OOB;
1999 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2000
2001 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2002 ocp_data &= ~MCU_BORW_EN;
2003 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2004
2005 for (i = 0; i < 1000; i++) {
2006 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2007 if (ocp_data & LINK_LIST_READY)
2008 break;
2009 mdelay(1);
2010 }
2011
2012 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2013 ocp_data |= RE_INIT_LL;
2014 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2015
2016 for (i = 0; i < 1000; i++) {
2017 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2018 if (ocp_data & LINK_LIST_READY)
2019 break;
2020 mdelay(1);
2021 }
2022
2023 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2024 ocp_data &= ~CPCR_RX_VLAN;
2025 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2026
2027 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2028
2029 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2030 ocp_data |= TCR0_AUTO_FIFO;
2031 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2032
2033 rtl8152_nic_reset(tp);
2034
2035 /* rx share fifo credit full threshold */
2036 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2037 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
2038 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
2039 /* TX share fifo free credit full threshold */
2040 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
2041
hayeswang9629e3c2014-01-15 10:42:15 +08002042 /* rx aggregation */
hayeswang43779f82014-01-02 11:25:10 +08002043 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2044 ocp_data &= ~RX_AGG_DISABLE;
2045 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2046}
2047
2048static void r8153_enter_oob(struct r8152 *tp)
2049{
2050 u32 ocp_data;
2051 int i;
2052
2053 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2054 ocp_data &= ~NOW_IS_OOB;
2055 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2056
2057 rtl8152_disable(tp);
2058
2059 for (i = 0; i < 1000; i++) {
2060 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2061 if (ocp_data & LINK_LIST_READY)
2062 break;
2063 mdelay(1);
2064 }
2065
2066 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2067 ocp_data |= RE_INIT_LL;
2068 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2069
2070 for (i = 0; i < 1000; i++) {
2071 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2072 if (ocp_data & LINK_LIST_READY)
2073 break;
2074 mdelay(1);
2075 }
2076
2077 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2078
2079 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2080 ocp_data |= MAGIC_EN;
2081 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2082
2083 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2084 ocp_data &= ~TEREDO_WAKE_MASK;
2085 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2086
2087 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2088 ocp_data |= CPCR_RX_VLAN;
2089 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2090
2091 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2092 ocp_data |= ALDPS_PROXY_MODE;
2093 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2094
2095 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2096 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2097 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2098
2099 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5, LAN_WAKE_EN);
2100
2101 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2102 ocp_data &= ~RXDY_GATED_EN;
2103 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2104
2105 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2106 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2107 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2108}
2109
2110static void r8153_disable_aldps(struct r8152 *tp)
2111{
2112 u16 data;
2113
2114 data = ocp_reg_read(tp, OCP_POWER_CFG);
2115 data &= ~EN_ALDPS;
2116 ocp_reg_write(tp, OCP_POWER_CFG, data);
2117 msleep(20);
2118}
2119
2120static void r8153_enable_aldps(struct r8152 *tp)
2121{
2122 u16 data;
2123
2124 data = ocp_reg_read(tp, OCP_POWER_CFG);
2125 data |= EN_ALDPS;
2126 ocp_reg_write(tp, OCP_POWER_CFG, data);
2127}
2128
hayeswangac718b62013-05-02 16:01:25 +00002129static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
2130{
hayeswang43779f82014-01-02 11:25:10 +08002131 u16 bmcr, anar, gbcr;
hayeswangac718b62013-05-02 16:01:25 +00002132 int ret = 0;
2133
2134 cancel_delayed_work_sync(&tp->schedule);
2135 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2136 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
2137 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08002138 if (tp->mii.supports_gmii) {
2139 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
2140 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
2141 } else {
2142 gbcr = 0;
2143 }
hayeswangac718b62013-05-02 16:01:25 +00002144
2145 if (autoneg == AUTONEG_DISABLE) {
2146 if (speed == SPEED_10) {
2147 bmcr = 0;
2148 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2149 } else if (speed == SPEED_100) {
2150 bmcr = BMCR_SPEED100;
2151 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang43779f82014-01-02 11:25:10 +08002152 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2153 bmcr = BMCR_SPEED1000;
2154 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswangac718b62013-05-02 16:01:25 +00002155 } else {
2156 ret = -EINVAL;
2157 goto out;
2158 }
2159
2160 if (duplex == DUPLEX_FULL)
2161 bmcr |= BMCR_FULLDPLX;
2162 } else {
2163 if (speed == SPEED_10) {
2164 if (duplex == DUPLEX_FULL)
2165 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2166 else
2167 anar |= ADVERTISE_10HALF;
2168 } else if (speed == SPEED_100) {
2169 if (duplex == DUPLEX_FULL) {
2170 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2171 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2172 } else {
2173 anar |= ADVERTISE_10HALF;
2174 anar |= ADVERTISE_100HALF;
2175 }
hayeswang43779f82014-01-02 11:25:10 +08002176 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2177 if (duplex == DUPLEX_FULL) {
2178 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2179 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2180 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
2181 } else {
2182 anar |= ADVERTISE_10HALF;
2183 anar |= ADVERTISE_100HALF;
2184 gbcr |= ADVERTISE_1000HALF;
2185 }
hayeswangac718b62013-05-02 16:01:25 +00002186 } else {
2187 ret = -EINVAL;
2188 goto out;
2189 }
2190
2191 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
2192 }
2193
hayeswang43779f82014-01-02 11:25:10 +08002194 if (tp->mii.supports_gmii)
2195 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
2196
hayeswangac718b62013-05-02 16:01:25 +00002197 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2198 r8152_mdio_write(tp, MII_BMCR, bmcr);
2199
2200out:
hayeswangac718b62013-05-02 16:01:25 +00002201
2202 return ret;
2203}
2204
2205static void rtl8152_down(struct r8152 *tp)
2206{
2207 u32 ocp_data;
2208
2209 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2210 ocp_data &= ~POWER_CUT;
2211 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2212
2213 r8152b_disable_aldps(tp);
2214 r8152b_enter_oob(tp);
2215 r8152b_enable_aldps(tp);
2216}
2217
hayeswang43779f82014-01-02 11:25:10 +08002218static void rtl8153_down(struct r8152 *tp)
2219{
2220 r8153_u1u2en(tp, 0);
2221 r8153_power_cut_en(tp, 0);
2222 r8153_disable_aldps(tp);
2223 r8153_enter_oob(tp);
2224 r8153_enable_aldps(tp);
2225}
2226
hayeswangac718b62013-05-02 16:01:25 +00002227static void set_carrier(struct r8152 *tp)
2228{
2229 struct net_device *netdev = tp->netdev;
2230 u8 speed;
2231
hayeswang40a82912013-08-14 20:54:40 +08002232 clear_bit(RTL8152_LINK_CHG, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00002233 speed = rtl8152_get_speed(tp);
2234
2235 if (speed & LINK_STATUS) {
2236 if (!(tp->speed & LINK_STATUS)) {
hayeswangc81229c2014-01-02 11:22:42 +08002237 tp->rtl_ops.enable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002238 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2239 netif_carrier_on(netdev);
2240 }
2241 } else {
2242 if (tp->speed & LINK_STATUS) {
2243 netif_carrier_off(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002244 tasklet_disable(&tp->tl);
hayeswangc81229c2014-01-02 11:22:42 +08002245 tp->rtl_ops.disable(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002246 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002247 }
2248 }
2249 tp->speed = speed;
2250}
2251
2252static void rtl_work_func_t(struct work_struct *work)
2253{
2254 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
2255
2256 if (!test_bit(WORK_ENABLE, &tp->flags))
2257 goto out1;
2258
2259 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2260 goto out1;
2261
hayeswang40a82912013-08-14 20:54:40 +08002262 if (test_bit(RTL8152_LINK_CHG, &tp->flags))
2263 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00002264
2265 if (test_bit(RTL8152_SET_RX_MODE, &tp->flags))
2266 _rtl8152_set_rx_mode(tp->netdev);
2267
hayeswangac718b62013-05-02 16:01:25 +00002268out1:
2269 return;
2270}
2271
2272static int rtl8152_open(struct net_device *netdev)
2273{
2274 struct r8152 *tp = netdev_priv(netdev);
2275 int res = 0;
2276
hayeswang40a82912013-08-14 20:54:40 +08002277 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
2278 if (res) {
2279 if (res == -ENODEV)
2280 netif_device_detach(tp->netdev);
Hayes Wang4a8deae2014-01-07 11:18:22 +08002281 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
2282 res);
hayeswang40a82912013-08-14 20:54:40 +08002283 return res;
hayeswangac718b62013-05-02 16:01:25 +00002284 }
2285
hayeswang43779f82014-01-02 11:25:10 +08002286 rtl8152_set_speed(tp, AUTONEG_ENABLE,
2287 tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
2288 DUPLEX_FULL);
hayeswang40a82912013-08-14 20:54:40 +08002289 tp->speed = 0;
2290 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002291 netif_start_queue(netdev);
2292 set_bit(WORK_ENABLE, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00002293
2294 return res;
2295}
2296
2297static int rtl8152_close(struct net_device *netdev)
2298{
2299 struct r8152 *tp = netdev_priv(netdev);
2300 int res = 0;
2301
hayeswang40a82912013-08-14 20:54:40 +08002302 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00002303 clear_bit(WORK_ENABLE, &tp->flags);
2304 cancel_delayed_work_sync(&tp->schedule);
2305 netif_stop_queue(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002306 tasklet_disable(&tp->tl);
hayeswangc81229c2014-01-02 11:22:42 +08002307 tp->rtl_ops.disable(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002308 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002309
2310 return res;
2311}
2312
2313static void rtl_clear_bp(struct r8152 *tp)
2314{
2315 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_0, 0);
2316 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_2, 0);
2317 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_4, 0);
2318 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_6, 0);
2319 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_0, 0);
2320 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_2, 0);
2321 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_4, 0);
2322 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_6, 0);
2323 mdelay(3);
2324 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_BA, 0);
2325 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_BA, 0);
2326}
2327
hayeswang43779f82014-01-02 11:25:10 +08002328static void r8153_clear_bp(struct r8152 *tp)
2329{
2330 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
2331 ocp_write_byte(tp, MCU_TYPE_USB, USB_BP_EN, 0);
2332 rtl_clear_bp(tp);
2333}
2334
hayeswangac718b62013-05-02 16:01:25 +00002335static void r8152b_enable_eee(struct r8152 *tp)
2336{
hayeswang45f4a192014-01-06 17:08:41 +08002337 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002338
2339 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2340 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2341 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2342 ocp_reg_write(tp, OCP_EEE_CONFIG1, RG_TXLPI_MSK_HFDUP | RG_MATCLR_EN |
2343 EEE_10_CAP | EEE_NWAY_EN |
2344 TX_QUIET_EN | RX_QUIET_EN |
2345 SDRISETIME | RG_RXLPI_MSK_HFDUP |
2346 SDFALLTIME);
2347 ocp_reg_write(tp, OCP_EEE_CONFIG2, RG_LPIHYS_NUM | RG_DACQUIET_EN |
2348 RG_LDVQUIET_EN | RG_CKRSEL |
2349 RG_EEEPRG_EN);
2350 ocp_reg_write(tp, OCP_EEE_CONFIG3, FST_SNR_EYE_R | RG_LFS_SEL | MSK_PH);
2351 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | DEVICE_ADDR);
2352 ocp_reg_write(tp, OCP_EEE_DATA, EEE_ADDR);
2353 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | DEVICE_ADDR);
2354 ocp_reg_write(tp, OCP_EEE_DATA, EEE_DATA);
2355 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2356}
2357
hayeswang43779f82014-01-02 11:25:10 +08002358static void r8153_enable_eee(struct r8152 *tp)
2359{
2360 u32 ocp_data;
2361 u16 data;
2362
2363 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2364 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2365 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2366 data = ocp_reg_read(tp, OCP_EEE_CFG);
2367 data |= EEE10_EN;
2368 ocp_reg_write(tp, OCP_EEE_CFG, data);
2369 data = ocp_reg_read(tp, OCP_EEE_CFG2);
2370 data |= MY1000_EEE | MY100_EEE;
2371 ocp_reg_write(tp, OCP_EEE_CFG2, data);
2372}
2373
hayeswangac718b62013-05-02 16:01:25 +00002374static void r8152b_enable_fc(struct r8152 *tp)
2375{
2376 u16 anar;
2377
2378 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2379 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
2380 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2381}
2382
2383static void r8152b_hw_phy_cfg(struct r8152 *tp)
2384{
2385 r8152_mdio_write(tp, MII_BMCR, BMCR_ANENABLE);
2386 r8152b_disable_aldps(tp);
2387}
2388
2389static void r8152b_init(struct r8152 *tp)
2390{
hayeswangebc2ec482013-08-14 20:54:38 +08002391 u32 ocp_data;
2392 int i;
hayeswangac718b62013-05-02 16:01:25 +00002393
2394 rtl_clear_bp(tp);
2395
2396 if (tp->version == RTL_VER_01) {
2397 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
2398 ocp_data &= ~LED_MODE_MASK;
2399 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
2400 }
2401
2402 r8152b_hw_phy_cfg(tp);
2403
2404 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2405 ocp_data &= ~POWER_CUT;
2406 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2407
2408 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
hayeswang8e1f51b2014-01-02 11:22:41 +08002409 ocp_data &= ~RESUME_INDICATE;
hayeswangac718b62013-05-02 16:01:25 +00002410 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
2411
2412 r8152b_exit_oob(tp);
2413
2414 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
2415 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
2416 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
2417 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
2418 ocp_data &= ~MCU_CLK_RATIO_MASK;
2419 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
2420 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
2421 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
2422 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
2423 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
2424
2425 r8152b_enable_eee(tp);
2426 r8152b_enable_aldps(tp);
2427 r8152b_enable_fc(tp);
2428
2429 r8152_mdio_write(tp, MII_BMCR, BMCR_RESET | BMCR_ANENABLE |
2430 BMCR_ANRESTART);
2431 for (i = 0; i < 100; i++) {
2432 udelay(100);
2433 if (!(r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET))
2434 break;
2435 }
2436
hayeswangebc2ec482013-08-14 20:54:38 +08002437 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00002438 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswangebc2ec482013-08-14 20:54:38 +08002439 ocp_data &= ~RX_AGG_DISABLE;
hayeswangac718b62013-05-02 16:01:25 +00002440 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2441}
2442
hayeswang43779f82014-01-02 11:25:10 +08002443static void r8153_init(struct r8152 *tp)
2444{
2445 u32 ocp_data;
2446 int i;
2447
2448 r8153_u1u2en(tp, 0);
2449
2450 for (i = 0; i < 500; i++) {
2451 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
2452 AUTOLOAD_DONE)
2453 break;
2454 msleep(20);
2455 }
2456
2457 for (i = 0; i < 500; i++) {
2458 ocp_data = ocp_reg_read(tp, OCP_PHY_STATUS) & PHY_STAT_MASK;
2459 if (ocp_data == PHY_STAT_LAN_ON || ocp_data == PHY_STAT_PWRDN)
2460 break;
2461 msleep(20);
2462 }
2463
2464 r8153_u2p3en(tp, 0);
2465
2466 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
2467 ocp_data &= ~TIMER11_EN;
2468 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
2469
2470 r8153_clear_bp(tp);
2471
2472 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
2473 ocp_data &= ~LED_MODE_MASK;
2474 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
2475
2476 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL);
2477 ocp_data &= ~LPM_TIMER_MASK;
2478 if (tp->udev->speed == USB_SPEED_SUPER)
2479 ocp_data |= LPM_TIMER_500US;
2480 else
2481 ocp_data |= LPM_TIMER_500MS;
2482 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
2483
2484 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
2485 ocp_data &= ~SEN_VAL_MASK;
2486 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
2487 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
2488
2489 r8153_power_cut_en(tp, 0);
2490 r8153_u1u2en(tp, 1);
2491
2492 r8153_first_init(tp);
2493
2494 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ALDPS_SPDWN_RATIO);
2495 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, EEE_SPDWN_RATIO);
2496 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
2497 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
2498 U1U2_SPDWN_EN | L1_SPDWN_EN);
2499 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
2500 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
2501 TP100_SPDWN_EN | TP500_SPDWN_EN | TP1000_SPDWN_EN |
2502 EEE_SPDWN_EN);
2503
2504 r8153_enable_eee(tp);
2505 r8153_enable_aldps(tp);
2506 r8152b_enable_fc(tp);
2507
2508 r8152_mdio_write(tp, MII_BMCR, BMCR_RESET | BMCR_ANENABLE |
2509 BMCR_ANRESTART);
2510}
2511
hayeswangac718b62013-05-02 16:01:25 +00002512static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
2513{
2514 struct r8152 *tp = usb_get_intfdata(intf);
2515
2516 netif_device_detach(tp->netdev);
2517
2518 if (netif_running(tp->netdev)) {
2519 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002520 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00002521 cancel_delayed_work_sync(&tp->schedule);
hayeswangebc2ec482013-08-14 20:54:38 +08002522 tasklet_disable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002523 }
2524
hayeswangc81229c2014-01-02 11:22:42 +08002525 tp->rtl_ops.down(tp);
hayeswangac718b62013-05-02 16:01:25 +00002526
2527 return 0;
2528}
2529
2530static int rtl8152_resume(struct usb_interface *intf)
2531{
2532 struct r8152 *tp = usb_get_intfdata(intf);
2533
hayeswangc81229c2014-01-02 11:22:42 +08002534 tp->rtl_ops.init(tp);
hayeswangac718b62013-05-02 16:01:25 +00002535 netif_device_attach(tp->netdev);
2536 if (netif_running(tp->netdev)) {
hayeswang43779f82014-01-02 11:25:10 +08002537 rtl8152_set_speed(tp, AUTONEG_ENABLE,
2538 tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
2539 DUPLEX_FULL);
hayeswang40a82912013-08-14 20:54:40 +08002540 tp->speed = 0;
2541 netif_carrier_off(tp->netdev);
hayeswangac718b62013-05-02 16:01:25 +00002542 set_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002543 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswangebc2ec482013-08-14 20:54:38 +08002544 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002545 }
2546
2547 return 0;
2548}
2549
2550static void rtl8152_get_drvinfo(struct net_device *netdev,
2551 struct ethtool_drvinfo *info)
2552{
2553 struct r8152 *tp = netdev_priv(netdev);
2554
2555 strncpy(info->driver, MODULENAME, ETHTOOL_BUSINFO_LEN);
2556 strncpy(info->version, DRIVER_VERSION, ETHTOOL_BUSINFO_LEN);
2557 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
2558}
2559
2560static
2561int rtl8152_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
2562{
2563 struct r8152 *tp = netdev_priv(netdev);
2564
2565 if (!tp->mii.mdio_read)
2566 return -EOPNOTSUPP;
2567
2568 return mii_ethtool_gset(&tp->mii, cmd);
2569}
2570
2571static int rtl8152_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2572{
2573 struct r8152 *tp = netdev_priv(dev);
2574
2575 return rtl8152_set_speed(tp, cmd->autoneg, cmd->speed, cmd->duplex);
2576}
2577
2578static struct ethtool_ops ops = {
2579 .get_drvinfo = rtl8152_get_drvinfo,
2580 .get_settings = rtl8152_get_settings,
2581 .set_settings = rtl8152_set_settings,
2582 .get_link = ethtool_op_get_link,
2583};
2584
2585static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
2586{
2587 struct r8152 *tp = netdev_priv(netdev);
2588 struct mii_ioctl_data *data = if_mii(rq);
2589 int res = 0;
2590
2591 switch (cmd) {
2592 case SIOCGMIIPHY:
2593 data->phy_id = R8152_PHY_ID; /* Internal PHY */
2594 break;
2595
2596 case SIOCGMIIREG:
2597 data->val_out = r8152_mdio_read(tp, data->reg_num);
2598 break;
2599
2600 case SIOCSMIIREG:
2601 if (!capable(CAP_NET_ADMIN)) {
2602 res = -EPERM;
2603 break;
2604 }
2605 r8152_mdio_write(tp, data->reg_num, data->val_in);
2606 break;
2607
2608 default:
2609 res = -EOPNOTSUPP;
2610 }
2611
2612 return res;
2613}
2614
2615static const struct net_device_ops rtl8152_netdev_ops = {
2616 .ndo_open = rtl8152_open,
2617 .ndo_stop = rtl8152_close,
2618 .ndo_do_ioctl = rtl8152_ioctl,
2619 .ndo_start_xmit = rtl8152_start_xmit,
2620 .ndo_tx_timeout = rtl8152_tx_timeout,
2621 .ndo_set_rx_mode = rtl8152_set_rx_mode,
2622 .ndo_set_mac_address = rtl8152_set_mac_address,
2623
2624 .ndo_change_mtu = eth_change_mtu,
2625 .ndo_validate_addr = eth_validate_addr,
2626};
2627
2628static void r8152b_get_version(struct r8152 *tp)
2629{
2630 u32 ocp_data;
2631 u16 version;
2632
2633 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
2634 version = (u16)(ocp_data & VERSION_MASK);
2635
2636 switch (version) {
2637 case 0x4c00:
2638 tp->version = RTL_VER_01;
2639 break;
2640 case 0x4c10:
2641 tp->version = RTL_VER_02;
2642 break;
hayeswang43779f82014-01-02 11:25:10 +08002643 case 0x5c00:
2644 tp->version = RTL_VER_03;
2645 tp->mii.supports_gmii = 1;
2646 break;
2647 case 0x5c10:
2648 tp->version = RTL_VER_04;
2649 tp->mii.supports_gmii = 1;
2650 break;
2651 case 0x5c20:
2652 tp->version = RTL_VER_05;
2653 tp->mii.supports_gmii = 1;
2654 break;
hayeswangac718b62013-05-02 16:01:25 +00002655 default:
2656 netif_info(tp, probe, tp->netdev,
2657 "Unknown version 0x%04x\n", version);
2658 break;
2659 }
2660}
2661
hayeswange3fe0b12014-01-02 11:22:39 +08002662static void rtl8152_unload(struct r8152 *tp)
2663{
2664 u32 ocp_data;
2665
2666 if (tp->version != RTL_VER_01) {
2667 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2668 ocp_data |= POWER_CUT;
2669 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2670 }
2671
2672 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
hayeswang8e1f51b2014-01-02 11:22:41 +08002673 ocp_data &= ~RESUME_INDICATE;
hayeswange3fe0b12014-01-02 11:22:39 +08002674 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
2675}
2676
hayeswang43779f82014-01-02 11:25:10 +08002677static void rtl8153_unload(struct r8152 *tp)
2678{
2679 r8153_power_cut_en(tp, 1);
2680}
2681
hayeswang31ca1de2014-01-06 17:08:43 +08002682static int rtl_ops_init(struct r8152 *tp, const struct usb_device_id *id)
hayeswangc81229c2014-01-02 11:22:42 +08002683{
2684 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang31ca1de2014-01-06 17:08:43 +08002685 int ret = -ENODEV;
hayeswangc81229c2014-01-02 11:22:42 +08002686
2687 switch (id->idVendor) {
2688 case VENDOR_ID_REALTEK:
2689 switch (id->idProduct) {
2690 case PRODUCT_ID_RTL8152:
2691 ops->init = r8152b_init;
2692 ops->enable = rtl8152_enable;
2693 ops->disable = rtl8152_disable;
2694 ops->down = rtl8152_down;
2695 ops->unload = rtl8152_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08002696 ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08002697 break;
hayeswang43779f82014-01-02 11:25:10 +08002698 case PRODUCT_ID_RTL8153:
2699 ops->init = r8153_init;
2700 ops->enable = rtl8153_enable;
2701 ops->disable = rtl8152_disable;
2702 ops->down = rtl8153_down;
2703 ops->unload = rtl8153_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08002704 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08002705 break;
2706 default:
hayeswang43779f82014-01-02 11:25:10 +08002707 break;
2708 }
2709 break;
2710
2711 case VENDOR_ID_SAMSUNG:
2712 switch (id->idProduct) {
2713 case PRODUCT_ID_SAMSUNG:
2714 ops->init = r8153_init;
2715 ops->enable = rtl8153_enable;
2716 ops->disable = rtl8152_disable;
2717 ops->down = rtl8153_down;
2718 ops->unload = rtl8153_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08002719 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08002720 break;
hayeswangc81229c2014-01-02 11:22:42 +08002721 default:
hayeswangc81229c2014-01-02 11:22:42 +08002722 break;
2723 }
2724 break;
2725
2726 default:
hayeswangc81229c2014-01-02 11:22:42 +08002727 break;
2728 }
2729
hayeswang31ca1de2014-01-06 17:08:43 +08002730 if (ret)
2731 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
2732
hayeswangc81229c2014-01-02 11:22:42 +08002733 return ret;
2734}
2735
hayeswangac718b62013-05-02 16:01:25 +00002736static int rtl8152_probe(struct usb_interface *intf,
2737 const struct usb_device_id *id)
2738{
2739 struct usb_device *udev = interface_to_usbdev(intf);
2740 struct r8152 *tp;
2741 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08002742 int ret;
hayeswangac718b62013-05-02 16:01:25 +00002743
hayeswangac718b62013-05-02 16:01:25 +00002744 netdev = alloc_etherdev(sizeof(struct r8152));
2745 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08002746 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00002747 return -ENOMEM;
2748 }
2749
hayeswangebc2ec482013-08-14 20:54:38 +08002750 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00002751 tp = netdev_priv(netdev);
2752 tp->msg_enable = 0x7FFF;
2753
hayeswange3ad4122014-01-06 17:08:42 +08002754 tp->udev = udev;
2755 tp->netdev = netdev;
2756 tp->intf = intf;
2757
hayeswang31ca1de2014-01-06 17:08:43 +08002758 ret = rtl_ops_init(tp, id);
2759 if (ret)
2760 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08002761
hayeswangebc2ec482013-08-14 20:54:38 +08002762 tasklet_init(&tp->tl, bottom_half, (unsigned long)tp);
hayeswangac718b62013-05-02 16:01:25 +00002763 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
2764
hayeswangac718b62013-05-02 16:01:25 +00002765 netdev->netdev_ops = &rtl8152_netdev_ops;
2766 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08002767
2768 netdev->features |= NETIF_F_IP_CSUM;
2769 netdev->hw_features = NETIF_F_IP_CSUM;
hayeswangac718b62013-05-02 16:01:25 +00002770 SET_ETHTOOL_OPS(netdev, &ops);
hayeswangac718b62013-05-02 16:01:25 +00002771
2772 tp->mii.dev = netdev;
2773 tp->mii.mdio_read = read_mii_word;
2774 tp->mii.mdio_write = write_mii_word;
2775 tp->mii.phy_id_mask = 0x3f;
2776 tp->mii.reg_num_mask = 0x1f;
2777 tp->mii.phy_id = R8152_PHY_ID;
2778 tp->mii.supports_gmii = 0;
2779
2780 r8152b_get_version(tp);
hayeswangc81229c2014-01-02 11:22:42 +08002781 tp->rtl_ops.init(tp);
hayeswangac718b62013-05-02 16:01:25 +00002782 set_ethernet_addr(tp);
2783
hayeswangebc2ec482013-08-14 20:54:38 +08002784 ret = alloc_all_mem(tp);
2785 if (ret)
hayeswangac718b62013-05-02 16:01:25 +00002786 goto out;
hayeswangac718b62013-05-02 16:01:25 +00002787
2788 usb_set_intfdata(intf, tp);
hayeswangac718b62013-05-02 16:01:25 +00002789
hayeswangebc2ec482013-08-14 20:54:38 +08002790 ret = register_netdev(netdev);
2791 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08002792 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08002793 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00002794 }
2795
Hayes Wang4a8deae2014-01-07 11:18:22 +08002796 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00002797
2798 return 0;
2799
hayeswangac718b62013-05-02 16:01:25 +00002800out1:
hayeswangebc2ec482013-08-14 20:54:38 +08002801 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00002802out:
2803 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002804 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002805}
2806
hayeswangac718b62013-05-02 16:01:25 +00002807static void rtl8152_disconnect(struct usb_interface *intf)
2808{
2809 struct r8152 *tp = usb_get_intfdata(intf);
2810
2811 usb_set_intfdata(intf, NULL);
2812 if (tp) {
2813 set_bit(RTL8152_UNPLUG, &tp->flags);
2814 tasklet_kill(&tp->tl);
2815 unregister_netdev(tp->netdev);
hayeswangc81229c2014-01-02 11:22:42 +08002816 tp->rtl_ops.unload(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002817 free_all_mem(tp);
hayeswangac718b62013-05-02 16:01:25 +00002818 free_netdev(tp->netdev);
2819 }
2820}
2821
2822/* table of devices that work with this driver */
2823static struct usb_device_id rtl8152_table[] = {
hayeswangc7de7de2014-01-15 10:42:16 +08002824 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8152)},
2825 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8153)},
2826 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, PRODUCT_ID_SAMSUNG)},
hayeswangac718b62013-05-02 16:01:25 +00002827 {}
2828};
2829
2830MODULE_DEVICE_TABLE(usb, rtl8152_table);
2831
2832static struct usb_driver rtl8152_driver = {
2833 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08002834 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00002835 .probe = rtl8152_probe,
2836 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00002837 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08002838 .resume = rtl8152_resume,
2839 .reset_resume = rtl8152_resume,
hayeswangac718b62013-05-02 16:01:25 +00002840};
2841
Sachin Kamatb4236daa2013-05-16 17:48:08 +00002842module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00002843
2844MODULE_AUTHOR(DRIVER_AUTHOR);
2845MODULE_DESCRIPTION(DRIVER_DESC);
2846MODULE_LICENSE("GPL");