blob: 87f45b926c78d50bd820bfab0fe874f966b16425 [file] [log] [blame]
Shawn Guoa1f1c7e2011-09-06 15:08:40 +08001/*
Anson Huangdf595742014-01-17 11:39:05 +08002 * Copyright 2011-2014 Freescale Semiconductor, Inc.
Shawn Guoa1f1c7e2011-09-06 15:08:40 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo9e8147b2013-09-25 23:09:36 +080013#include <linux/delay.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080014#include <linux/init.h>
15#include <linux/io.h>
Shawn Guod48866f2013-10-16 19:52:00 +080016#include <linux/irq.h>
Anson Huangdf595742014-01-17 11:39:05 +080017#include <linux/genalloc.h>
Shawn Guod48866f2013-10-16 19:52:00 +080018#include <linux/mfd/syscon.h>
19#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080020#include <linux/of.h>
Shawn Guo9e8147b2013-09-25 23:09:36 +080021#include <linux/of_address.h>
Anson Huangdf595742014-01-17 11:39:05 +080022#include <linux/of_platform.h>
Shawn Guod48866f2013-10-16 19:52:00 +080023#include <linux/regmap.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080024#include <linux/suspend.h>
25#include <asm/cacheflush.h>
Anson Huangdf595742014-01-17 11:39:05 +080026#include <asm/fncpy.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080027#include <asm/proc-fns.h>
28#include <asm/suspend.h>
Anson Huangdf595742014-01-17 11:39:05 +080029#include <asm/tlb.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080030
Shawn Guoe3372472012-09-13 21:01:00 +080031#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080032#include "hardware.h"
Shawn Guoe3372472012-09-13 21:01:00 +080033
Shawn Guo9e8147b2013-09-25 23:09:36 +080034#define CCR 0x0
35#define BM_CCR_WB_COUNT (0x7 << 16)
36#define BM_CCR_RBC_BYPASS_COUNT (0x3f << 21)
37#define BM_CCR_RBC_EN (0x1 << 27)
38
39#define CLPCR 0x54
40#define BP_CLPCR_LPM 0
41#define BM_CLPCR_LPM (0x3 << 0)
42#define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
43#define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
44#define BM_CLPCR_SBYOS (0x1 << 6)
45#define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
46#define BM_CLPCR_VSTBY (0x1 << 8)
47#define BP_CLPCR_STBY_COUNT 9
48#define BM_CLPCR_STBY_COUNT (0x3 << 9)
49#define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
50#define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
51#define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
52#define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
53#define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
54#define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
55#define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
56#define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
57#define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
58#define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
59#define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
60
61#define CGPR 0x64
Fabio Estevamfa6be652014-01-07 08:00:40 -020062#define BM_CGPR_INT_MEM_CLK_LPM (0x1 << 17)
Shawn Guo9e8147b2013-09-25 23:09:36 +080063
Anson Huangdf595742014-01-17 11:39:05 +080064#define MX6Q_SUSPEND_OCRAM_SIZE 0x1000
65#define MX6_MAX_MMDC_IO_NUM 33
66
Shawn Guo9e8147b2013-09-25 23:09:36 +080067static void __iomem *ccm_base;
Anson Huangdf595742014-01-17 11:39:05 +080068static void __iomem *suspend_ocram_base;
69static void (*imx6_suspend_in_ocram_fn)(void __iomem *ocram_vbase);
70
71/*
72 * suspend ocram space layout:
73 * ======================== high address ======================
74 * .
75 * .
76 * .
77 * ^
78 * ^
79 * ^
80 * imx6_suspend code
81 * PM_INFO structure(imx6_cpu_pm_info)
82 * ======================== low address =======================
83 */
84
85struct imx6_pm_base {
86 phys_addr_t pbase;
87 void __iomem *vbase;
88};
89
90struct imx6_pm_socdata {
Anson Huangec336b22014-09-17 11:11:45 +080091 u32 ddr_type;
Anson Huangdf595742014-01-17 11:39:05 +080092 const char *mmdc_compat;
93 const char *src_compat;
94 const char *iomuxc_compat;
95 const char *gpc_compat;
Anson Huangee4a5f82015-08-05 01:48:37 +080096 const char *pl310_compat;
Anson Huangdf595742014-01-17 11:39:05 +080097 const u32 mmdc_io_num;
98 const u32 *mmdc_io_offset;
99};
100
101static const u32 imx6q_mmdc_io_offset[] __initconst = {
102 0x5ac, 0x5b4, 0x528, 0x520, /* DQM0 ~ DQM3 */
103 0x514, 0x510, 0x5bc, 0x5c4, /* DQM4 ~ DQM7 */
104 0x56c, 0x578, 0x588, 0x594, /* CAS, RAS, SDCLK_0, SDCLK_1 */
105 0x5a8, 0x5b0, 0x524, 0x51c, /* SDQS0 ~ SDQS3 */
106 0x518, 0x50c, 0x5b8, 0x5c0, /* SDQS4 ~ SDQS7 */
107 0x784, 0x788, 0x794, 0x79c, /* GPR_B0DS ~ GPR_B3DS */
108 0x7a0, 0x7a4, 0x7a8, 0x748, /* GPR_B4DS ~ GPR_B7DS */
109 0x59c, 0x5a0, 0x750, 0x774, /* SODT0, SODT1, MODE_CTL, MODE */
110 0x74c, /* GPR_ADDS */
111};
112
Anson Huangda9e9262014-01-17 11:39:06 +0800113static const u32 imx6dl_mmdc_io_offset[] __initconst = {
114 0x470, 0x474, 0x478, 0x47c, /* DQM0 ~ DQM3 */
115 0x480, 0x484, 0x488, 0x48c, /* DQM4 ~ DQM7 */
116 0x464, 0x490, 0x4ac, 0x4b0, /* CAS, RAS, SDCLK_0, SDCLK_1 */
117 0x4bc, 0x4c0, 0x4c4, 0x4c8, /* DRAM_SDQS0 ~ DRAM_SDQS3 */
118 0x4cc, 0x4d0, 0x4d4, 0x4d8, /* DRAM_SDQS4 ~ DRAM_SDQS7 */
119 0x764, 0x770, 0x778, 0x77c, /* GPR_B0DS ~ GPR_B3DS */
120 0x780, 0x784, 0x78c, 0x748, /* GPR_B4DS ~ GPR_B7DS */
121 0x4b4, 0x4b8, 0x750, 0x760, /* SODT0, SODT1, MODE_CTL, MODE */
122 0x74c, /* GPR_ADDS */
123};
124
Anson Huang64b08682014-01-17 11:39:07 +0800125static const u32 imx6sl_mmdc_io_offset[] __initconst = {
126 0x30c, 0x310, 0x314, 0x318, /* DQM0 ~ DQM3 */
127 0x5c4, 0x5cc, 0x5d4, 0x5d8, /* GPR_B0DS ~ GPR_B3DS */
128 0x300, 0x31c, 0x338, 0x5ac, /* CAS, RAS, SDCLK_0, GPR_ADDS */
129 0x33c, 0x340, 0x5b0, 0x5c0, /* SODT0, SODT1, MODE_CTL, MODE */
130 0x330, 0x334, 0x320, /* SDCKE0, SDCKE1, RESET */
131};
132
Anson Huang22021942018-05-31 10:06:09 +0800133static const u32 imx6sll_mmdc_io_offset[] __initconst = {
134 0x294, 0x298, 0x29c, 0x2a0, /* DQM0 ~ DQM3 */
135 0x544, 0x54c, 0x554, 0x558, /* GPR_B0DS ~ GPR_B3DS */
136 0x530, 0x540, 0x2ac, 0x52c, /* MODE_CTL, MODE, SDCLK_0, GPR_ADDDS */
137 0x2a4, 0x2a8, /* SDCKE0, SDCKE1*/
138};
139
Anson Huangff843d62014-06-20 13:20:54 +0800140static const u32 imx6sx_mmdc_io_offset[] __initconst = {
141 0x2ec, 0x2f0, 0x2f4, 0x2f8, /* DQM0 ~ DQM3 */
142 0x60c, 0x610, 0x61c, 0x620, /* GPR_B0DS ~ GPR_B3DS */
143 0x300, 0x2fc, 0x32c, 0x5f4, /* CAS, RAS, SDCLK_0, GPR_ADDS */
144 0x310, 0x314, 0x5f8, 0x608, /* SODT0, SODT1, MODE_CTL, MODE */
145 0x330, 0x334, 0x338, 0x33c, /* SDQS0 ~ SDQS3 */
146};
147
Anson Huangee4a5f82015-08-05 01:48:37 +0800148static const u32 imx6ul_mmdc_io_offset[] __initconst = {
149 0x244, 0x248, 0x24c, 0x250, /* DQM0, DQM1, RAS, CAS */
150 0x27c, 0x498, 0x4a4, 0x490, /* SDCLK0, GPR_B0DS-B1DS, GPR_ADDS */
151 0x280, 0x284, 0x260, 0x264, /* SDQS0~1, SODT0, SODT1 */
152 0x494, 0x4b0, /* MODE_CTL, MODE, */
153};
154
Anson Huangdf595742014-01-17 11:39:05 +0800155static const struct imx6_pm_socdata imx6q_pm_data __initconst = {
Anson Huangdf595742014-01-17 11:39:05 +0800156 .mmdc_compat = "fsl,imx6q-mmdc",
157 .src_compat = "fsl,imx6q-src",
158 .iomuxc_compat = "fsl,imx6q-iomuxc",
159 .gpc_compat = "fsl,imx6q-gpc",
Anson Huangee4a5f82015-08-05 01:48:37 +0800160 .pl310_compat = "arm,pl310-cache",
Anson Huangdf595742014-01-17 11:39:05 +0800161 .mmdc_io_num = ARRAY_SIZE(imx6q_mmdc_io_offset),
162 .mmdc_io_offset = imx6q_mmdc_io_offset,
163};
164
Anson Huangda9e9262014-01-17 11:39:06 +0800165static const struct imx6_pm_socdata imx6dl_pm_data __initconst = {
Anson Huangda9e9262014-01-17 11:39:06 +0800166 .mmdc_compat = "fsl,imx6q-mmdc",
167 .src_compat = "fsl,imx6q-src",
168 .iomuxc_compat = "fsl,imx6dl-iomuxc",
169 .gpc_compat = "fsl,imx6q-gpc",
Anson Huangee4a5f82015-08-05 01:48:37 +0800170 .pl310_compat = "arm,pl310-cache",
Anson Huangda9e9262014-01-17 11:39:06 +0800171 .mmdc_io_num = ARRAY_SIZE(imx6dl_mmdc_io_offset),
172 .mmdc_io_offset = imx6dl_mmdc_io_offset,
173};
174
Anson Huang64b08682014-01-17 11:39:07 +0800175static const struct imx6_pm_socdata imx6sl_pm_data __initconst = {
Anson Huang64b08682014-01-17 11:39:07 +0800176 .mmdc_compat = "fsl,imx6sl-mmdc",
177 .src_compat = "fsl,imx6sl-src",
178 .iomuxc_compat = "fsl,imx6sl-iomuxc",
179 .gpc_compat = "fsl,imx6sl-gpc",
Anson Huangee4a5f82015-08-05 01:48:37 +0800180 .pl310_compat = "arm,pl310-cache",
Anson Huang64b08682014-01-17 11:39:07 +0800181 .mmdc_io_num = ARRAY_SIZE(imx6sl_mmdc_io_offset),
182 .mmdc_io_offset = imx6sl_mmdc_io_offset,
183};
184
Anson Huang22021942018-05-31 10:06:09 +0800185static const struct imx6_pm_socdata imx6sll_pm_data __initconst = {
186 .mmdc_compat = "fsl,imx6sll-mmdc",
187 .src_compat = "fsl,imx6sll-src",
188 .iomuxc_compat = "fsl,imx6sll-iomuxc",
189 .gpc_compat = "fsl,imx6sll-gpc",
190 .pl310_compat = "arm,pl310-cache",
191 .mmdc_io_num = ARRAY_SIZE(imx6sll_mmdc_io_offset),
192 .mmdc_io_offset = imx6sll_mmdc_io_offset,
193};
194
Anson Huangff843d62014-06-20 13:20:54 +0800195static const struct imx6_pm_socdata imx6sx_pm_data __initconst = {
Anson Huangff843d62014-06-20 13:20:54 +0800196 .mmdc_compat = "fsl,imx6sx-mmdc",
197 .src_compat = "fsl,imx6sx-src",
198 .iomuxc_compat = "fsl,imx6sx-iomuxc",
199 .gpc_compat = "fsl,imx6sx-gpc",
Anson Huangee4a5f82015-08-05 01:48:37 +0800200 .pl310_compat = "arm,pl310-cache",
Anson Huangff843d62014-06-20 13:20:54 +0800201 .mmdc_io_num = ARRAY_SIZE(imx6sx_mmdc_io_offset),
202 .mmdc_io_offset = imx6sx_mmdc_io_offset,
203};
204
Anson Huangee4a5f82015-08-05 01:48:37 +0800205static const struct imx6_pm_socdata imx6ul_pm_data __initconst = {
206 .mmdc_compat = "fsl,imx6ul-mmdc",
207 .src_compat = "fsl,imx6ul-src",
208 .iomuxc_compat = "fsl,imx6ul-iomuxc",
209 .gpc_compat = "fsl,imx6ul-gpc",
210 .pl310_compat = NULL,
211 .mmdc_io_num = ARRAY_SIZE(imx6ul_mmdc_io_offset),
212 .mmdc_io_offset = imx6ul_mmdc_io_offset,
213};
214
Anson Huangdf595742014-01-17 11:39:05 +0800215/*
216 * This structure is for passing necessary data for low level ocram
217 * suspend code(arch/arm/mach-imx/suspend-imx6.S), if this struct
218 * definition is changed, the offset definition in
219 * arch/arm/mach-imx/suspend-imx6.S must be also changed accordingly,
220 * otherwise, the suspend to ocram function will be broken!
221 */
222struct imx6_cpu_pm_info {
223 phys_addr_t pbase; /* The physical address of pm_info. */
224 phys_addr_t resume_addr; /* The physical resume address for asm code */
Anson Huangec336b22014-09-17 11:11:45 +0800225 u32 ddr_type;
Anson Huangdf595742014-01-17 11:39:05 +0800226 u32 pm_info_size; /* Size of pm_info. */
227 struct imx6_pm_base mmdc_base;
228 struct imx6_pm_base src_base;
229 struct imx6_pm_base iomuxc_base;
230 struct imx6_pm_base ccm_base;
231 struct imx6_pm_base gpc_base;
232 struct imx6_pm_base l2_base;
233 u32 mmdc_io_num; /* Number of MMDC IOs which need saved/restored. */
234 u32 mmdc_io_val[MX6_MAX_MMDC_IO_NUM][2]; /* To save offset and value */
235} __aligned(8);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800236
Anson Huang8765caa2016-08-29 21:49:56 +0800237void imx6_set_int_mem_clk_lpm(bool enable)
Shawn Guo9e8147b2013-09-25 23:09:36 +0800238{
239 u32 val = readl_relaxed(ccm_base + CGPR);
240
Anson Huangdfea9532014-06-23 16:42:43 +0800241 val &= ~BM_CGPR_INT_MEM_CLK_LPM;
242 if (enable)
243 val |= BM_CGPR_INT_MEM_CLK_LPM;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800244 writel_relaxed(val, ccm_base + CGPR);
245}
246
Anson Huang05136f02014-12-17 12:24:12 +0800247void imx6_enable_rbc(bool enable)
Shawn Guo9e8147b2013-09-25 23:09:36 +0800248{
249 u32 val;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800250
Shawn Guo9e8147b2013-09-25 23:09:36 +0800251 /*
252 * need to mask all interrupts in GPC before
253 * operating RBC configurations
254 */
255 imx_gpc_mask_all();
256
257 /* configure RBC enable bit */
258 val = readl_relaxed(ccm_base + CCR);
259 val &= ~BM_CCR_RBC_EN;
260 val |= enable ? BM_CCR_RBC_EN : 0;
261 writel_relaxed(val, ccm_base + CCR);
262
263 /* configure RBC count */
264 val = readl_relaxed(ccm_base + CCR);
265 val &= ~BM_CCR_RBC_BYPASS_COUNT;
266 val |= enable ? BM_CCR_RBC_BYPASS_COUNT : 0;
267 writel(val, ccm_base + CCR);
268
269 /*
270 * need to delay at least 2 cycles of CKIL(32K)
271 * due to hardware design requirement, which is
272 * ~61us, here we use 65us for safe
273 */
274 udelay(65);
275
276 /* restore GPC interrupt mask settings */
277 imx_gpc_restore_all();
Shawn Guo9e8147b2013-09-25 23:09:36 +0800278}
279
280static void imx6q_enable_wb(bool enable)
281{
282 u32 val;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800283
284 /* configure well bias enable bit */
285 val = readl_relaxed(ccm_base + CLPCR);
286 val &= ~BM_CLPCR_WB_PER_AT_LPM;
287 val |= enable ? BM_CLPCR_WB_PER_AT_LPM : 0;
288 writel_relaxed(val, ccm_base + CLPCR);
289
290 /* configure well bias count */
291 val = readl_relaxed(ccm_base + CCR);
292 val &= ~BM_CCR_WB_COUNT;
293 val |= enable ? BM_CCR_WB_COUNT : 0;
294 writel_relaxed(val, ccm_base + CCR);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800295}
296
Shawn Guo8fb76a02015-04-25 22:59:19 +0800297int imx6_set_lpm(enum mxc_cpu_pwr_mode mode)
Shawn Guo9e8147b2013-09-25 23:09:36 +0800298{
299 u32 val = readl_relaxed(ccm_base + CLPCR);
300
301 val &= ~BM_CLPCR_LPM;
302 switch (mode) {
303 case WAIT_CLOCKED:
Shawn Guo9e8147b2013-09-25 23:09:36 +0800304 break;
305 case WAIT_UNCLOCKED:
306 val |= 0x1 << BP_CLPCR_LPM;
307 val |= BM_CLPCR_ARM_CLK_DIS_ON_LPM;
308 break;
309 case STOP_POWER_ON:
310 val |= 0x2 << BP_CLPCR_LPM;
Anson Huang80c0ecd2014-06-23 16:42:44 +0800311 val &= ~BM_CLPCR_VSTBY;
312 val &= ~BM_CLPCR_SBYOS;
313 if (cpu_is_imx6sl())
314 val |= BM_CLPCR_BYPASS_PMIC_READY;
Leonard Crestezbf5a01d2017-06-06 20:50:43 +0300315 if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
Anson Huangc90dec02018-09-30 11:32:26 +0800316 cpu_is_imx6ull() || cpu_is_imx6sll() || cpu_is_imx6ulz())
Anson Huang80c0ecd2014-06-23 16:42:44 +0800317 val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
318 else
319 val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800320 break;
321 case WAIT_UNCLOCKED_POWER_OFF:
322 val |= 0x1 << BP_CLPCR_LPM;
323 val &= ~BM_CLPCR_VSTBY;
324 val &= ~BM_CLPCR_SBYOS;
325 break;
326 case STOP_POWER_OFF:
327 val |= 0x2 << BP_CLPCR_LPM;
328 val |= 0x3 << BP_CLPCR_STBY_COUNT;
329 val |= BM_CLPCR_VSTBY;
330 val |= BM_CLPCR_SBYOS;
Anson Huang8aade772016-08-22 23:53:25 +0800331 if (cpu_is_imx6sl() || cpu_is_imx6sx())
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800332 val |= BM_CLPCR_BYPASS_PMIC_READY;
Leonard Crestezbf5a01d2017-06-06 20:50:43 +0300333 if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
Anson Huangc90dec02018-09-30 11:32:26 +0800334 cpu_is_imx6ull() || cpu_is_imx6sll() || cpu_is_imx6ulz())
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800335 val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
Anson Huangff843d62014-06-20 13:20:54 +0800336 else
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800337 val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800338 break;
339 default:
340 return -EINVAL;
341 }
342
Shawn Guod48866f2013-10-16 19:52:00 +0800343 /*
Anson Huang48c95842013-12-24 17:19:21 -0500344 * ERR007265: CCM: When improper low-power sequence is used,
345 * the SoC enters low power mode before the ARM core executes WFI.
346 *
347 * Software workaround:
348 * 1) Software should trigger IRQ #32 (IOMUX) to be always pending
349 * by setting IOMUX_GPR1_GINT.
350 * 2) Software should then unmask IRQ #32 in GPC before setting CCM
351 * Low-Power mode.
352 * 3) Software should mask IRQ #32 right after CCM Low-Power mode
353 * is set (set bits 0-1 of CCM_CLPCR).
Marc Zyngierb923ff62015-02-23 17:45:18 +0000354 *
355 * Note that IRQ #32 is GIC SPI #0.
Shawn Guod48866f2013-10-16 19:52:00 +0800356 */
Marc Zyngierb923ff62015-02-23 17:45:18 +0000357 imx_gpc_hwirq_unmask(0);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800358 writel_relaxed(val, ccm_base + CLPCR);
Marc Zyngierb923ff62015-02-23 17:45:18 +0000359 imx_gpc_hwirq_mask(0);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800360
361 return 0;
362}
363
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800364static int imx6q_suspend_finish(unsigned long val)
365{
Anson Huangdf595742014-01-17 11:39:05 +0800366 if (!imx6_suspend_in_ocram_fn) {
367 cpu_do_idle();
368 } else {
369 /*
370 * call low level suspend function in ocram,
371 * as we need to float DDR IO.
372 */
373 local_flush_tlb_all();
Anson Huangee4a5f82015-08-05 01:48:37 +0800374 /* check if need to flush internal L2 cache */
375 if (!((struct imx6_cpu_pm_info *)
376 suspend_ocram_base)->l2_base.vbase)
377 flush_cache_all();
Anson Huangdf595742014-01-17 11:39:05 +0800378 imx6_suspend_in_ocram_fn(suspend_ocram_base);
379 }
380
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800381 return 0;
382}
383
384static int imx6q_pm_enter(suspend_state_t state)
385{
386 switch (state) {
Anson Huang80c0ecd2014-06-23 16:42:44 +0800387 case PM_SUSPEND_STANDBY:
Shawn Guo8fb76a02015-04-25 22:59:19 +0800388 imx6_set_lpm(STOP_POWER_ON);
Anson Huang8765caa2016-08-29 21:49:56 +0800389 imx6_set_int_mem_clk_lpm(true);
Anson Huang80c0ecd2014-06-23 16:42:44 +0800390 imx_gpc_pre_suspend(false);
391 if (cpu_is_imx6sl())
392 imx6sl_set_wait_clk(true);
393 /* Zzz ... */
394 cpu_do_idle();
395 if (cpu_is_imx6sl())
396 imx6sl_set_wait_clk(false);
397 imx_gpc_post_resume();
Shawn Guo8fb76a02015-04-25 22:59:19 +0800398 imx6_set_lpm(WAIT_CLOCKED);
Anson Huang80c0ecd2014-06-23 16:42:44 +0800399 break;
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800400 case PM_SUSPEND_MEM:
Shawn Guo8fb76a02015-04-25 22:59:19 +0800401 imx6_set_lpm(STOP_POWER_OFF);
Anson Huang8765caa2016-08-29 21:49:56 +0800402 imx6_set_int_mem_clk_lpm(false);
Shawn Guo1d674a72013-10-09 20:31:28 +0800403 imx6q_enable_wb(true);
Anson Huangdf595742014-01-17 11:39:05 +0800404 /*
405 * For suspend into ocram, asm code already take care of
406 * RBC setting, so we do NOT need to do that here.
407 */
408 if (!imx6_suspend_in_ocram_fn)
Anson Huang05136f02014-12-17 12:24:12 +0800409 imx6_enable_rbc(true);
Anson Huang80c0ecd2014-06-23 16:42:44 +0800410 imx_gpc_pre_suspend(true);
Anson Huange95dddb2013-03-20 19:39:42 -0400411 imx_anatop_pre_suspend();
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800412 /* Zzz ... */
413 cpu_suspend(0, imx6q_suspend_finish);
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800414 if (cpu_is_imx6q() || cpu_is_imx6dl())
415 imx_smp_prepare();
Anson Huange95dddb2013-03-20 19:39:42 -0400416 imx_anatop_post_resume();
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800417 imx_gpc_post_resume();
Anson Huang05136f02014-12-17 12:24:12 +0800418 imx6_enable_rbc(false);
Shawn Guo1d674a72013-10-09 20:31:28 +0800419 imx6q_enable_wb(false);
Anson Huang8765caa2016-08-29 21:49:56 +0800420 imx6_set_int_mem_clk_lpm(true);
Shawn Guo8fb76a02015-04-25 22:59:19 +0800421 imx6_set_lpm(WAIT_CLOCKED);
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800422 break;
423 default:
424 return -EINVAL;
425 }
426
427 return 0;
428}
429
Anson Huang80c0ecd2014-06-23 16:42:44 +0800430static int imx6q_pm_valid(suspend_state_t state)
431{
432 return (state == PM_SUSPEND_STANDBY || state == PM_SUSPEND_MEM);
433}
434
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800435static const struct platform_suspend_ops imx6q_pm_ops = {
436 .enter = imx6q_pm_enter,
Anson Huang80c0ecd2014-06-23 16:42:44 +0800437 .valid = imx6q_pm_valid,
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800438};
439
Anson Huangdf595742014-01-17 11:39:05 +0800440static int __init imx6_pm_get_base(struct imx6_pm_base *base,
441 const char *compat)
442{
443 struct device_node *node;
444 struct resource res;
445 int ret = 0;
446
447 node = of_find_compatible_node(NULL, NULL, compat);
Fabio Estevam258172f2018-02-23 22:42:04 -0300448 if (!node)
449 return -ENODEV;
Anson Huangdf595742014-01-17 11:39:05 +0800450
451 ret = of_address_to_resource(node, 0, &res);
452 if (ret)
453 goto put_node;
454
455 base->pbase = res.start;
456 base->vbase = ioremap(res.start, resource_size(&res));
457 if (!base->vbase)
458 ret = -ENOMEM;
459
460put_node:
461 of_node_put(node);
Anson Huangdf595742014-01-17 11:39:05 +0800462 return ret;
463}
464
Shawn Guoafc51f42014-02-26 21:28:18 +0800465static int __init imx6q_suspend_init(const struct imx6_pm_socdata *socdata)
Anson Huangdf595742014-01-17 11:39:05 +0800466{
467 phys_addr_t ocram_pbase;
468 struct device_node *node;
469 struct platform_device *pdev;
470 struct imx6_cpu_pm_info *pm_info;
471 struct gen_pool *ocram_pool;
472 unsigned long ocram_base;
473 int i, ret = 0;
474 const u32 *mmdc_offset_array;
475
Shawn Guoafc51f42014-02-26 21:28:18 +0800476 suspend_set_ops(&imx6q_pm_ops);
477
Anson Huangdf595742014-01-17 11:39:05 +0800478 if (!socdata) {
479 pr_warn("%s: invalid argument!\n", __func__);
480 return -EINVAL;
481 }
482
483 node = of_find_compatible_node(NULL, NULL, "mmio-sram");
484 if (!node) {
485 pr_warn("%s: failed to find ocram node!\n", __func__);
486 return -ENODEV;
487 }
488
489 pdev = of_find_device_by_node(node);
490 if (!pdev) {
491 pr_warn("%s: failed to find ocram device!\n", __func__);
492 ret = -ENODEV;
493 goto put_node;
494 }
495
Vladimir Zapolskiy73858172015-09-04 15:47:43 -0700496 ocram_pool = gen_pool_get(&pdev->dev, NULL);
Anson Huangdf595742014-01-17 11:39:05 +0800497 if (!ocram_pool) {
498 pr_warn("%s: ocram pool unavailable!\n", __func__);
499 ret = -ENODEV;
500 goto put_node;
501 }
502
503 ocram_base = gen_pool_alloc(ocram_pool, MX6Q_SUSPEND_OCRAM_SIZE);
504 if (!ocram_base) {
505 pr_warn("%s: unable to alloc ocram!\n", __func__);
506 ret = -ENOMEM;
507 goto put_node;
508 }
509
510 ocram_pbase = gen_pool_virt_to_phys(ocram_pool, ocram_base);
511
512 suspend_ocram_base = __arm_ioremap_exec(ocram_pbase,
513 MX6Q_SUSPEND_OCRAM_SIZE, false);
514
Anson Huangee4a5f82015-08-05 01:48:37 +0800515 memset(suspend_ocram_base, 0, sizeof(*pm_info));
Anson Huangdf595742014-01-17 11:39:05 +0800516 pm_info = suspend_ocram_base;
517 pm_info->pbase = ocram_pbase;
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100518 pm_info->resume_addr = __pa_symbol(v7_cpu_resume);
Anson Huangdf595742014-01-17 11:39:05 +0800519 pm_info->pm_info_size = sizeof(*pm_info);
520
521 /*
522 * ccm physical address is not used by asm code currently,
Shawn Guof0b478b2015-04-25 23:37:12 +0800523 * so get ccm virtual address directly.
Anson Huangdf595742014-01-17 11:39:05 +0800524 */
525 pm_info->ccm_base.vbase = ccm_base;
526
527 ret = imx6_pm_get_base(&pm_info->mmdc_base, socdata->mmdc_compat);
528 if (ret) {
529 pr_warn("%s: failed to get mmdc base %d!\n", __func__, ret);
530 goto put_node;
531 }
532
533 ret = imx6_pm_get_base(&pm_info->src_base, socdata->src_compat);
534 if (ret) {
535 pr_warn("%s: failed to get src base %d!\n", __func__, ret);
536 goto src_map_failed;
537 }
538
539 ret = imx6_pm_get_base(&pm_info->iomuxc_base, socdata->iomuxc_compat);
540 if (ret) {
541 pr_warn("%s: failed to get iomuxc base %d!\n", __func__, ret);
542 goto iomuxc_map_failed;
543 }
544
545 ret = imx6_pm_get_base(&pm_info->gpc_base, socdata->gpc_compat);
546 if (ret) {
547 pr_warn("%s: failed to get gpc base %d!\n", __func__, ret);
548 goto gpc_map_failed;
549 }
550
Anson Huangee4a5f82015-08-05 01:48:37 +0800551 if (socdata->pl310_compat) {
552 ret = imx6_pm_get_base(&pm_info->l2_base, socdata->pl310_compat);
553 if (ret) {
554 pr_warn("%s: failed to get pl310-cache base %d!\n",
555 __func__, ret);
556 goto pl310_cache_map_failed;
557 }
Anson Huangdf595742014-01-17 11:39:05 +0800558 }
559
Anson Huangec336b22014-09-17 11:11:45 +0800560 pm_info->ddr_type = imx_mmdc_get_ddr_type();
Anson Huangdf595742014-01-17 11:39:05 +0800561 pm_info->mmdc_io_num = socdata->mmdc_io_num;
562 mmdc_offset_array = socdata->mmdc_io_offset;
563
564 for (i = 0; i < pm_info->mmdc_io_num; i++) {
565 pm_info->mmdc_io_val[i][0] =
566 mmdc_offset_array[i];
567 pm_info->mmdc_io_val[i][1] =
568 readl_relaxed(pm_info->iomuxc_base.vbase +
569 mmdc_offset_array[i]);
570 }
571
572 imx6_suspend_in_ocram_fn = fncpy(
573 suspend_ocram_base + sizeof(*pm_info),
574 &imx6_suspend,
575 MX6Q_SUSPEND_OCRAM_SIZE - sizeof(*pm_info));
576
577 goto put_node;
578
579pl310_cache_map_failed:
Jean-Christophe Duboiscfefb762015-12-26 23:16:08 +0100580 iounmap(pm_info->gpc_base.vbase);
Anson Huangdf595742014-01-17 11:39:05 +0800581gpc_map_failed:
Jean-Christophe Duboiscfefb762015-12-26 23:16:08 +0100582 iounmap(pm_info->iomuxc_base.vbase);
Anson Huangdf595742014-01-17 11:39:05 +0800583iomuxc_map_failed:
Jean-Christophe Duboiscfefb762015-12-26 23:16:08 +0100584 iounmap(pm_info->src_base.vbase);
Anson Huangdf595742014-01-17 11:39:05 +0800585src_map_failed:
Jean-Christophe Duboiscfefb762015-12-26 23:16:08 +0100586 iounmap(pm_info->mmdc_base.vbase);
Anson Huangdf595742014-01-17 11:39:05 +0800587put_node:
588 of_node_put(node);
589
590 return ret;
591}
592
593static void __init imx6_pm_common_init(const struct imx6_pm_socdata
594 *socdata)
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800595{
Shawn Guod48866f2013-10-16 19:52:00 +0800596 struct regmap *gpr;
Anson Huangdf595742014-01-17 11:39:05 +0800597 int ret;
Shawn Guod48866f2013-10-16 19:52:00 +0800598
Shawn Guo9e8147b2013-09-25 23:09:36 +0800599 WARN_ON(!ccm_base);
600
Shawn Guo110666d2014-02-26 21:40:32 +0800601 if (IS_ENABLED(CONFIG_SUSPEND)) {
602 ret = imx6q_suspend_init(socdata);
603 if (ret)
604 pr_warn("%s: No DDR LPM support with suspend %d!\n",
605 __func__, ret);
606 }
Anson Huangdf595742014-01-17 11:39:05 +0800607
Shawn Guod48866f2013-10-16 19:52:00 +0800608 /*
Anson Huang48c95842013-12-24 17:19:21 -0500609 * This is for SW workaround step #1 of ERR007265, see comments
Shawn Guo8fb76a02015-04-25 22:59:19 +0800610 * in imx6_set_lpm for details of this errata.
Shawn Guod48866f2013-10-16 19:52:00 +0800611 * Force IOMUXC irq pending, so that the interrupt to GPC can be
612 * used to deassert dsm_request signal when the signal gets
613 * asserted unexpectedly.
614 */
615 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
616 if (!IS_ERR(gpr))
617 regmap_update_bits(gpr, IOMUXC_GPR1, IMX6Q_GPR1_GINT,
618 IMX6Q_GPR1_GINT);
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800619}
Anson Huangdf595742014-01-17 11:39:05 +0800620
Oleksij Rempel8148d212018-08-02 12:34:21 +0200621static void imx6_pm_stby_poweroff(void)
622{
623 imx6_set_lpm(STOP_POWER_OFF);
624 imx6q_suspend_finish(0);
625
626 mdelay(1000);
627
628 pr_emerg("Unable to poweroff system\n");
629}
630
631static int imx6_pm_stby_poweroff_probe(void)
632{
633 if (pm_power_off) {
634 pr_warn("%s: pm_power_off already claimed %p %pf!\n",
635 __func__, pm_power_off, pm_power_off);
636 return -EBUSY;
637 }
638
639 pm_power_off = imx6_pm_stby_poweroff;
640 return 0;
641}
642
Shawn Guo35e29162015-04-29 13:07:03 +0800643void __init imx6_pm_ccm_init(const char *ccm_compat)
644{
645 struct device_node *np;
646 u32 val;
647
648 np = of_find_compatible_node(NULL, NULL, ccm_compat);
649 ccm_base = of_iomap(np, 0);
650 BUG_ON(!ccm_base);
651
652 /*
653 * Initialize CCM_CLPCR_LPM into RUN mode to avoid ARM core
654 * clock being shut down unexpectedly by WAIT mode.
655 */
656 val = readl_relaxed(ccm_base + CLPCR);
657 val &= ~BM_CLPCR_LPM;
658 writel_relaxed(val, ccm_base + CLPCR);
Oleksij Rempel8148d212018-08-02 12:34:21 +0200659
660 if (of_property_read_bool(np, "fsl,pmic-stby-poweroff"))
661 imx6_pm_stby_poweroff_probe();
Shawn Guo35e29162015-04-29 13:07:03 +0800662}
663
Anson Huangdf595742014-01-17 11:39:05 +0800664void __init imx6q_pm_init(void)
665{
666 imx6_pm_common_init(&imx6q_pm_data);
667}
668
669void __init imx6dl_pm_init(void)
670{
Anson Huangda9e9262014-01-17 11:39:06 +0800671 imx6_pm_common_init(&imx6dl_pm_data);
Anson Huangdf595742014-01-17 11:39:05 +0800672}
673
674void __init imx6sl_pm_init(void)
675{
Anson Huangd0828522018-06-22 13:32:48 +0800676 struct regmap *gpr;
677
678 if (cpu_is_imx6sl()) {
Anson Huang22021942018-05-31 10:06:09 +0800679 imx6_pm_common_init(&imx6sl_pm_data);
Anson Huangd0828522018-06-22 13:32:48 +0800680 } else {
Anson Huang22021942018-05-31 10:06:09 +0800681 imx6_pm_common_init(&imx6sll_pm_data);
Anson Huangd0828522018-06-22 13:32:48 +0800682 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
683 if (!IS_ERR(gpr))
684 regmap_update_bits(gpr, IOMUXC_GPR5,
685 IMX6SLL_GPR5_AFCG_X_BYPASS_MASK, 0);
686 }
Anson Huangdf595742014-01-17 11:39:05 +0800687}
Anson Huangff843d62014-06-20 13:20:54 +0800688
689void __init imx6sx_pm_init(void)
690{
691 imx6_pm_common_init(&imx6sx_pm_data);
692}
Anson Huangee4a5f82015-08-05 01:48:37 +0800693
694void __init imx6ul_pm_init(void)
695{
696 imx6_pm_common_init(&imx6ul_pm_data);
697}