blob: 7e22c81398c4268e388c8390becf8bc111846f63 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/io.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Modifications:
11 * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
12 * constant addresses and variable addresses.
13 * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
14 * specific IO header files.
15 * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
16 * 04-Apr-1999 PJB Added check_signature.
17 * 12-Dec-1999 RMK More cleanups
18 * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
19 * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
20 */
21#ifndef __ASM_ARM_IO_H
22#define __ASM_ARM_IO_H
23
24#ifdef __KERNEL__
25
Russell King7ddfe622015-05-07 14:22:40 +010026#include <linux/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/types.h>
28#include <asm/byteorder.h>
29#include <asm/memory.h>
Michael S. Tsirkine5bfb722011-11-24 20:57:23 +020030#include <asm-generic/pci_iomap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/*
33 * ISA I/O bus memory addresses are 1:1 with the physical address.
34 */
35#define isa_virt_to_bus virt_to_phys
36#define isa_page_to_bus page_to_phys
37#define isa_bus_to_virt phys_to_virt
38
39/*
Ezequiel Garciac5ca95b2013-12-18 23:08:52 +010040 * Atomic MMIO-wide IO modify
41 */
42extern void atomic_io_modify(void __iomem *reg, u32 mask, u32 set);
43extern void atomic_io_modify_relaxed(void __iomem *reg, u32 mask, u32 set);
44
45/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * Generic IO read/write. These perform native-endian accesses. Note
47 * that some architectures will want to re-define __raw_{read,write}w.
48 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +020049void __raw_writesb(volatile void __iomem *addr, const void *data, int bytelen);
50void __raw_writesw(volatile void __iomem *addr, const void *data, int wordlen);
51void __raw_writesl(volatile void __iomem *addr, const void *data, int longlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Thierry Reding84c4d3a2014-07-28 16:34:18 +020053void __raw_readsb(const volatile void __iomem *addr, void *data, int bytelen);
54void __raw_readsw(const volatile void __iomem *addr, void *data, int wordlen);
55void __raw_readsl(const volatile void __iomem *addr, void *data, int longlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Will Deacon195bbcac2012-08-24 15:18:45 +010057#if __LINUX_ARM_ARCH__ < 6
58/*
59 * Half-word accesses are problematic with RiscPC due to limitations of
60 * the bus. Rather than special-case the machine, just let the compiler
61 * generate the access for CPUs prior to ARMv6.
62 */
63#define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
64#define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v)))
65#else
66/*
67 * When running under a hypervisor, we want to avoid I/O accesses with
68 * writeback addressing modes as these incur a significant performance
69 * overhead (the address generation must be emulated in software).
70 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +020071#define __raw_writew __raw_writew
Will Deacon195bbcac2012-08-24 15:18:45 +010072static inline void __raw_writew(u16 val, volatile void __iomem *addr)
73{
74 asm volatile("strh %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +010075 : : "Q" (*(volatile u16 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +010076}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Thierry Reding84c4d3a2014-07-28 16:34:18 +020078#define __raw_readw __raw_readw
Will Deacon195bbcac2012-08-24 15:18:45 +010079static inline u16 __raw_readw(const volatile void __iomem *addr)
80{
81 u16 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +010082 asm volatile("ldrh %0, %1"
83 : "=r" (val)
84 : "Q" (*(volatile u16 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +010085 return val;
86}
87#endif
88
Thierry Reding84c4d3a2014-07-28 16:34:18 +020089#define __raw_writeb __raw_writeb
Will Deacon195bbcac2012-08-24 15:18:45 +010090static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
91{
92 asm volatile("strb %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +010093 : : "Qo" (*(volatile u8 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +010094}
95
Thierry Reding84c4d3a2014-07-28 16:34:18 +020096#define __raw_writel __raw_writel
Will Deacon195bbcac2012-08-24 15:18:45 +010097static inline void __raw_writel(u32 val, volatile void __iomem *addr)
98{
99 asm volatile("str %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +0100100 : : "Qo" (*(volatile u32 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +0100101}
102
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200103#define __raw_readb __raw_readb
Will Deacon195bbcac2012-08-24 15:18:45 +0100104static inline u8 __raw_readb(const volatile void __iomem *addr)
105{
106 u8 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +0100107 asm volatile("ldrb %0, %1"
108 : "=r" (val)
109 : "Qo" (*(volatile u8 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +0100110 return val;
111}
112
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200113#define __raw_readl __raw_readl
Will Deacon195bbcac2012-08-24 15:18:45 +0100114static inline u32 __raw_readl(const volatile void __iomem *addr)
115{
116 u32 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +0100117 asm volatile("ldr %0, %1"
118 : "=r" (val)
119 : "Qo" (*(volatile u32 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +0100120 return val;
121}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/*
Russell King67a19012005-11-17 16:48:00 +0000124 * Architecture ioremap implementation.
125 */
Russell King3603ab22007-05-05 20:59:27 +0100126#define MT_DEVICE 0
127#define MT_DEVICE_NONSHARED 1
128#define MT_DEVICE_CACHED 2
Russell Kingdb5b7162008-09-07 12:42:51 +0100129#define MT_DEVICE_WC 3
Russell King3603ab22007-05-05 20:59:27 +0100130/*
Russell Kingdb5b7162008-09-07 12:42:51 +0100131 * types 4 onwards can be found in asm/mach/map.h and are undefined
Russell King3603ab22007-05-05 20:59:27 +0100132 * for ioremap
133 */
134
135/*
136 * __arm_ioremap takes CPU physical address.
137 * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
Russell King31aa8fd2009-12-18 11:10:03 +0000138 * The _caller variety takes a __builtin_return_address(0) value for
139 * /proc/vmalloc to use - and should only be used in non-inline functions.
Russell King3603ab22007-05-05 20:59:27 +0100140 */
Laura Abbott9b971732013-05-16 19:40:22 +0100141extern void __iomem *__arm_ioremap_caller(phys_addr_t, size_t, unsigned int,
Russell King31aa8fd2009-12-18 11:10:03 +0000142 void *);
Russell King31aa8fd2009-12-18 11:10:03 +0000143extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
Laura Abbott9b971732013-05-16 19:40:22 +0100144extern void __iomem *__arm_ioremap_exec(phys_addr_t, size_t, bool cached);
Al Viro16226052006-10-09 02:09:49 +0100145extern void __iounmap(volatile void __iomem *addr);
Rob Herring4fe7ef32012-02-10 17:05:13 -0600146
Laura Abbott9b971732013-05-16 19:40:22 +0100147extern void __iomem * (*arch_ioremap_caller)(phys_addr_t, size_t,
Rob Herring4fe7ef32012-02-10 17:05:13 -0600148 unsigned int, void *);
149extern void (*arch_iounmap)(volatile void __iomem *);
Russell King67a19012005-11-17 16:48:00 +0000150
151/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 * Bad read/write accesses...
153 */
154extern void __readwrite_bug(const char *fn);
155
156/*
Russell King0560cf52008-11-30 11:45:54 +0000157 * A typesafe __io() helper
158 */
159static inline void __iomem *__typesafe_io(unsigned long addr)
160{
161 return (void __iomem *)addr;
162}
163
Rob Herring6f6f6a72012-03-10 10:30:31 -0600164#define IOMEM(x) ((void __force __iomem *)(x))
165
Russell Kingc1928022011-01-30 11:29:40 +0000166/* IO barriers */
167#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
David Howells9f97da72012-03-28 18:30:01 +0100168#include <asm/barrier.h>
Russell Kingc1928022011-01-30 11:29:40 +0000169#define __iormb() rmb()
170#define __iowmb() wmb()
171#else
172#define __iormb() do { } while (0)
173#define __iowmb() do { } while (0)
174#endif
175
Rob Herringc2794432012-02-29 18:10:58 -0600176/* PCI fixed i/o mapping */
177#define PCI_IO_VIRT_BASE 0xfee00000
Liviu Dudaudad13e32014-09-29 15:29:22 +0100178#define PCI_IOBASE ((void __iomem *)PCI_IO_VIRT_BASE)
Rob Herringc2794432012-02-29 18:10:58 -0600179
Thomas Petazzoni1c8c3cf02014-05-19 11:04:39 +0100180#if defined(CONFIG_PCI)
181void pci_ioremap_set_mem_type(int mem_type);
182#else
183static inline void pci_ioremap_set_mem_type(int mem_type) {}
184#endif
185
Rob Herringc2794432012-02-29 18:10:58 -0600186extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr);
187
Russell King0560cf52008-11-30 11:45:54 +0000188/*
Lorenzo Pieralisib9cdbe62017-04-19 17:48:53 +0100189 * PCI configuration space mapping function.
190 *
191 * The PCI specification does not allow configuration write
192 * transactions to be posted. Add an arch specific
193 * pci_remap_cfgspace() definition that is implemented
194 * through strongly ordered memory mappings.
195 */
196#define pci_remap_cfgspace pci_remap_cfgspace
197void __iomem *pci_remap_cfgspace(resource_size_t res_cookie, size_t size);
198/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * Now, pick up the machine-defined IO definitions
200 */
Rob Herringc334bc12012-03-04 22:03:33 -0600201#ifdef CONFIG_NEED_MACH_IO_H
Russell Kinga09e64f2008-08-05 16:14:15 +0100202#include <mach/io.h>
Rob Herringc2794432012-02-29 18:10:58 -0600203#elif defined(CONFIG_PCI)
204#define IO_SPACE_LIMIT ((resource_size_t)0xfffff)
205#define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT))
Rob Herringc334bc12012-03-04 22:03:33 -0600206#else
Rob Herring1ac02d72012-04-04 17:48:04 -0500207#define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT)
Rob Herringc334bc12012-03-04 22:03:33 -0600208#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210/*
Russell King04e1c832011-07-06 12:49:59 +0100211 * This is the limit of PC card/PCI/ISA IO space, which is by default
212 * 64K if we have PC card, PCI or ISA support. Otherwise, default to
213 * zero to prevent ISA/PCI drivers claiming IO space (and potentially
214 * oopsing.)
215 *
216 * Only set this larger if you really need inb() et.al. to operate over
217 * a larger address space. Note that SOC_COMMON ioremaps each sockets
218 * IO space area, and so inb() et.al. must be defined to operate as per
219 * readb() et.al. on such platforms.
220 */
221#ifndef IO_SPACE_LIMIT
222#if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE)
223#define IO_SPACE_LIMIT ((resource_size_t)0xffffffff)
224#elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD)
225#define IO_SPACE_LIMIT ((resource_size_t)0xffff)
226#else
227#define IO_SPACE_LIMIT ((resource_size_t)0)
228#endif
229#endif
230
231/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 * IO port access primitives
233 * -------------------------
234 *
235 * The ARM doesn't have special IO access instructions; all IO is memory
236 * mapped. Note that these are defined to perform little endian accesses
237 * only. Their primary purpose is to access PCI and ISA peripherals.
238 *
239 * Note that for a big endian machine, this implies that the following
Russell Kingc79ebfa2005-06-27 14:23:38 +0100240 * big endian mode connectivity is in place, as described by numerous
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * ARM documents:
242 *
243 * PCI: D0-D7 D8-D15 D16-D23 D24-D31
244 * ARM: D24-D31 D16-D23 D8-D15 D0-D7
245 *
246 * The machine specific io.h include defines __io to translate an "IO"
247 * address to a memory address.
248 *
249 * Note that we prevent GCC re-ordering or caching values in expressions
250 * by introducing sequence points into the in*() definitions. Note that
251 * __raw_* do not guarantee this behaviour.
252 *
253 * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
254 */
255#ifdef __io
Russell Kingc1928022011-01-30 11:29:40 +0000256#define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); })
257#define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \
258 cpu_to_le16(v),__io(p)); })
259#define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \
260 cpu_to_le32(v),__io(p)); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Russell Kingc1928022011-01-30 11:29:40 +0000262#define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; })
Olav Kongas05f98692005-04-29 22:08:34 +0100263#define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
Russell Kingc1928022011-01-30 11:29:40 +0000264 __raw_readw(__io(p))); __iormb(); __v; })
Olav Kongas05f98692005-04-29 22:08:34 +0100265#define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
Russell Kingc1928022011-01-30 11:29:40 +0000266 __raw_readl(__io(p))); __iormb(); __v; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268#define outsb(p,d,l) __raw_writesb(__io(p),d,l)
269#define outsw(p,d,l) __raw_writesw(__io(p),d,l)
270#define outsl(p,d,l) __raw_writesl(__io(p),d,l)
271
272#define insb(p,d,l) __raw_readsb(__io(p),d,l)
273#define insw(p,d,l) __raw_readsw(__io(p),d,l)
274#define insl(p,d,l) __raw_readsl(__io(p),d,l)
275#endif
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277/*
278 * String version of IO memory access ops:
279 */
Russell Kingd2f60742005-09-24 10:42:06 +0100280extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
281extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
282extern void _memset_io(volatile void __iomem *, int, size_t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284/*
285 * Memory access primitives
286 * ------------------------
287 *
288 * These perform PCI memory accesses via an ioremap region. They don't
289 * take an address as such, but a cookie.
290 *
Andrew F. Davis79a3bd82016-05-31 14:18:19 -0500291 * Again, these are defined to perform little endian accesses. See the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 * IO port primitives for more information.
293 */
Rob Herring5621caa2012-02-10 20:04:56 -0600294#ifndef readl
295#define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
Olof Johanssonb0c12642011-10-04 03:44:07 +0100296#define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
Rob Herring5621caa2012-02-10 20:04:56 -0600297 __raw_readw(c)); __r; })
Olof Johanssonb0c12642011-10-04 03:44:07 +0100298#define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
Rob Herring5621caa2012-02-10 20:04:56 -0600299 __raw_readl(c)); __r; })
Catalin Marinase9367712010-07-28 22:00:54 +0100300
Russell Kingaf06bb92012-05-25 08:39:25 +0100301#define writeb_relaxed(v,c) __raw_writeb(v,c)
302#define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
303#define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
Catalin Marinase9367712010-07-28 22:00:54 +0100304
Russell Kingb92b3612010-07-29 11:38:05 +0100305#define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
306#define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
307#define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
308
309#define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
310#define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
311#define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
312
Rob Herring5621caa2012-02-10 20:04:56 -0600313#define readsb(p,d,l) __raw_readsb(p,d,l)
314#define readsw(p,d,l) __raw_readsw(p,d,l)
315#define readsl(p,d,l) __raw_readsl(p,d,l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Rob Herring5621caa2012-02-10 20:04:56 -0600317#define writesb(p,d,l) __raw_writesb(p,d,l)
318#define writesw(p,d,l) __raw_writesw(p,d,l)
319#define writesl(p,d,l) __raw_writesl(p,d,l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Russell King7ddfe622015-05-07 14:22:40 +0100321#ifndef __ARMBE__
322static inline void memset_io(volatile void __iomem *dst, unsigned c,
323 size_t count)
324{
Russell King1bd46782015-07-03 15:22:54 +0100325 extern void mmioset(void *, unsigned int, size_t);
326 mmioset((void __force *)dst, c, count);
Russell King7ddfe622015-05-07 14:22:40 +0100327}
328#define memset_io(dst,c,count) memset_io(dst,c,count)
329
330static inline void memcpy_fromio(void *to, const volatile void __iomem *from,
331 size_t count)
332{
Russell King1bd46782015-07-03 15:22:54 +0100333 extern void mmiocpy(void *, const void *, size_t);
334 mmiocpy(to, (const void __force *)from, count);
Russell King7ddfe622015-05-07 14:22:40 +0100335}
336#define memcpy_fromio(to,from,count) memcpy_fromio(to,from,count)
337
338static inline void memcpy_toio(volatile void __iomem *to, const void *from,
339 size_t count)
340{
Russell King1bd46782015-07-03 15:22:54 +0100341 extern void mmiocpy(void *, const void *, size_t);
342 mmiocpy((void __force *)to, from, count);
Russell King7ddfe622015-05-07 14:22:40 +0100343}
344#define memcpy_toio(to,from,count) memcpy_toio(to,from,count)
345
346#else
Rob Herring5621caa2012-02-10 20:04:56 -0600347#define memset_io(c,v,l) _memset_io(c,(v),(l))
348#define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l))
349#define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l))
Russell King7ddfe622015-05-07 14:22:40 +0100350#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Rob Herring5621caa2012-02-10 20:04:56 -0600352#endif /* readl */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354/*
Russell Kingac5e2f12015-07-01 10:02:39 +0100355 * ioremap() and friends.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 *
Russell Kingac5e2f12015-07-01 10:02:39 +0100357 * ioremap() takes a resource address, and size. Due to the ARM memory
358 * types, it is important to use the correct ioremap() function as each
359 * mapping has specific properties.
Deepak Saxena9d4ae722006-01-09 19:23:11 +0000360 *
Russell Kingac5e2f12015-07-01 10:02:39 +0100361 * Function Memory type Cacheability Cache hint
362 * ioremap() Device n/a n/a
363 * ioremap_nocache() Device n/a n/a
364 * ioremap_cache() Normal Writeback Read allocate
365 * ioremap_wc() Normal Non-cacheable n/a
366 * ioremap_wt() Normal Non-cacheable n/a
367 *
368 * All device mappings have the following properties:
369 * - no access speculation
370 * - no repetition (eg, on return from an exception)
371 * - number, order and size of accesses are maintained
372 * - unaligned accesses are "unpredictable"
373 * - writes may be delayed before they hit the endpoint device
374 *
375 * ioremap_nocache() is the same as ioremap() as there are too many device
376 * drivers using this for device registers, and documentation which tells
377 * people to use it for such for this to be any different. This is not a
378 * safe fallback for memory-like mappings, or memory regions where the
379 * compiler may generate unaligned accesses - eg, via inlining its own
380 * memcpy.
381 *
382 * All normal memory mappings have the following properties:
383 * - reads can be repeated with no side effects
384 * - repeated reads return the last value written
385 * - reads can fetch additional locations without side effects
386 * - writes can be repeated (in certain cases) with no side effects
387 * - writes can be merged before accessing the target
388 * - unaligned accesses can be supported
389 * - ordering is not guaranteed without explicit dependencies or barrier
390 * instructions
391 * - writes may be delayed before they hit the endpoint memory
392 *
393 * The cache hint is only a performance hint: CPUs may alias these hints.
394 * Eg, a CPU not implementing read allocate but implementing write allocate
395 * will provide a write allocate mapping instead.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 */
Russell King20a10802015-07-01 10:06:32 +0100397void __iomem *ioremap(resource_size_t res_cookie, size_t size);
398#define ioremap ioremap
399#define ioremap_nocache ioremap
400
Ard Biesheuvel9ab9e4f2016-02-22 15:02:08 +0100401/*
402 * Do not use ioremap_cache for mapping memory. Use memremap instead.
403 */
Russell King20a10802015-07-01 10:06:32 +0100404void __iomem *ioremap_cache(resource_size_t res_cookie, size_t size);
405#define ioremap_cache ioremap_cache
406
Ard Biesheuvel20c5ea42016-03-04 10:05:39 +0100407/*
408 * Do not use ioremap_cached in new code. Provided for the benefit of
409 * the pxa2xx-flash MTD driver only.
410 */
411void __iomem *ioremap_cached(resource_size_t res_cookie, size_t size);
412
Russell King20a10802015-07-01 10:06:32 +0100413void __iomem *ioremap_wc(resource_size_t res_cookie, size_t size);
414#define ioremap_wc ioremap_wc
415#define ioremap_wt ioremap_wc
416
417void iounmap(volatile void __iomem *iomem_cookie);
418#define iounmap iounmap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Ard Biesheuvel9ab9e4f2016-02-22 15:02:08 +0100420void *arch_memremap_wb(phys_addr_t phys_addr, size_t size);
421#define arch_memremap_wb arch_memremap_wb
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423/*
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200424 * io{read,write}{16,32}be() macros
Russell King09f05512005-06-20 18:44:37 +0100425 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200426#define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
427#define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
Russell King09f05512005-06-20 18:44:37 +0100428
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200429#define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
430#define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
Arnd Bergmann06901bd2011-09-03 17:54:44 +0200431
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200432#ifndef ioport_map
433#define ioport_map ioport_map
Russell King09f05512005-06-20 18:44:37 +0100434extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200435#endif
436#ifndef ioport_unmap
437#define ioport_unmap ioport_unmap
Russell King09f05512005-06-20 18:44:37 +0100438extern void ioport_unmap(void __iomem *addr);
Lennert Buytenhek7533fca2005-06-24 23:11:31 +0100439#endif
Russell King09f05512005-06-20 18:44:37 +0100440
441struct pci_dev;
442
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200443#define pci_iounmap pci_iounmap
Russell King09f05512005-06-20 18:44:37 +0100444extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
445
446/*
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200447 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
448 * access
449 */
450#define xlate_dev_mem_ptr(p) __va(p)
451
452/*
453 * Convert a virtual cached pointer to an uncached pointer
454 */
455#define xlate_dev_kmem_ptr(p) p
456
457#include <asm-generic/io.h>
458
Greg Ungerer95ba71f2007-05-17 06:22:41 +0100459#ifdef CONFIG_MMU
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100460#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
Cyril Chemparathy7e6735c2012-09-12 14:05:58 -0400461extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100462extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
Nicolas Pitre087aaff2010-09-22 18:34:36 -0400463extern int devmem_is_allowed(unsigned long pfn);
Greg Ungerer95ba71f2007-05-17 06:22:41 +0100464#endif
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466/*
Russell King1645f202006-08-28 12:45:16 +0100467 * Register ISA memory and port locations for glibc iopl/inb/outb
468 * emulation.
469 */
470extern void register_isa_ports(unsigned int mmio, unsigned int io,
471 unsigned int io_shift);
472
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#endif /* __KERNEL__ */
474#endif /* __ASM_ARM_IO_H */