Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2003, 2004 Ralf Baechle |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 7 | * Copyright (C) 2004 Maciej W. Rozycki |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | */ |
| 9 | #ifndef __ASM_CPU_FEATURES_H |
| 10 | #define __ASM_CPU_FEATURES_H |
| 11 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <asm/cpu.h> |
| 13 | #include <asm/cpu-info.h> |
Matt Redfearn | 18ba210 | 2018-02-26 17:02:43 +0000 | [diff] [blame] | 14 | #include <asm/isa-rev.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <cpu-feature-overrides.h> |
| 16 | |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 17 | #define __ase(ase) (cpu_data[0].ases & (ase)) |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 18 | #define __isa(isa) (cpu_data[0].isa_level & (isa)) |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 19 | #define __opt(opt) (cpu_data[0].options & (opt)) |
| 20 | |
| 21 | /* |
| 22 | * Check if MIPS_ISA_REV is >= isa *and* an option or ASE is detected during |
| 23 | * boot (typically by cpu_probe()). |
| 24 | * |
| 25 | * Note that these should only be used in cases where a kernel built for an |
| 26 | * older ISA *cannot* run on a CPU which supports the feature in question. For |
| 27 | * example this may be used for features introduced with MIPSr6, since a kernel |
| 28 | * built for an older ISA cannot run on a MIPSr6 CPU. This should not be used |
| 29 | * for MIPSr2 features however, since a MIPSr1 or earlier kernel might run on a |
| 30 | * MIPSr2 CPU. |
| 31 | */ |
| 32 | #define __isa_ge_and_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) && __ase(ase)) |
| 33 | #define __isa_ge_and_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) && __opt(opt)) |
| 34 | |
| 35 | /* |
| 36 | * Check if MIPS_ISA_REV is >= isa *or* an option or ASE is detected during |
| 37 | * boot (typically by cpu_probe()). |
| 38 | * |
| 39 | * These are for use with features that are optional up until a particular ISA |
| 40 | * revision & then become required. |
| 41 | */ |
| 42 | #define __isa_ge_or_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) || __ase(ase)) |
| 43 | #define __isa_ge_or_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) || __opt(opt)) |
| 44 | |
| 45 | /* |
| 46 | * Check if MIPS_ISA_REV is < isa *and* an option or ASE is detected during |
| 47 | * boot (typically by cpu_probe()). |
| 48 | * |
| 49 | * These are for use with features that are optional up until a particular ISA |
| 50 | * revision & are then removed - ie. no longer present in any CPU implementing |
| 51 | * the given ISA revision. |
| 52 | */ |
| 53 | #define __isa_lt_and_ase(isa, ase) ((MIPS_ISA_REV < (isa)) && __ase(ase)) |
| 54 | #define __isa_lt_and_opt(isa, opt) ((MIPS_ISA_REV < (isa)) && __opt(opt)) |
| 55 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | /* |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 57 | * Similarly allow for ISA level checks that take into account knowledge of the |
| 58 | * ISA targeted by the kernel build, provided by MIPS_ISA_REV. |
| 59 | */ |
| 60 | #define __isa_ge_and_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) && __isa(flag)) |
| 61 | #define __isa_ge_or_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) || __isa(flag)) |
| 62 | #define __isa_lt_and_flag(isa, flag) ((MIPS_ISA_REV < (isa)) && __isa(flag)) |
| 63 | #define __isa_range(ge, lt) \ |
| 64 | ((MIPS_ISA_REV >= (ge)) && (MIPS_ISA_REV < (lt))) |
| 65 | #define __isa_range_or_flag(ge, lt, flag) \ |
| 66 | (__isa_range(ge, lt) || ((MIPS_ISA_REV < (lt)) && __isa(flag))) |
| 67 | |
| 68 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | * SMP assumption: Options of CPU 0 are a superset of all processors. |
| 70 | * This is true for all known MIPS systems. |
| 71 | */ |
| 72 | #ifndef cpu_has_tlb |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 73 | #define cpu_has_tlb __opt(MIPS_CPU_TLB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | #endif |
James Hogan | 2f6f313 | 2015-09-17 17:49:20 +0100 | [diff] [blame] | 75 | #ifndef cpu_has_ftlb |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 76 | #define cpu_has_ftlb __opt(MIPS_CPU_FTLB) |
James Hogan | 2f6f313 | 2015-09-17 17:49:20 +0100 | [diff] [blame] | 77 | #endif |
Leonid Yegoshin | 1745c1e | 2013-11-14 16:12:23 +0000 | [diff] [blame] | 78 | #ifndef cpu_has_tlbinv |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 79 | #define cpu_has_tlbinv __opt(MIPS_CPU_TLBINV) |
Leonid Yegoshin | 1745c1e | 2013-11-14 16:12:23 +0000 | [diff] [blame] | 80 | #endif |
Steven J. Hill | 4a0156f | 2013-11-14 16:12:24 +0000 | [diff] [blame] | 81 | #ifndef cpu_has_segments |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 82 | #define cpu_has_segments __opt(MIPS_CPU_SEGMENTS) |
Steven J. Hill | 4a0156f | 2013-11-14 16:12:24 +0000 | [diff] [blame] | 83 | #endif |
Markos Chandras | 7ae6696 | 2014-01-09 16:01:29 +0000 | [diff] [blame] | 84 | #ifndef cpu_has_eva |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 85 | #define cpu_has_eva __opt(MIPS_CPU_EVA) |
Markos Chandras | 7ae6696 | 2014-01-09 16:01:29 +0000 | [diff] [blame] | 86 | #endif |
Markos Chandras | e647e6b | 2014-07-14 12:43:28 +0100 | [diff] [blame] | 87 | #ifndef cpu_has_htw |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 88 | #define cpu_has_htw __opt(MIPS_CPU_HTW) |
Markos Chandras | e647e6b | 2014-07-14 12:43:28 +0100 | [diff] [blame] | 89 | #endif |
Huacai Chen | 380cd58 | 2016-03-03 09:45:12 +0800 | [diff] [blame] | 90 | #ifndef cpu_has_ldpte |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 91 | #define cpu_has_ldpte __opt(MIPS_CPU_LDPTE) |
Huacai Chen | 380cd58 | 2016-03-03 09:45:12 +0800 | [diff] [blame] | 92 | #endif |
Leonid Yegoshin | 6ee729a | 2014-07-15 14:09:55 +0100 | [diff] [blame] | 93 | #ifndef cpu_has_rixiex |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 94 | #define cpu_has_rixiex __isa_ge_or_opt(6, MIPS_CPU_RIXIEX) |
Leonid Yegoshin | 6ee729a | 2014-07-15 14:09:55 +0100 | [diff] [blame] | 95 | #endif |
Paul Burton | 1f6c52f | 2014-07-14 10:32:14 +0100 | [diff] [blame] | 96 | #ifndef cpu_has_maar |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 97 | #define cpu_has_maar __opt(MIPS_CPU_MAAR) |
Paul Burton | 1f6c52f | 2014-07-14 10:32:14 +0100 | [diff] [blame] | 98 | #endif |
Markos Chandras | 5aed9da | 2014-12-02 09:46:19 +0000 | [diff] [blame] | 99 | #ifndef cpu_has_rw_llb |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 100 | #define cpu_has_rw_llb __isa_ge_or_opt(6, MIPS_CPU_RW_LLB) |
Markos Chandras | 5aed9da | 2014-12-02 09:46:19 +0000 | [diff] [blame] | 101 | #endif |
Ralf Baechle | 1990e54 | 2013-06-26 17:06:34 +0200 | [diff] [blame] | 102 | |
| 103 | /* |
| 104 | * For the moment we don't consider R6000 and R8000 so we can assume that |
| 105 | * anything that doesn't support R4000-style exceptions and interrupts is |
| 106 | * R3000-like. Users should still treat these two macro definitions as |
| 107 | * opaque. |
| 108 | */ |
| 109 | #ifndef cpu_has_3kex |
| 110 | #define cpu_has_3kex (!cpu_has_4kex) |
| 111 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | #ifndef cpu_has_4kex |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 113 | #define cpu_has_4kex __isa_ge_or_opt(1, MIPS_CPU_4KEX) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | #endif |
Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 115 | #ifndef cpu_has_3k_cache |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 116 | #define cpu_has_3k_cache __isa_lt_and_opt(1, MIPS_CPU_3K_CACHE) |
Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 117 | #endif |
| 118 | #define cpu_has_6k_cache 0 |
| 119 | #define cpu_has_8k_cache 0 |
| 120 | #ifndef cpu_has_4k_cache |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 121 | #define cpu_has_4k_cache __isa_ge_or_opt(1, MIPS_CPU_4K_CACHE) |
Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 122 | #endif |
| 123 | #ifndef cpu_has_tx39_cache |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 124 | #define cpu_has_tx39_cache __opt(MIPS_CPU_TX39_CACHE) |
Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 125 | #endif |
David Daney | 47d979e | 2008-12-11 15:33:27 -0800 | [diff] [blame] | 126 | #ifndef cpu_has_octeon_cache |
| 127 | #define cpu_has_octeon_cache 0 |
| 128 | #endif |
Maciej W. Rozycki | 18a2c2c | 2015-04-03 23:26:04 +0100 | [diff] [blame] | 129 | /* Don't override `cpu_has_fpu' to 1 or the "nofpu" option won't work. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | #ifndef cpu_has_fpu |
Paul Burton | b372e83 | 2018-11-07 23:14:03 +0000 | [diff] [blame] | 131 | # ifdef CONFIG_MIPS_FP_SUPPORT |
| 132 | # define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU) |
| 133 | # define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU) |
| 134 | # else |
| 135 | # define cpu_has_fpu 0 |
| 136 | # define raw_cpu_has_fpu 0 |
| 137 | # endif |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 138 | #else |
Paul Burton | b372e83 | 2018-11-07 23:14:03 +0000 | [diff] [blame] | 139 | # define raw_cpu_has_fpu cpu_has_fpu |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | #endif |
| 141 | #ifndef cpu_has_32fpr |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 142 | #define cpu_has_32fpr __isa_ge_or_opt(1, MIPS_CPU_32FPR) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | #endif |
| 144 | #ifndef cpu_has_counter |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 145 | #define cpu_has_counter __opt(MIPS_CPU_COUNTER) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | #endif |
| 147 | #ifndef cpu_has_watch |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 148 | #define cpu_has_watch __opt(MIPS_CPU_WATCH) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | #ifndef cpu_has_divec |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 151 | #define cpu_has_divec __isa_ge_or_opt(1, MIPS_CPU_DIVEC) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | #endif |
| 153 | #ifndef cpu_has_vce |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 154 | #define cpu_has_vce __opt(MIPS_CPU_VCE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | #endif |
| 156 | #ifndef cpu_has_cache_cdex_p |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 157 | #define cpu_has_cache_cdex_p __opt(MIPS_CPU_CACHE_CDEX_P) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | #endif |
| 159 | #ifndef cpu_has_cache_cdex_s |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 160 | #define cpu_has_cache_cdex_s __opt(MIPS_CPU_CACHE_CDEX_S) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | #endif |
| 162 | #ifndef cpu_has_prefetch |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 163 | #define cpu_has_prefetch __isa_ge_or_opt(1, MIPS_CPU_PREFETCH) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | #endif |
| 165 | #ifndef cpu_has_mcheck |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 166 | #define cpu_has_mcheck __isa_ge_or_opt(1, MIPS_CPU_MCHECK) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | #endif |
| 168 | #ifndef cpu_has_ejtag |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 169 | #define cpu_has_ejtag __opt(MIPS_CPU_EJTAG) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | #endif |
| 171 | #ifndef cpu_has_llsc |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 172 | #define cpu_has_llsc __isa_ge_or_opt(1, MIPS_CPU_LLSC) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | #endif |
Joshua Kinard | 8d5ded1 | 2015-06-02 18:21:33 -0400 | [diff] [blame] | 174 | #ifndef cpu_has_bp_ghist |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 175 | #define cpu_has_bp_ghist __opt(MIPS_CPU_BP_GHIST) |
Joshua Kinard | 8d5ded1 | 2015-06-02 18:21:33 -0400 | [diff] [blame] | 176 | #endif |
David Daney | b791d11 | 2009-07-13 11:15:19 -0700 | [diff] [blame] | 177 | #ifndef kernel_uses_llsc |
| 178 | #define kernel_uses_llsc cpu_has_llsc |
| 179 | #endif |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 180 | #ifndef cpu_has_guestctl0ext |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 181 | #define cpu_has_guestctl0ext __opt(MIPS_CPU_GUESTCTL0EXT) |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 182 | #endif |
| 183 | #ifndef cpu_has_guestctl1 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 184 | #define cpu_has_guestctl1 __opt(MIPS_CPU_GUESTCTL1) |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 185 | #endif |
| 186 | #ifndef cpu_has_guestctl2 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 187 | #define cpu_has_guestctl2 __opt(MIPS_CPU_GUESTCTL2) |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 188 | #endif |
| 189 | #ifndef cpu_has_guestid |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 190 | #define cpu_has_guestid __opt(MIPS_CPU_GUESTID) |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 191 | #endif |
| 192 | #ifndef cpu_has_drg |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 193 | #define cpu_has_drg __opt(MIPS_CPU_DRG) |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 194 | #endif |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 195 | #ifndef cpu_has_mips16 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 196 | #define cpu_has_mips16 __isa_lt_and_ase(6, MIPS_ASE_MIPS16) |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 197 | #endif |
Maciej W. Rozycki | 8d1630f | 2017-05-23 13:37:05 +0100 | [diff] [blame] | 198 | #ifndef cpu_has_mips16e2 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 199 | #define cpu_has_mips16e2 __isa_lt_and_ase(6, MIPS_ASE_MIPS16E2) |
Maciej W. Rozycki | 8d1630f | 2017-05-23 13:37:05 +0100 | [diff] [blame] | 200 | #endif |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 201 | #ifndef cpu_has_mdmx |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 202 | #define cpu_has_mdmx __isa_lt_and_ase(6, MIPS_ASE_MDMX) |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 203 | #endif |
| 204 | #ifndef cpu_has_mips3d |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 205 | #define cpu_has_mips3d __isa_lt_and_ase(6, MIPS_ASE_MIPS3D) |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 206 | #endif |
| 207 | #ifndef cpu_has_smartmips |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 208 | #define cpu_has_smartmips __isa_lt_and_ase(6, MIPS_ASE_SMARTMIPS) |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 209 | #endif |
David Daney | a68d09a | 2014-05-28 23:52:07 +0200 | [diff] [blame] | 210 | |
Steven J. Hill | b2ab4f0 | 2012-09-13 16:47:58 -0500 | [diff] [blame] | 211 | #ifndef cpu_has_rixi |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 212 | #define cpu_has_rixi __isa_ge_or_opt(6, MIPS_CPU_RIXI) |
Steven J. Hill | b2ab4f0 | 2012-09-13 16:47:58 -0500 | [diff] [blame] | 213 | #endif |
David Daney | a68d09a | 2014-05-28 23:52:07 +0200 | [diff] [blame] | 214 | |
Steven J. Hill | f8fa481 | 2012-12-07 03:51:35 +0000 | [diff] [blame] | 215 | #ifndef cpu_has_mmips |
Paul Burton | a013ba3 | 2018-11-07 23:19:41 +0000 | [diff] [blame] | 216 | # if defined(__mips_micromips) |
| 217 | # define cpu_has_mmips 1 |
| 218 | # elif defined(CONFIG_SYS_SUPPORTS_MICROMIPS) |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 219 | # define cpu_has_mmips __opt(MIPS_CPU_MICROMIPS) |
David Daney | 3ddc14a | 2013-05-24 20:54:10 +0000 | [diff] [blame] | 220 | # else |
| 221 | # define cpu_has_mmips 0 |
| 222 | # endif |
Steven J. Hill | f8fa481 | 2012-12-07 03:51:35 +0000 | [diff] [blame] | 223 | #endif |
David Daney | a68d09a | 2014-05-28 23:52:07 +0200 | [diff] [blame] | 224 | |
James Hogan | 1282257 | 2016-04-19 09:24:59 +0100 | [diff] [blame] | 225 | #ifndef cpu_has_lpa |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 226 | #define cpu_has_lpa __opt(MIPS_CPU_LPA) |
James Hogan | 1282257 | 2016-04-19 09:24:59 +0100 | [diff] [blame] | 227 | #endif |
| 228 | #ifndef cpu_has_mvh |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 229 | #define cpu_has_mvh __opt(MIPS_CPU_MVH) |
James Hogan | 1282257 | 2016-04-19 09:24:59 +0100 | [diff] [blame] | 230 | #endif |
Steven J. Hill | c5b3678 | 2015-02-26 18:16:38 -0600 | [diff] [blame] | 231 | #ifndef cpu_has_xpa |
James Hogan | 1282257 | 2016-04-19 09:24:59 +0100 | [diff] [blame] | 232 | #define cpu_has_xpa (cpu_has_lpa && cpu_has_mvh) |
Steven J. Hill | c5b3678 | 2015-02-26 18:16:38 -0600 | [diff] [blame] | 233 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | #ifndef cpu_has_vtag_icache |
| 235 | #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG) |
| 236 | #endif |
| 237 | #ifndef cpu_has_dc_aliases |
| 238 | #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES) |
| 239 | #endif |
| 240 | #ifndef cpu_has_ic_fills_f_dc |
| 241 | #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC) |
| 242 | #endif |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 243 | #ifndef cpu_has_pindexed_dcache |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 244 | #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX) |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 245 | #endif |
Huacai Chen | 8759934 | 2013-03-17 11:49:38 +0000 | [diff] [blame] | 246 | #ifndef cpu_has_local_ebase |
| 247 | #define cpu_has_local_ebase 1 |
| 248 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | |
| 250 | /* |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 251 | * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | * such as the R10000 have I-Caches that snoop local stores; the embedded ones |
| 253 | * don't. For maintaining I-cache coherency this means we need to flush the |
| 254 | * D-cache all the way back to whever the I-cache does refills from, so the |
| 255 | * I-cache has a chance to see the new data at all. Then we have to flush the |
| 256 | * I-cache also. |
| 257 | * Note we may have been rescheduled and may no longer be running on the CPU |
| 258 | * that did the store so we can't optimize this into only doing the flush on |
| 259 | * the local CPU. |
| 260 | */ |
| 261 | #ifndef cpu_icache_snoops_remote_store |
| 262 | #ifdef CONFIG_SMP |
| 263 | #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE) |
| 264 | #else |
| 265 | #define cpu_icache_snoops_remote_store 1 |
| 266 | #endif |
| 267 | #endif |
| 268 | |
Markos Chandras | 515a639 | 2014-11-14 10:10:02 +0000 | [diff] [blame] | 269 | #ifndef cpu_has_mips_1 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 270 | # define cpu_has_mips_1 (MIPS_ISA_REV < 6) |
Markos Chandras | 515a639 | 2014-11-14 10:10:02 +0000 | [diff] [blame] | 271 | #endif |
Steven J. Hill | a96102b | 2012-12-07 04:31:36 +0000 | [diff] [blame] | 272 | #ifndef cpu_has_mips_2 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 273 | # define cpu_has_mips_2 __isa_lt_and_flag(6, MIPS_CPU_ISA_II) |
Steven J. Hill | a96102b | 2012-12-07 04:31:36 +0000 | [diff] [blame] | 274 | #endif |
| 275 | #ifndef cpu_has_mips_3 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 276 | # define cpu_has_mips_3 __isa_lt_and_flag(6, MIPS_CPU_ISA_III) |
Steven J. Hill | a96102b | 2012-12-07 04:31:36 +0000 | [diff] [blame] | 277 | #endif |
| 278 | #ifndef cpu_has_mips_4 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 279 | # define cpu_has_mips_4 __isa_lt_and_flag(6, MIPS_CPU_ISA_IV) |
Steven J. Hill | a96102b | 2012-12-07 04:31:36 +0000 | [diff] [blame] | 280 | #endif |
| 281 | #ifndef cpu_has_mips_5 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 282 | # define cpu_has_mips_5 __isa_lt_and_flag(6, MIPS_CPU_ISA_V) |
Steven J. Hill | a96102b | 2012-12-07 04:31:36 +0000 | [diff] [blame] | 283 | #endif |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 284 | #ifndef cpu_has_mips32r1 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 285 | # define cpu_has_mips32r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M32R1) |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 286 | #endif |
| 287 | #ifndef cpu_has_mips32r2 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 288 | # define cpu_has_mips32r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M32R2) |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 289 | #endif |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 290 | #ifndef cpu_has_mips32r6 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 291 | # define cpu_has_mips32r6 __isa_ge_or_flag(6, MIPS_CPU_ISA_M32R6) |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 292 | #endif |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 293 | #ifndef cpu_has_mips64r1 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 294 | # define cpu_has_mips64r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M64R1) |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 295 | #endif |
| 296 | #ifndef cpu_has_mips64r2 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 297 | # define cpu_has_mips64r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M64R2) |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 298 | #endif |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 299 | #ifndef cpu_has_mips64r6 |
Paul Burton | 1aeba34 | 2018-11-26 18:58:40 +0000 | [diff] [blame] | 300 | # define cpu_has_mips64r6 __isa_ge_and_flag(6, MIPS_CPU_ISA_M64R6) |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 301 | #endif |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 302 | |
| 303 | /* |
| 304 | * Shortcuts ... |
| 305 | */ |
Ralf Baechle | 08a0790 | 2014-04-19 13:11:37 +0200 | [diff] [blame] | 306 | #define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5) |
| 307 | #define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5) |
| 308 | #define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5) |
| 309 | |
| 310 | #define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r) |
| 311 | #define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r) |
| 312 | #define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r) |
| 313 | #define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r) |
| 314 | |
Maciej W. Rozycki | 2d83fea | 2015-04-03 23:26:49 +0100 | [diff] [blame] | 315 | #define cpu_has_mips_3_4_5_64_r2_r6 \ |
| 316 | (cpu_has_mips_3 | cpu_has_mips_4_5_64_r2_r6) |
| 317 | #define cpu_has_mips_4_5_64_r2_r6 \ |
| 318 | (cpu_has_mips_4_5 | cpu_has_mips64r1 | \ |
| 319 | cpu_has_mips_r2 | cpu_has_mips_r6) |
Ralf Baechle | 08a0790 | 2014-04-19 13:11:37 +0200 | [diff] [blame] | 320 | |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 321 | #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | cpu_has_mips32r6) |
| 322 | #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | cpu_has_mips64r6) |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 323 | #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1) |
| 324 | #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2) |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 325 | #define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6) |
Ralf Baechle | c46b302 | 2008-10-28 09:37:47 +0000 | [diff] [blame] | 326 | #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \ |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 327 | cpu_has_mips32r6 | cpu_has_mips64r1 | \ |
| 328 | cpu_has_mips64r2 | cpu_has_mips64r6) |
| 329 | |
| 330 | /* MIPSR2 and MIPSR6 have a lot of similarities */ |
| 331 | #define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r6) |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 332 | |
Ralf Baechle | 9cdf30b | 2015-03-25 13:14:16 +0100 | [diff] [blame] | 333 | /* |
| 334 | * cpu_has_mips_r2_exec_hazard - return if IHB is required on current processor |
| 335 | * |
| 336 | * Returns non-zero value if the current processor implementation requires |
| 337 | * an IHB instruction to deal with an instruction hazard as per MIPS R2 |
| 338 | * architecture specification, zero otherwise. |
| 339 | */ |
David Daney | 41f0e4d | 2009-05-12 12:41:53 -0700 | [diff] [blame] | 340 | #ifndef cpu_has_mips_r2_exec_hazard |
Ralf Baechle | 9cdf30b | 2015-03-25 13:14:16 +0100 | [diff] [blame] | 341 | #define cpu_has_mips_r2_exec_hazard \ |
| 342 | ({ \ |
| 343 | int __res; \ |
| 344 | \ |
| 345 | switch (current_cpu_type()) { \ |
| 346 | case CPU_M14KC: \ |
| 347 | case CPU_74K: \ |
| 348 | case CPU_1074K: \ |
| 349 | case CPU_PROAPTIV: \ |
| 350 | case CPU_P5600: \ |
| 351 | case CPU_M5150: \ |
| 352 | case CPU_QEMU_GENERIC: \ |
| 353 | case CPU_CAVIUM_OCTEON: \ |
| 354 | case CPU_CAVIUM_OCTEON_PLUS: \ |
| 355 | case CPU_CAVIUM_OCTEON2: \ |
| 356 | case CPU_CAVIUM_OCTEON3: \ |
| 357 | __res = 0; \ |
| 358 | break; \ |
| 359 | \ |
| 360 | default: \ |
| 361 | __res = 1; \ |
| 362 | } \ |
| 363 | \ |
| 364 | __res; \ |
| 365 | }) |
David Daney | 41f0e4d | 2009-05-12 12:41:53 -0700 | [diff] [blame] | 366 | #endif |
| 367 | |
Ralf Baechle | 47740eb | 2009-04-19 03:21:22 +0200 | [diff] [blame] | 368 | /* |
| 369 | * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other |
Maciej W. Rozycki | becee6b8 | 2013-09-22 22:04:27 +0100 | [diff] [blame] | 370 | * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and |
Ralf Baechle | 417a5eb | 2010-08-05 13:26:01 +0100 | [diff] [blame] | 371 | * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels |
Ralf Baechle | 47740eb | 2009-04-19 03:21:22 +0200 | [diff] [blame] | 372 | * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ. |
| 373 | */ |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 374 | #ifndef cpu_has_clo_clz |
| 375 | #define cpu_has_clo_clz cpu_has_mips_r |
| 376 | #endif |
Ralf Baechle | 47740eb | 2009-04-19 03:21:22 +0200 | [diff] [blame] | 377 | |
Chen Jie | 3c09bae | 2014-08-15 16:56:58 +0800 | [diff] [blame] | 378 | /* |
| 379 | * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH. |
| 380 | * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD. |
| 381 | * This indicates the availability of WSBH and in case of 64 bit CPUs also |
| 382 | * DSBH and DSHD. |
| 383 | */ |
| 384 | #ifndef cpu_has_wsbh |
| 385 | #define cpu_has_wsbh cpu_has_mips_r2 |
| 386 | #endif |
| 387 | |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 388 | #ifndef cpu_has_dsp |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 389 | #define cpu_has_dsp __ase(MIPS_ASE_DSP) |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 390 | #endif |
| 391 | |
Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 392 | #ifndef cpu_has_dsp2 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 393 | #define cpu_has_dsp2 __ase(MIPS_ASE_DSP2P) |
Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 394 | #endif |
| 395 | |
Zubair Lutfullah Kakakhel | b5a6455 | 2016-03-29 15:50:25 +0100 | [diff] [blame] | 396 | #ifndef cpu_has_dsp3 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 397 | #define cpu_has_dsp3 __ase(MIPS_ASE_DSP3) |
Zubair Lutfullah Kakakhel | b5a6455 | 2016-03-29 15:50:25 +0100 | [diff] [blame] | 398 | #endif |
| 399 | |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 400 | #ifndef cpu_has_mipsmt |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 401 | #define cpu_has_mipsmt __isa_lt_and_ase(6, MIPS_ASE_MIPSMT) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 402 | #endif |
| 403 | |
Paul Burton | f270d88 | 2016-02-03 03:15:21 +0000 | [diff] [blame] | 404 | #ifndef cpu_has_vp |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 405 | #define cpu_has_vp __isa_ge_and_opt(6, MIPS_CPU_VP) |
Paul Burton | f270d88 | 2016-02-03 03:15:21 +0000 | [diff] [blame] | 406 | #endif |
| 407 | |
Ralf Baechle | a369202 | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 408 | #ifndef cpu_has_userlocal |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 409 | #define cpu_has_userlocal __isa_ge_or_opt(6, MIPS_CPU_ULRI) |
Ralf Baechle | a369202 | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 410 | #endif |
| 411 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 412 | #ifdef CONFIG_32BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | # ifndef cpu_has_nofpuex |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 414 | # define cpu_has_nofpuex __isa_lt_and_opt(1, MIPS_CPU_NOFPUEX) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | # endif |
| 416 | # ifndef cpu_has_64bits |
| 417 | # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT) |
| 418 | # endif |
| 419 | # ifndef cpu_has_64bit_zero_reg |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 420 | # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | # endif |
| 422 | # ifndef cpu_has_64bit_gp_regs |
| 423 | # define cpu_has_64bit_gp_regs 0 |
| 424 | # endif |
| 425 | # ifndef cpu_has_64bit_addresses |
| 426 | # define cpu_has_64bit_addresses 0 |
| 427 | # endif |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 428 | # ifndef cpu_vmbits |
| 429 | # define cpu_vmbits 31 |
| 430 | # endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | #endif |
| 432 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 433 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | # ifndef cpu_has_nofpuex |
| 435 | # define cpu_has_nofpuex 0 |
| 436 | # endif |
| 437 | # ifndef cpu_has_64bits |
| 438 | # define cpu_has_64bits 1 |
| 439 | # endif |
| 440 | # ifndef cpu_has_64bit_zero_reg |
| 441 | # define cpu_has_64bit_zero_reg 1 |
| 442 | # endif |
| 443 | # ifndef cpu_has_64bit_gp_regs |
| 444 | # define cpu_has_64bit_gp_regs 1 |
| 445 | # endif |
| 446 | # ifndef cpu_has_64bit_addresses |
| 447 | # define cpu_has_64bit_addresses 1 |
| 448 | # endif |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 449 | # ifndef cpu_vmbits |
| 450 | # define cpu_vmbits cpu_data[0].vmbits |
| 451 | # define __NEED_VMBITS_PROBE |
| 452 | # endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | #endif |
| 454 | |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 455 | #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint) |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 456 | # define cpu_has_vint __opt(MIPS_CPU_VINT) |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 457 | #elif !defined(cpu_has_vint) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 458 | # define cpu_has_vint 0 |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 459 | #endif |
| 460 | |
| 461 | #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic) |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 462 | # define cpu_has_veic __opt(MIPS_CPU_VEIC) |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 463 | #elif !defined(cpu_has_veic) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 464 | # define cpu_has_veic 0 |
| 465 | #endif |
| 466 | |
Ralf Baechle | fc5d2d2 | 2006-07-06 13:04:01 +0100 | [diff] [blame] | 467 | #ifndef cpu_has_inclusive_pcaches |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 468 | #define cpu_has_inclusive_pcaches __opt(MIPS_CPU_INCLUSIVE_CACHES) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | #endif |
| 470 | |
| 471 | #ifndef cpu_dcache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 472 | #define cpu_dcache_line_size() cpu_data[0].dcache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 473 | #endif |
| 474 | #ifndef cpu_icache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 475 | #define cpu_icache_line_size() cpu_data[0].icache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 476 | #endif |
| 477 | #ifndef cpu_scache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 478 | #define cpu_scache_line_size() cpu_data[0].scache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | #endif |
Matt Redfearn | 21da533 | 2017-07-26 08:41:08 +0100 | [diff] [blame] | 480 | #ifndef cpu_tcache_line_size |
| 481 | #define cpu_tcache_line_size() cpu_data[0].tcache.linesz |
| 482 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 | |
David Daney | fbeda19 | 2009-05-13 15:59:55 -0700 | [diff] [blame] | 484 | #ifndef cpu_hwrena_impl_bits |
| 485 | #define cpu_hwrena_impl_bits 0 |
| 486 | #endif |
| 487 | |
Al Cooper | da4b62c | 2012-07-13 16:44:51 -0400 | [diff] [blame] | 488 | #ifndef cpu_has_perf_cntr_intr_bit |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 489 | #define cpu_has_perf_cntr_intr_bit __opt(MIPS_CPU_PCI) |
Al Cooper | da4b62c | 2012-07-13 16:44:51 -0400 | [diff] [blame] | 490 | #endif |
| 491 | |
David Daney | 1e7decd | 2013-02-16 23:42:43 +0100 | [diff] [blame] | 492 | #ifndef cpu_has_vz |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 493 | #define cpu_has_vz __ase(MIPS_ASE_VZ) |
David Daney | 1e7decd | 2013-02-16 23:42:43 +0100 | [diff] [blame] | 494 | #endif |
| 495 | |
Paul Burton | a5e9a69 | 2014-01-27 15:23:10 +0000 | [diff] [blame] | 496 | #if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa) |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 497 | # define cpu_has_msa __ase(MIPS_ASE_MSA) |
Paul Burton | a5e9a69 | 2014-01-27 15:23:10 +0000 | [diff] [blame] | 498 | #elif !defined(cpu_has_msa) |
| 499 | # define cpu_has_msa 0 |
| 500 | #endif |
| 501 | |
James Hogan | 4e87580 | 2017-03-14 10:15:08 +0000 | [diff] [blame] | 502 | #ifndef cpu_has_ufr |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 503 | # define cpu_has_ufr __opt(MIPS_CPU_UFR) |
James Hogan | 4e87580 | 2017-03-14 10:15:08 +0000 | [diff] [blame] | 504 | #endif |
| 505 | |
Paul Burton | adac5d5 | 2014-09-11 08:30:18 +0100 | [diff] [blame] | 506 | #ifndef cpu_has_fre |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 507 | # define cpu_has_fre __opt(MIPS_CPU_FRE) |
Paul Burton | adac5d5 | 2014-09-11 08:30:18 +0100 | [diff] [blame] | 508 | #endif |
| 509 | |
James Hogan | 9b3274b | 2015-02-02 11:45:08 +0000 | [diff] [blame] | 510 | #ifndef cpu_has_cdmm |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 511 | # define cpu_has_cdmm __opt(MIPS_CPU_CDMM) |
James Hogan | 9b3274b | 2015-02-02 11:45:08 +0000 | [diff] [blame] | 512 | #endif |
| 513 | |
James Hogan | aaa7be4 | 2015-07-15 16:17:44 +0100 | [diff] [blame] | 514 | #ifndef cpu_has_small_pages |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 515 | # define cpu_has_small_pages __opt(MIPS_CPU_SP) |
James Hogan | aaa7be4 | 2015-07-15 16:17:44 +0100 | [diff] [blame] | 516 | #endif |
| 517 | |
Maciej W. Rozycki | 9519ef3 | 2015-11-13 00:46:55 +0000 | [diff] [blame] | 518 | #ifndef cpu_has_nan_legacy |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 519 | #define cpu_has_nan_legacy __isa_lt_and_opt(6, MIPS_CPU_NAN_LEGACY) |
Maciej W. Rozycki | 9519ef3 | 2015-11-13 00:46:55 +0000 | [diff] [blame] | 520 | #endif |
| 521 | #ifndef cpu_has_nan_2008 |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 522 | #define cpu_has_nan_2008 __isa_ge_or_opt(6, MIPS_CPU_NAN_2008) |
Maciej W. Rozycki | 9519ef3 | 2015-11-13 00:46:55 +0000 | [diff] [blame] | 523 | #endif |
| 524 | |
James Hogan | 37fb60f | 2016-05-11 13:50:50 +0100 | [diff] [blame] | 525 | #ifndef cpu_has_ebase_wg |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 526 | # define cpu_has_ebase_wg __opt(MIPS_CPU_EBASE_WG) |
James Hogan | 37fb60f | 2016-05-11 13:50:50 +0100 | [diff] [blame] | 527 | #endif |
| 528 | |
James Hogan | e06a154 | 2016-05-11 13:50:51 +0100 | [diff] [blame] | 529 | #ifndef cpu_has_badinstr |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 530 | # define cpu_has_badinstr __isa_ge_or_opt(6, MIPS_CPU_BADINSTR) |
James Hogan | e06a154 | 2016-05-11 13:50:51 +0100 | [diff] [blame] | 531 | #endif |
| 532 | |
| 533 | #ifndef cpu_has_badinstrp |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 534 | # define cpu_has_badinstrp __isa_ge_or_opt(6, MIPS_CPU_BADINSTRP) |
James Hogan | e06a154 | 2016-05-11 13:50:51 +0100 | [diff] [blame] | 535 | #endif |
| 536 | |
James Hogan | f18bdfa | 2016-05-11 13:50:52 +0100 | [diff] [blame] | 537 | #ifndef cpu_has_contextconfig |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 538 | # define cpu_has_contextconfig __opt(MIPS_CPU_CTXTC) |
James Hogan | f18bdfa | 2016-05-11 13:50:52 +0100 | [diff] [blame] | 539 | #endif |
| 540 | |
James Hogan | 30228c4 | 2016-05-11 13:50:53 +0100 | [diff] [blame] | 541 | #ifndef cpu_has_perf |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 542 | # define cpu_has_perf __opt(MIPS_CPU_PERF) |
James Hogan | 30228c4 | 2016-05-11 13:50:53 +0100 | [diff] [blame] | 543 | #endif |
| 544 | |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 545 | #ifdef CONFIG_SMP |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 546 | /* |
| 547 | * Some systems share FTLB RAMs between threads within a core (siblings in |
| 548 | * kernel parlance). This means that FTLB entries may become invalid at almost |
| 549 | * any point when an entry is evicted due to a sibling thread writing an entry |
| 550 | * to the shared FTLB RAM. |
| 551 | * |
| 552 | * This is only relevant to SMP systems, and the only systems that exhibit this |
| 553 | * property implement MIPSr6 or higher so we constrain support for this to |
| 554 | * kernels that will run on such systems. |
| 555 | */ |
| 556 | # ifndef cpu_has_shared_ftlb_ram |
| 557 | # define cpu_has_shared_ftlb_ram \ |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 558 | __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_RAM) |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 559 | # endif |
| 560 | |
| 561 | /* |
| 562 | * Some systems take this a step further & share FTLB entries between siblings. |
| 563 | * This is implemented as TLB writes happening as usual, but if an entry |
| 564 | * written by a sibling exists in the shared FTLB for a translation which would |
| 565 | * otherwise cause a TLB refill exception then the CPU will use the entry |
| 566 | * written by its sibling rather than triggering a refill & writing a matching |
| 567 | * TLB entry for itself. |
| 568 | * |
| 569 | * This is naturally only valid if a TLB entry is known to be suitable for use |
| 570 | * on all siblings in a CPU, and so it only takes effect when MMIDs are in use |
| 571 | * rather than ASIDs or when a TLB entry is marked global. |
| 572 | */ |
| 573 | # ifndef cpu_has_shared_ftlb_entries |
| 574 | # define cpu_has_shared_ftlb_entries \ |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 575 | __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_ENTRIES) |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 576 | # endif |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 577 | #endif /* SMP */ |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 578 | |
| 579 | #ifndef cpu_has_shared_ftlb_ram |
| 580 | # define cpu_has_shared_ftlb_ram 0 |
| 581 | #endif |
| 582 | #ifndef cpu_has_shared_ftlb_entries |
| 583 | # define cpu_has_shared_ftlb_entries 0 |
| 584 | #endif |
| 585 | |
Matt Redfearn | 800fb71 | 2018-04-20 11:23:04 +0100 | [diff] [blame] | 586 | #ifdef CONFIG_MIPS_MT_SMP |
| 587 | # define cpu_has_mipsmt_pertccounters \ |
Paul Burton | 93e0194 | 2017-06-12 11:54:23 -0700 | [diff] [blame] | 588 | __isa_lt_and_opt(6, MIPS_CPU_MT_PER_TC_PERF_COUNTERS) |
Matt Redfearn | 800fb71 | 2018-04-20 11:23:04 +0100 | [diff] [blame] | 589 | #else |
| 590 | # define cpu_has_mipsmt_pertccounters 0 |
| 591 | #endif /* CONFIG_MIPS_MT_SMP */ |
| 592 | |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 593 | /* |
Paul Burton | c8790d6 | 2019-02-02 01:43:28 +0000 | [diff] [blame] | 594 | * We only enable MMID support for configurations which natively support 64 bit |
| 595 | * atomics because getting good performance from the allocator relies upon |
| 596 | * efficient atomic64_*() functions. |
| 597 | */ |
| 598 | #ifndef cpu_has_mmid |
| 599 | # ifdef CONFIG_GENERIC_ATOMIC64 |
| 600 | # define cpu_has_mmid 0 |
| 601 | # else |
| 602 | # define cpu_has_mmid __isa_ge_and_opt(6, MIPS_CPU_MMID) |
| 603 | # endif |
| 604 | #endif |
| 605 | |
| 606 | /* |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 607 | * Guest capabilities |
| 608 | */ |
| 609 | #ifndef cpu_guest_has_conf1 |
| 610 | #define cpu_guest_has_conf1 (cpu_data[0].guest.conf & (1 << 1)) |
| 611 | #endif |
| 612 | #ifndef cpu_guest_has_conf2 |
| 613 | #define cpu_guest_has_conf2 (cpu_data[0].guest.conf & (1 << 2)) |
| 614 | #endif |
| 615 | #ifndef cpu_guest_has_conf3 |
| 616 | #define cpu_guest_has_conf3 (cpu_data[0].guest.conf & (1 << 3)) |
| 617 | #endif |
| 618 | #ifndef cpu_guest_has_conf4 |
| 619 | #define cpu_guest_has_conf4 (cpu_data[0].guest.conf & (1 << 4)) |
| 620 | #endif |
| 621 | #ifndef cpu_guest_has_conf5 |
| 622 | #define cpu_guest_has_conf5 (cpu_data[0].guest.conf & (1 << 5)) |
| 623 | #endif |
| 624 | #ifndef cpu_guest_has_conf6 |
| 625 | #define cpu_guest_has_conf6 (cpu_data[0].guest.conf & (1 << 6)) |
| 626 | #endif |
| 627 | #ifndef cpu_guest_has_conf7 |
| 628 | #define cpu_guest_has_conf7 (cpu_data[0].guest.conf & (1 << 7)) |
| 629 | #endif |
| 630 | #ifndef cpu_guest_has_fpu |
| 631 | #define cpu_guest_has_fpu (cpu_data[0].guest.options & MIPS_CPU_FPU) |
| 632 | #endif |
| 633 | #ifndef cpu_guest_has_watch |
| 634 | #define cpu_guest_has_watch (cpu_data[0].guest.options & MIPS_CPU_WATCH) |
| 635 | #endif |
| 636 | #ifndef cpu_guest_has_contextconfig |
| 637 | #define cpu_guest_has_contextconfig (cpu_data[0].guest.options & MIPS_CPU_CTXTC) |
| 638 | #endif |
| 639 | #ifndef cpu_guest_has_segments |
| 640 | #define cpu_guest_has_segments (cpu_data[0].guest.options & MIPS_CPU_SEGMENTS) |
| 641 | #endif |
| 642 | #ifndef cpu_guest_has_badinstr |
| 643 | #define cpu_guest_has_badinstr (cpu_data[0].guest.options & MIPS_CPU_BADINSTR) |
| 644 | #endif |
| 645 | #ifndef cpu_guest_has_badinstrp |
| 646 | #define cpu_guest_has_badinstrp (cpu_data[0].guest.options & MIPS_CPU_BADINSTRP) |
| 647 | #endif |
| 648 | #ifndef cpu_guest_has_htw |
| 649 | #define cpu_guest_has_htw (cpu_data[0].guest.options & MIPS_CPU_HTW) |
| 650 | #endif |
James Hogan | a929bdc | 2017-03-14 10:15:11 +0000 | [diff] [blame] | 651 | #ifndef cpu_guest_has_mvh |
| 652 | #define cpu_guest_has_mvh (cpu_data[0].guest.options & MIPS_CPU_MVH) |
| 653 | #endif |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 654 | #ifndef cpu_guest_has_msa |
| 655 | #define cpu_guest_has_msa (cpu_data[0].guest.ases & MIPS_ASE_MSA) |
| 656 | #endif |
| 657 | #ifndef cpu_guest_has_kscr |
| 658 | #define cpu_guest_has_kscr(n) (cpu_data[0].guest.kscratch_mask & (1u << (n))) |
| 659 | #endif |
| 660 | #ifndef cpu_guest_has_rw_llb |
| 661 | #define cpu_guest_has_rw_llb (cpu_has_mips_r6 || (cpu_data[0].guest.options & MIPS_CPU_RW_LLB)) |
| 662 | #endif |
| 663 | #ifndef cpu_guest_has_perf |
| 664 | #define cpu_guest_has_perf (cpu_data[0].guest.options & MIPS_CPU_PERF) |
| 665 | #endif |
| 666 | #ifndef cpu_guest_has_maar |
| 667 | #define cpu_guest_has_maar (cpu_data[0].guest.options & MIPS_CPU_MAAR) |
| 668 | #endif |
James Hogan | a7c7ad6 | 2017-03-14 10:15:10 +0000 | [diff] [blame] | 669 | #ifndef cpu_guest_has_userlocal |
| 670 | #define cpu_guest_has_userlocal (cpu_data[0].guest.options & MIPS_CPU_ULRI) |
| 671 | #endif |
James Hogan | 6ad816e | 2016-05-11 15:50:30 +0100 | [diff] [blame] | 672 | |
| 673 | /* |
| 674 | * Guest dynamic capabilities |
| 675 | */ |
| 676 | #ifndef cpu_guest_has_dyn_fpu |
| 677 | #define cpu_guest_has_dyn_fpu (cpu_data[0].guest.options_dyn & MIPS_CPU_FPU) |
| 678 | #endif |
| 679 | #ifndef cpu_guest_has_dyn_watch |
| 680 | #define cpu_guest_has_dyn_watch (cpu_data[0].guest.options_dyn & MIPS_CPU_WATCH) |
| 681 | #endif |
| 682 | #ifndef cpu_guest_has_dyn_contextconfig |
| 683 | #define cpu_guest_has_dyn_contextconfig (cpu_data[0].guest.options_dyn & MIPS_CPU_CTXTC) |
| 684 | #endif |
| 685 | #ifndef cpu_guest_has_dyn_perf |
| 686 | #define cpu_guest_has_dyn_perf (cpu_data[0].guest.options_dyn & MIPS_CPU_PERF) |
| 687 | #endif |
| 688 | #ifndef cpu_guest_has_dyn_msa |
| 689 | #define cpu_guest_has_dyn_msa (cpu_data[0].guest.ases_dyn & MIPS_ASE_MSA) |
| 690 | #endif |
| 691 | #ifndef cpu_guest_has_dyn_maar |
| 692 | #define cpu_guest_has_dyn_maar (cpu_data[0].guest.options_dyn & MIPS_CPU_MAAR) |
| 693 | #endif |
| 694 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 | #endif /* __ASM_CPU_FEATURES_H */ |