blob: 6998a9796499b0d1c190d72ae33a444272942ded [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
Matt Redfearn18ba2102018-02-26 17:02:43 +000014#include <asm/isa-rev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <cpu-feature-overrides.h>
16
Paul Burton93e01942017-06-12 11:54:23 -070017#define __ase(ase) (cpu_data[0].ases & (ase))
Paul Burton1aeba342018-11-26 18:58:40 +000018#define __isa(isa) (cpu_data[0].isa_level & (isa))
Paul Burton93e01942017-06-12 11:54:23 -070019#define __opt(opt) (cpu_data[0].options & (opt))
20
21/*
22 * Check if MIPS_ISA_REV is >= isa *and* an option or ASE is detected during
23 * boot (typically by cpu_probe()).
24 *
25 * Note that these should only be used in cases where a kernel built for an
26 * older ISA *cannot* run on a CPU which supports the feature in question. For
27 * example this may be used for features introduced with MIPSr6, since a kernel
28 * built for an older ISA cannot run on a MIPSr6 CPU. This should not be used
29 * for MIPSr2 features however, since a MIPSr1 or earlier kernel might run on a
30 * MIPSr2 CPU.
31 */
32#define __isa_ge_and_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) && __ase(ase))
33#define __isa_ge_and_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) && __opt(opt))
34
35/*
36 * Check if MIPS_ISA_REV is >= isa *or* an option or ASE is detected during
37 * boot (typically by cpu_probe()).
38 *
39 * These are for use with features that are optional up until a particular ISA
40 * revision & then become required.
41 */
42#define __isa_ge_or_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) || __ase(ase))
43#define __isa_ge_or_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) || __opt(opt))
44
45/*
46 * Check if MIPS_ISA_REV is < isa *and* an option or ASE is detected during
47 * boot (typically by cpu_probe()).
48 *
49 * These are for use with features that are optional up until a particular ISA
50 * revision & are then removed - ie. no longer present in any CPU implementing
51 * the given ISA revision.
52 */
53#define __isa_lt_and_ase(isa, ase) ((MIPS_ISA_REV < (isa)) && __ase(ase))
54#define __isa_lt_and_opt(isa, opt) ((MIPS_ISA_REV < (isa)) && __opt(opt))
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/*
Paul Burton1aeba342018-11-26 18:58:40 +000057 * Similarly allow for ISA level checks that take into account knowledge of the
58 * ISA targeted by the kernel build, provided by MIPS_ISA_REV.
59 */
60#define __isa_ge_and_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) && __isa(flag))
61#define __isa_ge_or_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) || __isa(flag))
62#define __isa_lt_and_flag(isa, flag) ((MIPS_ISA_REV < (isa)) && __isa(flag))
63#define __isa_range(ge, lt) \
64 ((MIPS_ISA_REV >= (ge)) && (MIPS_ISA_REV < (lt)))
65#define __isa_range_or_flag(ge, lt, flag) \
66 (__isa_range(ge, lt) || ((MIPS_ISA_REV < (lt)) && __isa(flag)))
67
68/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 * SMP assumption: Options of CPU 0 are a superset of all processors.
70 * This is true for all known MIPS systems.
71 */
72#ifndef cpu_has_tlb
Paul Burton93e01942017-06-12 11:54:23 -070073#define cpu_has_tlb __opt(MIPS_CPU_TLB)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#endif
James Hogan2f6f3132015-09-17 17:49:20 +010075#ifndef cpu_has_ftlb
Paul Burton93e01942017-06-12 11:54:23 -070076#define cpu_has_ftlb __opt(MIPS_CPU_FTLB)
James Hogan2f6f3132015-09-17 17:49:20 +010077#endif
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +000078#ifndef cpu_has_tlbinv
Paul Burton93e01942017-06-12 11:54:23 -070079#define cpu_has_tlbinv __opt(MIPS_CPU_TLBINV)
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +000080#endif
Steven J. Hill4a0156f2013-11-14 16:12:24 +000081#ifndef cpu_has_segments
Paul Burton93e01942017-06-12 11:54:23 -070082#define cpu_has_segments __opt(MIPS_CPU_SEGMENTS)
Steven J. Hill4a0156f2013-11-14 16:12:24 +000083#endif
Markos Chandras7ae66962014-01-09 16:01:29 +000084#ifndef cpu_has_eva
Paul Burton93e01942017-06-12 11:54:23 -070085#define cpu_has_eva __opt(MIPS_CPU_EVA)
Markos Chandras7ae66962014-01-09 16:01:29 +000086#endif
Markos Chandrase647e6b2014-07-14 12:43:28 +010087#ifndef cpu_has_htw
Paul Burton93e01942017-06-12 11:54:23 -070088#define cpu_has_htw __opt(MIPS_CPU_HTW)
Markos Chandrase647e6b2014-07-14 12:43:28 +010089#endif
Huacai Chen380cd582016-03-03 09:45:12 +080090#ifndef cpu_has_ldpte
Paul Burton93e01942017-06-12 11:54:23 -070091#define cpu_has_ldpte __opt(MIPS_CPU_LDPTE)
Huacai Chen380cd582016-03-03 09:45:12 +080092#endif
Leonid Yegoshin6ee729a2014-07-15 14:09:55 +010093#ifndef cpu_has_rixiex
Paul Burton93e01942017-06-12 11:54:23 -070094#define cpu_has_rixiex __isa_ge_or_opt(6, MIPS_CPU_RIXIEX)
Leonid Yegoshin6ee729a2014-07-15 14:09:55 +010095#endif
Paul Burton1f6c52f2014-07-14 10:32:14 +010096#ifndef cpu_has_maar
Paul Burton93e01942017-06-12 11:54:23 -070097#define cpu_has_maar __opt(MIPS_CPU_MAAR)
Paul Burton1f6c52f2014-07-14 10:32:14 +010098#endif
Markos Chandras5aed9da2014-12-02 09:46:19 +000099#ifndef cpu_has_rw_llb
Paul Burton93e01942017-06-12 11:54:23 -0700100#define cpu_has_rw_llb __isa_ge_or_opt(6, MIPS_CPU_RW_LLB)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000101#endif
Ralf Baechle1990e542013-06-26 17:06:34 +0200102
103/*
104 * For the moment we don't consider R6000 and R8000 so we can assume that
105 * anything that doesn't support R4000-style exceptions and interrupts is
106 * R3000-like. Users should still treat these two macro definitions as
107 * opaque.
108 */
109#ifndef cpu_has_3kex
110#define cpu_has_3kex (!cpu_has_4kex)
111#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#ifndef cpu_has_4kex
Paul Burton93e01942017-06-12 11:54:23 -0700113#define cpu_has_4kex __isa_ge_or_opt(1, MIPS_CPU_4KEX)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +0100115#ifndef cpu_has_3k_cache
Paul Burton93e01942017-06-12 11:54:23 -0700116#define cpu_has_3k_cache __isa_lt_and_opt(1, MIPS_CPU_3K_CACHE)
Ralf Baechle02cf2112005-10-01 13:06:32 +0100117#endif
118#define cpu_has_6k_cache 0
119#define cpu_has_8k_cache 0
120#ifndef cpu_has_4k_cache
Paul Burton93e01942017-06-12 11:54:23 -0700121#define cpu_has_4k_cache __isa_ge_or_opt(1, MIPS_CPU_4K_CACHE)
Ralf Baechle02cf2112005-10-01 13:06:32 +0100122#endif
123#ifndef cpu_has_tx39_cache
Paul Burton93e01942017-06-12 11:54:23 -0700124#define cpu_has_tx39_cache __opt(MIPS_CPU_TX39_CACHE)
Ralf Baechle02cf2112005-10-01 13:06:32 +0100125#endif
David Daney47d979e2008-12-11 15:33:27 -0800126#ifndef cpu_has_octeon_cache
127#define cpu_has_octeon_cache 0
128#endif
Maciej W. Rozycki18a2c2c2015-04-03 23:26:04 +0100129/* Don't override `cpu_has_fpu' to 1 or the "nofpu" option won't work. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#ifndef cpu_has_fpu
Paul Burtonb372e832018-11-07 23:14:03 +0000131# ifdef CONFIG_MIPS_FP_SUPPORT
132# define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
133# define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
134# else
135# define cpu_has_fpu 0
136# define raw_cpu_has_fpu 0
137# endif
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900138#else
Paul Burtonb372e832018-11-07 23:14:03 +0000139# define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140#endif
141#ifndef cpu_has_32fpr
Paul Burton93e01942017-06-12 11:54:23 -0700142#define cpu_has_32fpr __isa_ge_or_opt(1, MIPS_CPU_32FPR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#endif
144#ifndef cpu_has_counter
Paul Burton93e01942017-06-12 11:54:23 -0700145#define cpu_has_counter __opt(MIPS_CPU_COUNTER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#endif
147#ifndef cpu_has_watch
Paul Burton93e01942017-06-12 11:54:23 -0700148#define cpu_has_watch __opt(MIPS_CPU_WATCH)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150#ifndef cpu_has_divec
Paul Burton93e01942017-06-12 11:54:23 -0700151#define cpu_has_divec __isa_ge_or_opt(1, MIPS_CPU_DIVEC)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#endif
153#ifndef cpu_has_vce
Paul Burton93e01942017-06-12 11:54:23 -0700154#define cpu_has_vce __opt(MIPS_CPU_VCE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#endif
156#ifndef cpu_has_cache_cdex_p
Paul Burton93e01942017-06-12 11:54:23 -0700157#define cpu_has_cache_cdex_p __opt(MIPS_CPU_CACHE_CDEX_P)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#endif
159#ifndef cpu_has_cache_cdex_s
Paul Burton93e01942017-06-12 11:54:23 -0700160#define cpu_has_cache_cdex_s __opt(MIPS_CPU_CACHE_CDEX_S)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#endif
162#ifndef cpu_has_prefetch
Paul Burton93e01942017-06-12 11:54:23 -0700163#define cpu_has_prefetch __isa_ge_or_opt(1, MIPS_CPU_PREFETCH)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#endif
165#ifndef cpu_has_mcheck
Paul Burton93e01942017-06-12 11:54:23 -0700166#define cpu_has_mcheck __isa_ge_or_opt(1, MIPS_CPU_MCHECK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#endif
168#ifndef cpu_has_ejtag
Paul Burton93e01942017-06-12 11:54:23 -0700169#define cpu_has_ejtag __opt(MIPS_CPU_EJTAG)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#endif
171#ifndef cpu_has_llsc
Paul Burton93e01942017-06-12 11:54:23 -0700172#define cpu_has_llsc __isa_ge_or_opt(1, MIPS_CPU_LLSC)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#endif
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400174#ifndef cpu_has_bp_ghist
Paul Burton93e01942017-06-12 11:54:23 -0700175#define cpu_has_bp_ghist __opt(MIPS_CPU_BP_GHIST)
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400176#endif
David Daneyb791d112009-07-13 11:15:19 -0700177#ifndef kernel_uses_llsc
178#define kernel_uses_llsc cpu_has_llsc
179#endif
James Hogan6ad816e2016-05-11 15:50:30 +0100180#ifndef cpu_has_guestctl0ext
Paul Burton93e01942017-06-12 11:54:23 -0700181#define cpu_has_guestctl0ext __opt(MIPS_CPU_GUESTCTL0EXT)
James Hogan6ad816e2016-05-11 15:50:30 +0100182#endif
183#ifndef cpu_has_guestctl1
Paul Burton93e01942017-06-12 11:54:23 -0700184#define cpu_has_guestctl1 __opt(MIPS_CPU_GUESTCTL1)
James Hogan6ad816e2016-05-11 15:50:30 +0100185#endif
186#ifndef cpu_has_guestctl2
Paul Burton93e01942017-06-12 11:54:23 -0700187#define cpu_has_guestctl2 __opt(MIPS_CPU_GUESTCTL2)
James Hogan6ad816e2016-05-11 15:50:30 +0100188#endif
189#ifndef cpu_has_guestid
Paul Burton93e01942017-06-12 11:54:23 -0700190#define cpu_has_guestid __opt(MIPS_CPU_GUESTID)
James Hogan6ad816e2016-05-11 15:50:30 +0100191#endif
192#ifndef cpu_has_drg
Paul Burton93e01942017-06-12 11:54:23 -0700193#define cpu_has_drg __opt(MIPS_CPU_DRG)
James Hogan6ad816e2016-05-11 15:50:30 +0100194#endif
Ralf Baechle41943182005-05-05 16:45:59 +0000195#ifndef cpu_has_mips16
Paul Burton93e01942017-06-12 11:54:23 -0700196#define cpu_has_mips16 __isa_lt_and_ase(6, MIPS_ASE_MIPS16)
Ralf Baechle41943182005-05-05 16:45:59 +0000197#endif
Maciej W. Rozycki8d1630f2017-05-23 13:37:05 +0100198#ifndef cpu_has_mips16e2
Paul Burton93e01942017-06-12 11:54:23 -0700199#define cpu_has_mips16e2 __isa_lt_and_ase(6, MIPS_ASE_MIPS16E2)
Maciej W. Rozycki8d1630f2017-05-23 13:37:05 +0100200#endif
Ralf Baechle41943182005-05-05 16:45:59 +0000201#ifndef cpu_has_mdmx
Paul Burton93e01942017-06-12 11:54:23 -0700202#define cpu_has_mdmx __isa_lt_and_ase(6, MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000203#endif
204#ifndef cpu_has_mips3d
Paul Burton93e01942017-06-12 11:54:23 -0700205#define cpu_has_mips3d __isa_lt_and_ase(6, MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000206#endif
207#ifndef cpu_has_smartmips
Paul Burton93e01942017-06-12 11:54:23 -0700208#define cpu_has_smartmips __isa_lt_and_ase(6, MIPS_ASE_SMARTMIPS)
Ralf Baechle41943182005-05-05 16:45:59 +0000209#endif
David Daneya68d09a2014-05-28 23:52:07 +0200210
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500211#ifndef cpu_has_rixi
Paul Burton93e01942017-06-12 11:54:23 -0700212#define cpu_has_rixi __isa_ge_or_opt(6, MIPS_CPU_RIXI)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500213#endif
David Daneya68d09a2014-05-28 23:52:07 +0200214
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000215#ifndef cpu_has_mmips
Paul Burtona013ba32018-11-07 23:19:41 +0000216# if defined(__mips_micromips)
217# define cpu_has_mmips 1
218# elif defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Paul Burton93e01942017-06-12 11:54:23 -0700219# define cpu_has_mmips __opt(MIPS_CPU_MICROMIPS)
David Daney3ddc14a2013-05-24 20:54:10 +0000220# else
221# define cpu_has_mmips 0
222# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000223#endif
David Daneya68d09a2014-05-28 23:52:07 +0200224
James Hogan12822572016-04-19 09:24:59 +0100225#ifndef cpu_has_lpa
Paul Burton93e01942017-06-12 11:54:23 -0700226#define cpu_has_lpa __opt(MIPS_CPU_LPA)
James Hogan12822572016-04-19 09:24:59 +0100227#endif
228#ifndef cpu_has_mvh
Paul Burton93e01942017-06-12 11:54:23 -0700229#define cpu_has_mvh __opt(MIPS_CPU_MVH)
James Hogan12822572016-04-19 09:24:59 +0100230#endif
Steven J. Hillc5b36782015-02-26 18:16:38 -0600231#ifndef cpu_has_xpa
James Hogan12822572016-04-19 09:24:59 +0100232#define cpu_has_xpa (cpu_has_lpa && cpu_has_mvh)
Steven J. Hillc5b36782015-02-26 18:16:38 -0600233#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#ifndef cpu_has_vtag_icache
235#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
236#endif
237#ifndef cpu_has_dc_aliases
238#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
239#endif
240#ifndef cpu_has_ic_fills_f_dc
241#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
242#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900243#ifndef cpu_has_pindexed_dcache
Tony Wufc192e52013-06-21 10:10:46 +0000244#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900245#endif
Huacai Chen87599342013-03-17 11:49:38 +0000246#ifndef cpu_has_local_ebase
247#define cpu_has_local_ebase 1
248#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
250/*
Ralf Baechle70342282013-01-22 12:59:30 +0100251 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
253 * don't. For maintaining I-cache coherency this means we need to flush the
254 * D-cache all the way back to whever the I-cache does refills from, so the
255 * I-cache has a chance to see the new data at all. Then we have to flush the
256 * I-cache also.
257 * Note we may have been rescheduled and may no longer be running on the CPU
258 * that did the store so we can't optimize this into only doing the flush on
259 * the local CPU.
260 */
261#ifndef cpu_icache_snoops_remote_store
262#ifdef CONFIG_SMP
263#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
264#else
265#define cpu_icache_snoops_remote_store 1
266#endif
267#endif
268
Markos Chandras515a6392014-11-14 10:10:02 +0000269#ifndef cpu_has_mips_1
Paul Burton1aeba342018-11-26 18:58:40 +0000270# define cpu_has_mips_1 (MIPS_ISA_REV < 6)
Markos Chandras515a6392014-11-14 10:10:02 +0000271#endif
Steven J. Hilla96102b2012-12-07 04:31:36 +0000272#ifndef cpu_has_mips_2
Paul Burton1aeba342018-11-26 18:58:40 +0000273# define cpu_has_mips_2 __isa_lt_and_flag(6, MIPS_CPU_ISA_II)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000274#endif
275#ifndef cpu_has_mips_3
Paul Burton1aeba342018-11-26 18:58:40 +0000276# define cpu_has_mips_3 __isa_lt_and_flag(6, MIPS_CPU_ISA_III)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000277#endif
278#ifndef cpu_has_mips_4
Paul Burton1aeba342018-11-26 18:58:40 +0000279# define cpu_has_mips_4 __isa_lt_and_flag(6, MIPS_CPU_ISA_IV)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000280#endif
281#ifndef cpu_has_mips_5
Paul Burton1aeba342018-11-26 18:58:40 +0000282# define cpu_has_mips_5 __isa_lt_and_flag(6, MIPS_CPU_ISA_V)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000283#endif
Tony Wufc192e52013-06-21 10:10:46 +0000284#ifndef cpu_has_mips32r1
Paul Burton1aeba342018-11-26 18:58:40 +0000285# define cpu_has_mips32r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M32R1)
Tony Wufc192e52013-06-21 10:10:46 +0000286#endif
287#ifndef cpu_has_mips32r2
Paul Burton1aeba342018-11-26 18:58:40 +0000288# define cpu_has_mips32r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M32R2)
Tony Wufc192e52013-06-21 10:10:46 +0000289#endif
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000290#ifndef cpu_has_mips32r6
Paul Burton1aeba342018-11-26 18:58:40 +0000291# define cpu_has_mips32r6 __isa_ge_or_flag(6, MIPS_CPU_ISA_M32R6)
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000292#endif
Tony Wufc192e52013-06-21 10:10:46 +0000293#ifndef cpu_has_mips64r1
Paul Burton1aeba342018-11-26 18:58:40 +0000294# define cpu_has_mips64r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M64R1)
Tony Wufc192e52013-06-21 10:10:46 +0000295#endif
296#ifndef cpu_has_mips64r2
Paul Burton1aeba342018-11-26 18:58:40 +0000297# define cpu_has_mips64r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M64R2)
Tony Wufc192e52013-06-21 10:10:46 +0000298#endif
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000299#ifndef cpu_has_mips64r6
Paul Burton1aeba342018-11-26 18:58:40 +0000300# define cpu_has_mips64r6 __isa_ge_and_flag(6, MIPS_CPU_ISA_M64R6)
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000301#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000302
303/*
304 * Shortcuts ...
305 */
Ralf Baechle08a07902014-04-19 13:11:37 +0200306#define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
307#define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
308#define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
309
310#define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
311#define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
312#define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
313#define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
314
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +0100315#define cpu_has_mips_3_4_5_64_r2_r6 \
316 (cpu_has_mips_3 | cpu_has_mips_4_5_64_r2_r6)
317#define cpu_has_mips_4_5_64_r2_r6 \
318 (cpu_has_mips_4_5 | cpu_has_mips64r1 | \
319 cpu_has_mips_r2 | cpu_has_mips_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +0200320
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000321#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | cpu_has_mips32r6)
322#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | cpu_has_mips64r6)
Ralf Baechle70342282013-01-22 12:59:30 +0100323#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
324#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000325#define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000326#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000327 cpu_has_mips32r6 | cpu_has_mips64r1 | \
328 cpu_has_mips64r2 | cpu_has_mips64r6)
329
330/* MIPSR2 and MIPSR6 have a lot of similarities */
331#define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r6)
Ralf Baechle04015722005-12-09 12:20:49 +0000332
Ralf Baechle9cdf30b2015-03-25 13:14:16 +0100333/*
334 * cpu_has_mips_r2_exec_hazard - return if IHB is required on current processor
335 *
336 * Returns non-zero value if the current processor implementation requires
337 * an IHB instruction to deal with an instruction hazard as per MIPS R2
338 * architecture specification, zero otherwise.
339 */
David Daney41f0e4d2009-05-12 12:41:53 -0700340#ifndef cpu_has_mips_r2_exec_hazard
Ralf Baechle9cdf30b2015-03-25 13:14:16 +0100341#define cpu_has_mips_r2_exec_hazard \
342({ \
343 int __res; \
344 \
345 switch (current_cpu_type()) { \
346 case CPU_M14KC: \
347 case CPU_74K: \
348 case CPU_1074K: \
349 case CPU_PROAPTIV: \
350 case CPU_P5600: \
351 case CPU_M5150: \
352 case CPU_QEMU_GENERIC: \
353 case CPU_CAVIUM_OCTEON: \
354 case CPU_CAVIUM_OCTEON_PLUS: \
355 case CPU_CAVIUM_OCTEON2: \
356 case CPU_CAVIUM_OCTEON3: \
357 __res = 0; \
358 break; \
359 \
360 default: \
361 __res = 1; \
362 } \
363 \
364 __res; \
365})
David Daney41f0e4d2009-05-12 12:41:53 -0700366#endif
367
Ralf Baechle47740eb2009-04-19 03:21:22 +0200368/*
369 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Maciej W. Rozyckibecee6b82013-09-22 22:04:27 +0100370 * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100371 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200372 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
373 */
Tony Wufc192e52013-06-21 10:10:46 +0000374#ifndef cpu_has_clo_clz
375#define cpu_has_clo_clz cpu_has_mips_r
376#endif
Ralf Baechle47740eb2009-04-19 03:21:22 +0200377
Chen Jie3c09bae2014-08-15 16:56:58 +0800378/*
379 * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
380 * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
381 * This indicates the availability of WSBH and in case of 64 bit CPUs also
382 * DSBH and DSHD.
383 */
384#ifndef cpu_has_wsbh
385#define cpu_has_wsbh cpu_has_mips_r2
386#endif
387
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000388#ifndef cpu_has_dsp
Paul Burton93e01942017-06-12 11:54:23 -0700389#define cpu_has_dsp __ase(MIPS_ASE_DSP)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000390#endif
391
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500392#ifndef cpu_has_dsp2
Paul Burton93e01942017-06-12 11:54:23 -0700393#define cpu_has_dsp2 __ase(MIPS_ASE_DSP2P)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500394#endif
395
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100396#ifndef cpu_has_dsp3
Paul Burton93e01942017-06-12 11:54:23 -0700397#define cpu_has_dsp3 __ase(MIPS_ASE_DSP3)
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100398#endif
399
Ralf Baechle8f406112005-07-14 07:34:18 +0000400#ifndef cpu_has_mipsmt
Paul Burton93e01942017-06-12 11:54:23 -0700401#define cpu_has_mipsmt __isa_lt_and_ase(6, MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000402#endif
403
Paul Burtonf270d882016-02-03 03:15:21 +0000404#ifndef cpu_has_vp
Paul Burton93e01942017-06-12 11:54:23 -0700405#define cpu_has_vp __isa_ge_and_opt(6, MIPS_CPU_VP)
Paul Burtonf270d882016-02-03 03:15:21 +0000406#endif
407
Ralf Baechlea3692022007-07-10 17:33:02 +0100408#ifndef cpu_has_userlocal
Paul Burton93e01942017-06-12 11:54:23 -0700409#define cpu_has_userlocal __isa_ge_or_opt(6, MIPS_CPU_ULRI)
Ralf Baechlea3692022007-07-10 17:33:02 +0100410#endif
411
Ralf Baechle875d43e2005-09-03 15:56:16 -0700412#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413# ifndef cpu_has_nofpuex
Paul Burton93e01942017-06-12 11:54:23 -0700414# define cpu_has_nofpuex __isa_lt_and_opt(1, MIPS_CPU_NOFPUEX)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415# endif
416# ifndef cpu_has_64bits
417# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
418# endif
419# ifndef cpu_has_64bit_zero_reg
Tony Wufc192e52013-06-21 10:10:46 +0000420# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421# endif
422# ifndef cpu_has_64bit_gp_regs
423# define cpu_has_64bit_gp_regs 0
424# endif
425# ifndef cpu_has_64bit_addresses
426# define cpu_has_64bit_addresses 0
427# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800428# ifndef cpu_vmbits
429# define cpu_vmbits 31
430# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#endif
432
Ralf Baechle875d43e2005-09-03 15:56:16 -0700433#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434# ifndef cpu_has_nofpuex
435# define cpu_has_nofpuex 0
436# endif
437# ifndef cpu_has_64bits
438# define cpu_has_64bits 1
439# endif
440# ifndef cpu_has_64bit_zero_reg
441# define cpu_has_64bit_zero_reg 1
442# endif
443# ifndef cpu_has_64bit_gp_regs
444# define cpu_has_64bit_gp_regs 1
445# endif
446# ifndef cpu_has_64bit_addresses
447# define cpu_has_64bit_addresses 1
448# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800449# ifndef cpu_vmbits
450# define cpu_vmbits cpu_data[0].vmbits
451# define __NEED_VMBITS_PROBE
452# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453#endif
454
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100455#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
Paul Burton93e01942017-06-12 11:54:23 -0700456# define cpu_has_vint __opt(MIPS_CPU_VINT)
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100457#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000458# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100459#endif
460
461#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
Paul Burton93e01942017-06-12 11:54:23 -0700462# define cpu_has_veic __opt(MIPS_CPU_VEIC)
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100463#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000464# define cpu_has_veic 0
465#endif
466
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100467#ifndef cpu_has_inclusive_pcaches
Paul Burton93e01942017-06-12 11:54:23 -0700468#define cpu_has_inclusive_pcaches __opt(MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469#endif
470
471#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300472#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#endif
474#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300475#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476#endif
477#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300478#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479#endif
Matt Redfearn21da5332017-07-26 08:41:08 +0100480#ifndef cpu_tcache_line_size
481#define cpu_tcache_line_size() cpu_data[0].tcache.linesz
482#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
David Daneyfbeda192009-05-13 15:59:55 -0700484#ifndef cpu_hwrena_impl_bits
485#define cpu_hwrena_impl_bits 0
486#endif
487
Al Cooperda4b62c2012-07-13 16:44:51 -0400488#ifndef cpu_has_perf_cntr_intr_bit
Paul Burton93e01942017-06-12 11:54:23 -0700489#define cpu_has_perf_cntr_intr_bit __opt(MIPS_CPU_PCI)
Al Cooperda4b62c2012-07-13 16:44:51 -0400490#endif
491
David Daney1e7decd2013-02-16 23:42:43 +0100492#ifndef cpu_has_vz
Paul Burton93e01942017-06-12 11:54:23 -0700493#define cpu_has_vz __ase(MIPS_ASE_VZ)
David Daney1e7decd2013-02-16 23:42:43 +0100494#endif
495
Paul Burtona5e9a692014-01-27 15:23:10 +0000496#if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
Paul Burton93e01942017-06-12 11:54:23 -0700497# define cpu_has_msa __ase(MIPS_ASE_MSA)
Paul Burtona5e9a692014-01-27 15:23:10 +0000498#elif !defined(cpu_has_msa)
499# define cpu_has_msa 0
500#endif
501
James Hogan4e875802017-03-14 10:15:08 +0000502#ifndef cpu_has_ufr
Paul Burton93e01942017-06-12 11:54:23 -0700503# define cpu_has_ufr __opt(MIPS_CPU_UFR)
James Hogan4e875802017-03-14 10:15:08 +0000504#endif
505
Paul Burtonadac5d52014-09-11 08:30:18 +0100506#ifndef cpu_has_fre
Paul Burton93e01942017-06-12 11:54:23 -0700507# define cpu_has_fre __opt(MIPS_CPU_FRE)
Paul Burtonadac5d52014-09-11 08:30:18 +0100508#endif
509
James Hogan9b3274b2015-02-02 11:45:08 +0000510#ifndef cpu_has_cdmm
Paul Burton93e01942017-06-12 11:54:23 -0700511# define cpu_has_cdmm __opt(MIPS_CPU_CDMM)
James Hogan9b3274b2015-02-02 11:45:08 +0000512#endif
513
James Hoganaaa7be42015-07-15 16:17:44 +0100514#ifndef cpu_has_small_pages
Paul Burton93e01942017-06-12 11:54:23 -0700515# define cpu_has_small_pages __opt(MIPS_CPU_SP)
James Hoganaaa7be42015-07-15 16:17:44 +0100516#endif
517
Maciej W. Rozycki9519ef32015-11-13 00:46:55 +0000518#ifndef cpu_has_nan_legacy
Paul Burton93e01942017-06-12 11:54:23 -0700519#define cpu_has_nan_legacy __isa_lt_and_opt(6, MIPS_CPU_NAN_LEGACY)
Maciej W. Rozycki9519ef32015-11-13 00:46:55 +0000520#endif
521#ifndef cpu_has_nan_2008
Paul Burton93e01942017-06-12 11:54:23 -0700522#define cpu_has_nan_2008 __isa_ge_or_opt(6, MIPS_CPU_NAN_2008)
Maciej W. Rozycki9519ef32015-11-13 00:46:55 +0000523#endif
524
James Hogan37fb60f2016-05-11 13:50:50 +0100525#ifndef cpu_has_ebase_wg
Paul Burton93e01942017-06-12 11:54:23 -0700526# define cpu_has_ebase_wg __opt(MIPS_CPU_EBASE_WG)
James Hogan37fb60f2016-05-11 13:50:50 +0100527#endif
528
James Hogane06a1542016-05-11 13:50:51 +0100529#ifndef cpu_has_badinstr
Paul Burton93e01942017-06-12 11:54:23 -0700530# define cpu_has_badinstr __isa_ge_or_opt(6, MIPS_CPU_BADINSTR)
James Hogane06a1542016-05-11 13:50:51 +0100531#endif
532
533#ifndef cpu_has_badinstrp
Paul Burton93e01942017-06-12 11:54:23 -0700534# define cpu_has_badinstrp __isa_ge_or_opt(6, MIPS_CPU_BADINSTRP)
James Hogane06a1542016-05-11 13:50:51 +0100535#endif
536
James Hoganf18bdfa2016-05-11 13:50:52 +0100537#ifndef cpu_has_contextconfig
Paul Burton93e01942017-06-12 11:54:23 -0700538# define cpu_has_contextconfig __opt(MIPS_CPU_CTXTC)
James Hoganf18bdfa2016-05-11 13:50:52 +0100539#endif
540
James Hogan30228c42016-05-11 13:50:53 +0100541#ifndef cpu_has_perf
Paul Burton93e01942017-06-12 11:54:23 -0700542# define cpu_has_perf __opt(MIPS_CPU_PERF)
James Hogan30228c42016-05-11 13:50:53 +0100543#endif
544
Paul Burton93e01942017-06-12 11:54:23 -0700545#ifdef CONFIG_SMP
Paul Burtone7bc8552017-06-02 15:38:01 -0700546/*
547 * Some systems share FTLB RAMs between threads within a core (siblings in
548 * kernel parlance). This means that FTLB entries may become invalid at almost
549 * any point when an entry is evicted due to a sibling thread writing an entry
550 * to the shared FTLB RAM.
551 *
552 * This is only relevant to SMP systems, and the only systems that exhibit this
553 * property implement MIPSr6 or higher so we constrain support for this to
554 * kernels that will run on such systems.
555 */
556# ifndef cpu_has_shared_ftlb_ram
557# define cpu_has_shared_ftlb_ram \
Paul Burton93e01942017-06-12 11:54:23 -0700558 __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_RAM)
Paul Burtone7bc8552017-06-02 15:38:01 -0700559# endif
560
561/*
562 * Some systems take this a step further & share FTLB entries between siblings.
563 * This is implemented as TLB writes happening as usual, but if an entry
564 * written by a sibling exists in the shared FTLB for a translation which would
565 * otherwise cause a TLB refill exception then the CPU will use the entry
566 * written by its sibling rather than triggering a refill & writing a matching
567 * TLB entry for itself.
568 *
569 * This is naturally only valid if a TLB entry is known to be suitable for use
570 * on all siblings in a CPU, and so it only takes effect when MMIDs are in use
571 * rather than ASIDs or when a TLB entry is marked global.
572 */
573# ifndef cpu_has_shared_ftlb_entries
574# define cpu_has_shared_ftlb_entries \
Paul Burton93e01942017-06-12 11:54:23 -0700575 __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_ENTRIES)
Paul Burtone7bc8552017-06-02 15:38:01 -0700576# endif
Paul Burton93e01942017-06-12 11:54:23 -0700577#endif /* SMP */
Paul Burtone7bc8552017-06-02 15:38:01 -0700578
579#ifndef cpu_has_shared_ftlb_ram
580# define cpu_has_shared_ftlb_ram 0
581#endif
582#ifndef cpu_has_shared_ftlb_entries
583# define cpu_has_shared_ftlb_entries 0
584#endif
585
Matt Redfearn800fb712018-04-20 11:23:04 +0100586#ifdef CONFIG_MIPS_MT_SMP
587# define cpu_has_mipsmt_pertccounters \
Paul Burton93e01942017-06-12 11:54:23 -0700588 __isa_lt_and_opt(6, MIPS_CPU_MT_PER_TC_PERF_COUNTERS)
Matt Redfearn800fb712018-04-20 11:23:04 +0100589#else
590# define cpu_has_mipsmt_pertccounters 0
591#endif /* CONFIG_MIPS_MT_SMP */
592
James Hogan6ad816e2016-05-11 15:50:30 +0100593/*
Paul Burtonc8790d62019-02-02 01:43:28 +0000594 * We only enable MMID support for configurations which natively support 64 bit
595 * atomics because getting good performance from the allocator relies upon
596 * efficient atomic64_*() functions.
597 */
598#ifndef cpu_has_mmid
599# ifdef CONFIG_GENERIC_ATOMIC64
600# define cpu_has_mmid 0
601# else
602# define cpu_has_mmid __isa_ge_and_opt(6, MIPS_CPU_MMID)
603# endif
604#endif
605
606/*
James Hogan6ad816e2016-05-11 15:50:30 +0100607 * Guest capabilities
608 */
609#ifndef cpu_guest_has_conf1
610#define cpu_guest_has_conf1 (cpu_data[0].guest.conf & (1 << 1))
611#endif
612#ifndef cpu_guest_has_conf2
613#define cpu_guest_has_conf2 (cpu_data[0].guest.conf & (1 << 2))
614#endif
615#ifndef cpu_guest_has_conf3
616#define cpu_guest_has_conf3 (cpu_data[0].guest.conf & (1 << 3))
617#endif
618#ifndef cpu_guest_has_conf4
619#define cpu_guest_has_conf4 (cpu_data[0].guest.conf & (1 << 4))
620#endif
621#ifndef cpu_guest_has_conf5
622#define cpu_guest_has_conf5 (cpu_data[0].guest.conf & (1 << 5))
623#endif
624#ifndef cpu_guest_has_conf6
625#define cpu_guest_has_conf6 (cpu_data[0].guest.conf & (1 << 6))
626#endif
627#ifndef cpu_guest_has_conf7
628#define cpu_guest_has_conf7 (cpu_data[0].guest.conf & (1 << 7))
629#endif
630#ifndef cpu_guest_has_fpu
631#define cpu_guest_has_fpu (cpu_data[0].guest.options & MIPS_CPU_FPU)
632#endif
633#ifndef cpu_guest_has_watch
634#define cpu_guest_has_watch (cpu_data[0].guest.options & MIPS_CPU_WATCH)
635#endif
636#ifndef cpu_guest_has_contextconfig
637#define cpu_guest_has_contextconfig (cpu_data[0].guest.options & MIPS_CPU_CTXTC)
638#endif
639#ifndef cpu_guest_has_segments
640#define cpu_guest_has_segments (cpu_data[0].guest.options & MIPS_CPU_SEGMENTS)
641#endif
642#ifndef cpu_guest_has_badinstr
643#define cpu_guest_has_badinstr (cpu_data[0].guest.options & MIPS_CPU_BADINSTR)
644#endif
645#ifndef cpu_guest_has_badinstrp
646#define cpu_guest_has_badinstrp (cpu_data[0].guest.options & MIPS_CPU_BADINSTRP)
647#endif
648#ifndef cpu_guest_has_htw
649#define cpu_guest_has_htw (cpu_data[0].guest.options & MIPS_CPU_HTW)
650#endif
James Hogana929bdc2017-03-14 10:15:11 +0000651#ifndef cpu_guest_has_mvh
652#define cpu_guest_has_mvh (cpu_data[0].guest.options & MIPS_CPU_MVH)
653#endif
James Hogan6ad816e2016-05-11 15:50:30 +0100654#ifndef cpu_guest_has_msa
655#define cpu_guest_has_msa (cpu_data[0].guest.ases & MIPS_ASE_MSA)
656#endif
657#ifndef cpu_guest_has_kscr
658#define cpu_guest_has_kscr(n) (cpu_data[0].guest.kscratch_mask & (1u << (n)))
659#endif
660#ifndef cpu_guest_has_rw_llb
661#define cpu_guest_has_rw_llb (cpu_has_mips_r6 || (cpu_data[0].guest.options & MIPS_CPU_RW_LLB))
662#endif
663#ifndef cpu_guest_has_perf
664#define cpu_guest_has_perf (cpu_data[0].guest.options & MIPS_CPU_PERF)
665#endif
666#ifndef cpu_guest_has_maar
667#define cpu_guest_has_maar (cpu_data[0].guest.options & MIPS_CPU_MAAR)
668#endif
James Hogana7c7ad62017-03-14 10:15:10 +0000669#ifndef cpu_guest_has_userlocal
670#define cpu_guest_has_userlocal (cpu_data[0].guest.options & MIPS_CPU_ULRI)
671#endif
James Hogan6ad816e2016-05-11 15:50:30 +0100672
673/*
674 * Guest dynamic capabilities
675 */
676#ifndef cpu_guest_has_dyn_fpu
677#define cpu_guest_has_dyn_fpu (cpu_data[0].guest.options_dyn & MIPS_CPU_FPU)
678#endif
679#ifndef cpu_guest_has_dyn_watch
680#define cpu_guest_has_dyn_watch (cpu_data[0].guest.options_dyn & MIPS_CPU_WATCH)
681#endif
682#ifndef cpu_guest_has_dyn_contextconfig
683#define cpu_guest_has_dyn_contextconfig (cpu_data[0].guest.options_dyn & MIPS_CPU_CTXTC)
684#endif
685#ifndef cpu_guest_has_dyn_perf
686#define cpu_guest_has_dyn_perf (cpu_data[0].guest.options_dyn & MIPS_CPU_PERF)
687#endif
688#ifndef cpu_guest_has_dyn_msa
689#define cpu_guest_has_dyn_msa (cpu_data[0].guest.ases_dyn & MIPS_ASE_MSA)
690#endif
691#ifndef cpu_guest_has_dyn_maar
692#define cpu_guest_has_dyn_maar (cpu_data[0].guest.options_dyn & MIPS_CPU_MAAR)
693#endif
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695#endif /* __ASM_CPU_FEATURES_H */