blob: b327b29f5d577a3f72bbeb3b744ecda2cb27219f [file] [log] [blame]
Thomas Gleixner1ccea772019-05-19 15:51:43 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
4 *
5 * Note: This driver is a cleanroom reimplementation based on reverse
6 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05007 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
10 * trademarks of NVIDIA Corporation in the United States and other
11 * countries.
12 *
Manfred Spraul18360982005-12-24 14:19:24 +010013 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 * Copyright (C) 2004 Andrew de Quincey (wol support)
15 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
16 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000017 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 * Known bugs:
20 * We suspect that on some hardware no TX done interrupts are generated.
21 * This means recovery from netif_stop_queue only happens if the hw timer
22 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
23 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
24 * If your hardware reliably generates tx done interrupts, then you can remove
25 * DEV_NEED_TIMERIRQ from the driver_data flags.
26 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
27 * superfluous timer interrupts from the nic.
28 */
Joe Perches294a5542010-11-29 07:41:56 +000029
30#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000032#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define DRV_NAME "forcedeth"
34
35#include <linux/module.h>
36#include <linux/types.h>
37#include <linux/pci.h>
38#include <linux/interrupt.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/spinlock.h>
44#include <linux/ethtool.h>
45#include <linux/timer.h>
46#include <linux/skbuff.h>
47#include <linux/mii.h>
48#include <linux/random.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020049#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080050#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090051#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000052#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040053#include <linux/prefetch.h>
david decotignyf5d827a2011-11-16 12:15:13 +000054#include <linux/u64_stats_sync.h>
55#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Stephen Hemmingerbea33482007-10-03 16:41:36 -070059#define TX_WORK_PER_LOOP 64
60#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Hardware access:
64 */
65
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000066#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
67#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
68#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
69#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
70#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
71#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
72#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
73#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
74#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
75#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070076#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
77#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
78#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
79#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
81#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
82#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
83#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
84#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
85#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
86#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
87#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
88#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
89#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
90#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
91#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
92#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94enum {
95 NvRegIrqStatus = 0x000,
96#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -080097#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 NvRegIrqMask = 0x004,
99#define NVREG_IRQ_RX_ERROR 0x0001
100#define NVREG_IRQ_RX 0x0002
101#define NVREG_IRQ_RX_NOBUF 0x0004
102#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200103#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define NVREG_IRQ_TIMER 0x0020
105#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500106#define NVREG_IRQ_RX_FORCED 0x0080
107#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800108#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500109#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400110#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500111#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
112#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500113#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 NvRegUnknownSetupReg6 = 0x008,
116#define NVREG_UNKSETUP6_VAL 3
117
118/*
119 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
120 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
121 */
122 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000123#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500124#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500125 NvRegMSIMap0 = 0x020,
126 NvRegMSIMap1 = 0x024,
127 NvRegMSIIrqMask = 0x030,
128#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400130#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#define NVREG_MISC1_HD 0x02
132#define NVREG_MISC1_FORCE 0x3b0f3c
133
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500134 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400135#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 NvRegTransmitterControl = 0x084,
137#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500138#define NVREG_XMITCTL_MGMT_ST 0x40000000
139#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
140#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
141#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
142#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
143#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
144#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
145#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
146#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500147#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800148#define NVREG_XMITCTL_DATA_START 0x00100000
149#define NVREG_XMITCTL_DATA_READY 0x00010000
150#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 NvRegTransmitterStatus = 0x088,
152#define NVREG_XMITSTAT_BUSY 0x01
153
154 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400155#define NVREG_PFF_PAUSE_RX 0x08
156#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157#define NVREG_PFF_PROMISC 0x80
158#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400159#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 NvRegOffloadConfig = 0x90,
162#define NVREG_OFFLOAD_HOMEPHY 0x601
163#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
164 NvRegReceiverControl = 0x094,
165#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500166#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 NvRegReceiverStatus = 0x98,
168#define NVREG_RCVSTAT_BUSY 0x01
169
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700170 NvRegSlotTime = 0x9c,
171#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
172#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000173#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700174#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000175#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700176#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400178 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500179#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
180#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
181#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
182#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
183#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
184#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400185 NvRegRxDeferral = 0xA4,
186#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 NvRegMacAddrA = 0xA8,
188 NvRegMacAddrB = 0xAC,
189 NvRegMulticastAddrA = 0xB0,
190#define NVREG_MCASTADDRA_FORCE 0x01
191 NvRegMulticastAddrB = 0xB4,
192 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500193#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500195#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197 NvRegPhyInterface = 0xC0,
198#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700199 NvRegBackOffControl = 0xC4,
200#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
201#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
202#define NVREG_BKOFFCTRL_SELECT 24
203#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 NvRegTxRingPhysAddr = 0x100,
206 NvRegRxRingPhysAddr = 0x104,
207 NvRegRingSizes = 0x108,
208#define NVREG_RINGSZ_TXSHIFT 0
209#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400210 NvRegTransmitPoll = 0x10c,
211#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 NvRegLinkSpeed = 0x110,
213#define NVREG_LINKSPEED_FORCE 0x10000
214#define NVREG_LINKSPEED_10 1000
215#define NVREG_LINKSPEED_100 100
216#define NVREG_LINKSPEED_1000 50
217#define NVREG_LINKSPEED_MASK (0xFFF)
218 NvRegUnknownSetupReg5 = 0x130,
219#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400220 NvRegTxWatermark = 0x13c,
221#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
222#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
223#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 NvRegTxRxControl = 0x144,
225#define NVREG_TXRXCTL_KICK 0x0001
226#define NVREG_TXRXCTL_BIT1 0x0002
227#define NVREG_TXRXCTL_BIT2 0x0004
228#define NVREG_TXRXCTL_IDLE 0x0008
229#define NVREG_TXRXCTL_RESET 0x0010
230#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400231#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500232#define NVREG_TXRXCTL_DESC_2 0x002100
233#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500234#define NVREG_TXRXCTL_VLANSTRIP 0x00040
235#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500236 NvRegTxRingPhysAddrHigh = 0x148,
237 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400238 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500239#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
240#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
241#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
242#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e8832008-08-06 12:12:34 -0400243 NvRegTxPauseFrameLimit = 0x174,
244#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 NvRegMIIStatus = 0x180,
246#define NVREG_MIISTAT_ERROR 0x0001
247#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500248#define NVREG_MIISTAT_MASK_RW 0x0007
249#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500250 NvRegMIIMask = 0x184,
251#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
253 NvRegAdapterControl = 0x188,
254#define NVREG_ADAPTCTL_START 0x02
255#define NVREG_ADAPTCTL_LINKUP 0x04
256#define NVREG_ADAPTCTL_PHYVALID 0x40000
257#define NVREG_ADAPTCTL_RUNNING 0x100000
258#define NVREG_ADAPTCTL_PHYSHIFT 24
259 NvRegMIISpeed = 0x18c,
260#define NVREG_MIISPEED_BIT8 (1<<8)
261#define NVREG_MIIDELAY 5
262 NvRegMIIControl = 0x190,
263#define NVREG_MIICTL_INUSE 0x08000
264#define NVREG_MIICTL_WRITE 0x00400
265#define NVREG_MIICTL_ADDRSHIFT 5
266 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400267 NvRegTxUnicast = 0x1a0,
268 NvRegTxMulticast = 0x1a4,
269 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 NvRegWakeUpFlags = 0x200,
271#define NVREG_WAKEUPFLAGS_VAL 0x7770
272#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
273#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
274#define NVREG_WAKEUPFLAGS_D3SHIFT 12
275#define NVREG_WAKEUPFLAGS_D2SHIFT 8
276#define NVREG_WAKEUPFLAGS_D1SHIFT 4
277#define NVREG_WAKEUPFLAGS_D0SHIFT 0
278#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
279#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
280#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
281#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
282
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800283 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000284#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800285 NvRegMgmtUnitVersion = 0x208,
286#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 NvRegPowerCap = 0x268,
288#define NVREG_POWERCAP_D3SUPP (1<<30)
289#define NVREG_POWERCAP_D2SUPP (1<<26)
290#define NVREG_POWERCAP_D1SUPP (1<<25)
291 NvRegPowerState = 0x26c,
292#define NVREG_POWERSTATE_POWEREDUP 0x8000
293#define NVREG_POWERSTATE_VALID 0x0100
294#define NVREG_POWERSTATE_MASK 0x0003
295#define NVREG_POWERSTATE_D0 0x0000
296#define NVREG_POWERSTATE_D1 0x0001
297#define NVREG_POWERSTATE_D2 0x0002
298#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitControl = 0x278,
300#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400301 NvRegTxCnt = 0x280,
302 NvRegTxZeroReXmt = 0x284,
303 NvRegTxOneReXmt = 0x288,
304 NvRegTxManyReXmt = 0x28c,
305 NvRegTxLateCol = 0x290,
306 NvRegTxUnderflow = 0x294,
307 NvRegTxLossCarrier = 0x298,
308 NvRegTxExcessDef = 0x29c,
309 NvRegTxRetryErr = 0x2a0,
310 NvRegRxFrameErr = 0x2a4,
311 NvRegRxExtraByte = 0x2a8,
312 NvRegRxLateCol = 0x2ac,
313 NvRegRxRunt = 0x2b0,
314 NvRegRxFrameTooLong = 0x2b4,
315 NvRegRxOverflow = 0x2b8,
316 NvRegRxFCSErr = 0x2bc,
317 NvRegRxFrameAlignErr = 0x2c0,
318 NvRegRxLenErr = 0x2c4,
319 NvRegRxUnicast = 0x2c8,
320 NvRegRxMulticast = 0x2cc,
321 NvRegRxBroadcast = 0x2d0,
322 NvRegTxDef = 0x2d4,
323 NvRegTxFrame = 0x2d8,
324 NvRegRxCnt = 0x2dc,
325 NvRegTxPause = 0x2e0,
326 NvRegRxPause = 0x2e4,
327 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500328 NvRegVlanControl = 0x300,
329#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500330 NvRegMSIXMap0 = 0x3e0,
331 NvRegMSIXMap1 = 0x3e4,
332 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400333
334 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400335#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400336#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400337#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000338#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339};
340
341/* Big endian: should work, but is untested */
342struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700343 __le32 buf;
344 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345};
346
Manfred Spraulee733622005-07-31 18:32:26 +0200347struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700348 __le32 bufhigh;
349 __le32 buflow;
350 __le32 txvlan;
351 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200352};
353
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700354union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000355 struct ring_desc *orig;
356 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700357};
Manfred Spraulee733622005-07-31 18:32:26 +0200358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#define FLAG_MASK_V1 0xffff0000
360#define FLAG_MASK_V2 0xffffc000
361#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
362#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
363
364#define NV_TX_LASTPACKET (1<<16)
365#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700366#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200367#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368#define NV_TX_DEFERRED (1<<26)
369#define NV_TX_CARRIERLOST (1<<27)
370#define NV_TX_LATECOLLISION (1<<28)
371#define NV_TX_UNDERFLOW (1<<29)
372#define NV_TX_ERROR (1<<30)
373#define NV_TX_VALID (1<<31)
374
375#define NV_TX2_LASTPACKET (1<<29)
376#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700377#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200378#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379#define NV_TX2_DEFERRED (1<<25)
380#define NV_TX2_CARRIERLOST (1<<26)
381#define NV_TX2_LATECOLLISION (1<<27)
382#define NV_TX2_UNDERFLOW (1<<28)
383/* error and valid are the same for both */
384#define NV_TX2_ERROR (1<<30)
385#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400386#define NV_TX2_TSO (1<<28)
387#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800388#define NV_TX2_TSO_MAX_SHIFT 14
389#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400390#define NV_TX2_CHECKSUM_L3 (1<<27)
391#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500393#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395#define NV_RX_DESCRIPTORVALID (1<<16)
396#define NV_RX_MISSEDFRAME (1<<17)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200397#define NV_RX_SUBTRACT1 (1<<18)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398#define NV_RX_ERROR1 (1<<23)
399#define NV_RX_ERROR2 (1<<24)
400#define NV_RX_ERROR3 (1<<25)
401#define NV_RX_ERROR4 (1<<26)
402#define NV_RX_CRCERR (1<<27)
403#define NV_RX_OVERFLOW (1<<28)
404#define NV_RX_FRAMINGERR (1<<29)
405#define NV_RX_ERROR (1<<30)
406#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400407#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500410#define NV_RX2_CHECKSUM_IP (0x10000000)
411#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
412#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413#define NV_RX2_DESCRIPTORVALID (1<<29)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200414#define NV_RX2_SUBTRACT1 (1<<25)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415#define NV_RX2_ERROR1 (1<<18)
416#define NV_RX2_ERROR2 (1<<19)
417#define NV_RX2_ERROR3 (1<<20)
418#define NV_RX2_ERROR4 (1<<21)
419#define NV_RX2_CRCERR (1<<22)
420#define NV_RX2_OVERFLOW (1<<23)
421#define NV_RX2_FRAMINGERR (1<<24)
422/* error and avail are the same for both */
423#define NV_RX2_ERROR (1<<30)
424#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400425#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500427#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
428#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
429
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300430/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000431#define NV_PCI_REGSZ_VER1 0x270
432#define NV_PCI_REGSZ_VER2 0x2d4
433#define NV_PCI_REGSZ_VER3 0x604
434#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436/* various timeout delays: all in usec */
437#define NV_TXRX_RESET_DELAY 4
438#define NV_TXSTOP_DELAY1 10
439#define NV_TXSTOP_DELAY1MAX 500000
440#define NV_TXSTOP_DELAY2 100
441#define NV_RXSTOP_DELAY1 10
442#define NV_RXSTOP_DELAY1MAX 500000
443#define NV_RXSTOP_DELAY2 100
444#define NV_SETUP5_DELAY 5
445#define NV_SETUP5_DELAYMAX 50000
446#define NV_POWERUP_DELAY 5
447#define NV_POWERUP_DELAYMAX 5000
448#define NV_MIIBUSY_DELAY 50
449#define NV_MIIPHY_DELAY 10
450#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400451#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453#define NV_WAKEUPPATTERNS 5
454#define NV_WAKEUPMASKENTRIES 4
455
456/* General driver defaults */
457#define NV_WATCHDOG_TIMEO (5*HZ)
458
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000459#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400460#define TX_RING_DEFAULT 256
461#define RX_RING_MIN 128
462#define TX_RING_MIN 64
463#define RING_MAX_DESC_VER_1 1024
464#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200467#define NV_RX_HEADERS (64)
468/* even more slack. */
469#define NV_RX_ALLOC_PAD (64)
470
471/* maximum mtu size */
472#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
473#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475#define OOM_REFILL (1+HZ/20)
476#define POLL_WAIT (1+HZ/100)
477#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400478#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400480/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400482 * The nic supports three different descriptor types:
483 * - DESC_VER_1: Original
484 * - DESC_VER_2: support for jumbo frames.
485 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400487#define DESC_VER_1 1
488#define DESC_VER_2 2
489#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
491/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400492#define PHY_OUI_MARVELL 0x5043
493#define PHY_OUI_CICADA 0x03f1
494#define PHY_OUI_VITESSE 0x01c1
495#define PHY_OUI_REALTEK 0x0732
496#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497#define PHYID1_OUI_MASK 0x03ff
498#define PHYID1_OUI_SHFT 6
499#define PHYID2_OUI_MASK 0xfc00
500#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400501#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400502#define PHY_MODEL_REALTEK_8211 0x0110
503#define PHY_REV_MASK 0x0001
504#define PHY_REV_REALTEK_8211B 0x0000
505#define PHY_REV_REALTEK_8211C 0x0001
506#define PHY_MODEL_REALTEK_8201 0x0200
507#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400508#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400509#define PHY_CICADA_INIT1 0x0f000
510#define PHY_CICADA_INIT2 0x0e00
511#define PHY_CICADA_INIT3 0x01000
512#define PHY_CICADA_INIT4 0x0200
513#define PHY_CICADA_INIT5 0x0004
514#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400515#define PHY_VITESSE_INIT_REG1 0x1f
516#define PHY_VITESSE_INIT_REG2 0x10
517#define PHY_VITESSE_INIT_REG3 0x11
518#define PHY_VITESSE_INIT_REG4 0x12
519#define PHY_VITESSE_INIT_MSK1 0xc
520#define PHY_VITESSE_INIT_MSK2 0x0180
521#define PHY_VITESSE_INIT1 0x52b5
522#define PHY_VITESSE_INIT2 0xaf8a
523#define PHY_VITESSE_INIT3 0x8
524#define PHY_VITESSE_INIT4 0x8f8a
525#define PHY_VITESSE_INIT5 0xaf86
526#define PHY_VITESSE_INIT6 0x8f86
527#define PHY_VITESSE_INIT7 0xaf82
528#define PHY_VITESSE_INIT8 0x0100
529#define PHY_VITESSE_INIT9 0x8f82
530#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400531#define PHY_REALTEK_INIT_REG1 0x1f
532#define PHY_REALTEK_INIT_REG2 0x19
533#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400534#define PHY_REALTEK_INIT_REG4 0x14
535#define PHY_REALTEK_INIT_REG5 0x18
536#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400537#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400538#define PHY_REALTEK_INIT1 0x0000
539#define PHY_REALTEK_INIT2 0x8e00
540#define PHY_REALTEK_INIT3 0x0001
541#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400542#define PHY_REALTEK_INIT5 0xfb54
543#define PHY_REALTEK_INIT6 0xf5c7
544#define PHY_REALTEK_INIT7 0x1000
545#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400546#define PHY_REALTEK_INIT9 0x0008
547#define PHY_REALTEK_INIT10 0x0005
548#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400549#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400550
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551#define PHY_GIGABIT 0x0100
552
553#define PHY_TIMEOUT 0x1
554#define PHY_ERROR 0x2
555
556#define PHY_100 0x1
557#define PHY_1000 0x2
558#define PHY_HALF 0x100
559
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400560#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
561#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
562#define NV_PAUSEFRAME_RX_ENABLE 0x0004
563#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400564#define NV_PAUSEFRAME_RX_REQ 0x0010
565#define NV_PAUSEFRAME_TX_REQ 0x0020
566#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500568/* MSI/MSI-X defines */
569#define NV_MSI_X_MAX_VECTORS 8
570#define NV_MSI_X_VECTORS_MASK 0x000f
571#define NV_MSI_CAPABLE 0x0010
572#define NV_MSI_X_CAPABLE 0x0020
573#define NV_MSI_ENABLED 0x0040
574#define NV_MSI_X_ENABLED 0x0080
575
576#define NV_MSI_X_VECTOR_ALL 0x0
577#define NV_MSI_X_VECTOR_RX 0x0
578#define NV_MSI_X_VECTOR_TX 0x1
579#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800581#define NV_MSI_PRIV_OFFSET 0x68
582#define NV_MSI_PRIV_VALUE 0xffffffff
583
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500584#define NV_RESTART_TX 0x1
585#define NV_RESTART_RX 0x2
586
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500587#define NV_TX_LIMIT_COUNT 16
588
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000589#define NV_DYNAMIC_THRESHOLD 4
590#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
591
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400592/* statistics */
593struct nv_ethtool_str {
594 char name[ETH_GSTRING_LEN];
595};
596
597static const struct nv_ethtool_str nv_estats_str[] = {
david decotigny674aee32011-11-16 12:15:07 +0000598 { "tx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400599 { "tx_zero_rexmt" },
600 { "tx_one_rexmt" },
601 { "tx_many_rexmt" },
602 { "tx_late_collision" },
603 { "tx_fifo_errors" },
604 { "tx_carrier_errors" },
605 { "tx_excess_deferral" },
606 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400607 { "rx_frame_error" },
608 { "rx_extra_byte" },
609 { "rx_late_collision" },
610 { "rx_runt" },
611 { "rx_frame_too_long" },
612 { "rx_over_errors" },
613 { "rx_crc_errors" },
614 { "rx_frame_align_error" },
615 { "rx_length_error" },
616 { "rx_unicast" },
617 { "rx_multicast" },
618 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400619 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500620 { "rx_errors_total" },
621 { "tx_errors_total" },
622
623 /* version 2 stats */
624 { "tx_deferral" },
625 { "tx_packets" },
david decotigny674aee32011-11-16 12:15:07 +0000626 { "rx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500627 { "tx_pause" },
628 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400629 { "rx_drop_frame" },
630
631 /* version 3 stats */
632 { "tx_unicast" },
633 { "tx_multicast" },
634 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400635};
636
637struct nv_ethtool_stats {
david decotigny674aee32011-11-16 12:15:07 +0000638 u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400639 u64 tx_zero_rexmt;
640 u64 tx_one_rexmt;
641 u64 tx_many_rexmt;
642 u64 tx_late_collision;
643 u64 tx_fifo_errors;
644 u64 tx_carrier_errors;
645 u64 tx_excess_deferral;
646 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400647 u64 rx_frame_error;
648 u64 rx_extra_byte;
649 u64 rx_late_collision;
650 u64 rx_runt;
651 u64 rx_frame_too_long;
652 u64 rx_over_errors;
653 u64 rx_crc_errors;
654 u64 rx_frame_align_error;
655 u64 rx_length_error;
656 u64 rx_unicast;
657 u64 rx_multicast;
658 u64 rx_broadcast;
david decotigny674aee32011-11-16 12:15:07 +0000659 u64 rx_packets; /* should be ifconfig->rx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400660 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500661 u64 tx_errors_total;
662
663 /* version 2 stats */
664 u64 tx_deferral;
david decotigny674aee32011-11-16 12:15:07 +0000665 u64 tx_packets; /* should be ifconfig->tx_packets */
666 u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500667 u64 tx_pause;
668 u64 rx_pause;
669 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400670
671 /* version 3 stats */
672 u64 tx_unicast;
673 u64 tx_multicast;
674 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400675};
676
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400677#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
678#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500679#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
680
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400681/* diagnostics */
682#define NV_TEST_COUNT_BASE 3
683#define NV_TEST_COUNT_EXTENDED 4
684
685static const struct nv_ethtool_str nv_etests_str[] = {
686 { "link (online/offline)" },
687 { "register (offline) " },
688 { "interrupt (offline) " },
689 { "loopback (offline) " }
690};
691
692struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000693 __u32 reg;
694 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695};
696
697static const struct register_test nv_registers_test[] = {
698 { NvRegUnknownSetupReg6, 0x01 },
699 { NvRegMisc1, 0x03c },
700 { NvRegOffloadConfig, 0x03ff },
701 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400702 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400703 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000704 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400705};
706
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500707struct nv_skb_map {
708 struct sk_buff *skb;
709 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000710 unsigned int dma_len:31;
711 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500712 struct ring_desc_ex *first_tx_desc;
713 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500714};
715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716/*
717 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800718 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 * critical parts:
720 * - rx is (pseudo-) lockless: it relies on the single-threading provided
721 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700722 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800723 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700724 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
david decotignyf5d827a2011-11-16 12:15:13 +0000725 *
726 * Hardware stats updates are protected by hwstats_lock:
727 * - updated by nv_do_stats_poll (timer). This is meant to avoid
728 * integer wraparound in the NIC stats registers, at low frequency
729 * (0.1 Hz)
730 * - updated by nv_get_ethtool_stats + nv_get_stats64
731 *
732 * Software stats are accessed only through 64b synchronization points
733 * and are not subject to other synchronization techniques (single
734 * update thread on the TX or RX paths).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 */
736
737/* in dev: base, irq */
738struct fe_priv {
739 spinlock_t lock;
740
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700741 struct net_device *dev;
742 struct napi_struct napi;
743
david decotignyf5d827a2011-11-16 12:15:13 +0000744 /* hardware stats are updated in syscall and timer */
745 spinlock_t hwstats_lock;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400746 struct nv_ethtool_stats estats;
david decotignyf5d827a2011-11-16 12:15:13 +0000747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 int in_shutdown;
749 u32 linkspeed;
750 int duplex;
751 int autoneg;
752 int fixed_mode;
753 int phyaddr;
754 int wolenabled;
755 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400756 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400757 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400759 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500760 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000761 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
763 /* General data: RO fields */
764 dma_addr_t ring_addr;
765 struct pci_dev *pci_dev;
766 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000767 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 u32 irqmask;
769 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400770 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500771 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400772 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400773 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400774 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500775 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800776 int mgmt_version;
777 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
779 void __iomem *base;
780
781 /* rx specific fields.
782 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
783 */
Zhu Yanjun64f26ab2018-01-04 23:06:39 -0500784 union ring_type get_rx, put_rx, last_rx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500785 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
Zhu Yanjuna9124ec2018-01-23 02:03:37 -0500786 struct nv_skb_map *last_rx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 struct nv_skb_map *rx_skb;
788
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700789 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200791 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 struct timer_list oom_kick;
793 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400794 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500795 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400796 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
david decotignyf5d827a2011-11-16 12:15:13 +0000798 /* RX software stats */
799 struct u64_stats_sync swstats_rx_syncp;
800 u64 stat_rx_packets;
801 u64 stat_rx_bytes; /* not always available in HW */
802 u64 stat_rx_missed_errors;
david decotigny0a1f2222011-11-16 12:15:14 +0000803 u64 stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +0000804
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 /* media detection workaround.
806 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
807 */
808 int need_linktimer;
809 unsigned long link_timeout;
810 /*
811 * tx specific fields.
812 */
Zhu Yanjunc360f2b2017-12-09 22:07:26 -0500813 union ring_type get_tx, put_tx, last_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500814 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
Zhu Yanjun41b0cd32017-12-16 04:31:03 -0500815 struct nv_skb_map *last_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500816 struct nv_skb_map *tx_skb;
817
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700818 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400820 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500821 int tx_limit;
822 u32 tx_pkts_in_progress;
823 struct nv_skb_map *tx_change_owner;
824 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500825 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500826
david decotignyf5d827a2011-11-16 12:15:13 +0000827 /* TX software stats */
828 struct u64_stats_sync swstats_tx_syncp;
829 u64 stat_tx_packets; /* not always available in HW */
830 u64 stat_tx_bytes;
831 u64 stat_tx_dropped;
832
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500833 /* msi/msi-x fields */
834 u32 msi_flags;
835 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400836
837 /* flow control */
838 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200839
840 /* power saved state */
841 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800842
843 /* for different msi-x irq type */
844 char name_rx[IFNAMSIZ + 3]; /* -rx */
845 char name_tx[IFNAMSIZ + 3]; /* -tx */
846 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847};
848
849/*
850 * Maximum number of loops until we assume that a bit in the irq mask
851 * is stuck. Overridable with module param.
852 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000853static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500855/*
856 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400857 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500858 * Throughput Mode: Every tx and rx packet will generate an interrupt.
859 * CPU Mode: Interrupts are controlled by a timer.
860 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400861enum {
862 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000863 NV_OPTIMIZATION_MODE_CPU,
864 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400865};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000866static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500867
868/*
869 * Poll interval for timer irq
870 *
871 * This interval determines how frequent an interrupt is generated.
872 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
873 * Min = 0, and Max = 65535
874 */
875static int poll_interval = -1;
876
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500877/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400878 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500879 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400880enum {
881 NV_MSI_INT_DISABLED,
882 NV_MSI_INT_ENABLED
883};
884static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500885
886/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400887 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500888 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400889enum {
890 NV_MSIX_INT_DISABLED,
891 NV_MSIX_INT_ENABLED
892};
Yinghai Lu39482792009-02-06 01:31:12 -0800893static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400894
895/*
896 * DMA 64bit
897 */
898enum {
899 NV_DMA_64BIT_DISABLED,
900 NV_DMA_64BIT_ENABLED
901};
902static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500903
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400904/*
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +0000905 * Debug output control for tx_timeout
906 */
907static bool debug_tx_timeout = false;
908
909/*
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400910 * Crossover Detection
911 * Realtek 8201 phy + some OEM boards do not work properly.
912 */
913enum {
914 NV_CROSSOVER_DETECTION_DISABLED,
915 NV_CROSSOVER_DETECTION_ENABLED
916};
917static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
918
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700919/*
920 * Power down phy when interface is down (persists through reboot;
921 * older Linux and other OSes may not power it up again)
922 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000923static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700924
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925static inline struct fe_priv *get_nvpriv(struct net_device *dev)
926{
927 return netdev_priv(dev);
928}
929
930static inline u8 __iomem *get_hwbase(struct net_device *dev)
931{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400932 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
935static inline void pci_push(u8 __iomem *base)
936{
937 /* force out pending posted writes */
938 readl(base);
939}
940
941static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
942{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700943 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
945}
946
Manfred Spraulee733622005-07-31 18:32:26 +0200947static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
948{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700949 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200950}
951
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400952static bool nv_optimized(struct fe_priv *np)
953{
954 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
955 return false;
956 return true;
957}
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000960 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961{
962 u8 __iomem *base = get_hwbase(dev);
963
964 pci_push(base);
965 do {
966 udelay(delay);
967 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000968 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 } while ((readl(base + offset) & mask) != target);
971 return 0;
972}
973
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500974#define NV_SETUP_RX_RING 0x01
975#define NV_SETUP_TX_RING 0x02
976
Al Viro5bb7ea22007-12-09 16:06:41 +0000977static inline u32 dma_low(dma_addr_t addr)
978{
979 return addr;
980}
981
982static inline u32 dma_high(dma_addr_t addr)
983{
984 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
985}
986
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500987static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
988{
989 struct fe_priv *np = get_nvpriv(dev);
990 u8 __iomem *base = get_hwbase(dev);
991
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400992 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000993 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000994 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000995 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000996 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500997 } else {
998 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000999 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
1000 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001001 }
1002 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +00001003 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
1004 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001005 }
1006 }
1007}
1008
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009static void free_rings(struct net_device *dev)
1010{
1011 struct fe_priv *np = get_nvpriv(dev);
1012
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001013 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001014 if (np->rx_ring.orig)
Zhu Yanjune8992e42017-10-28 08:25:30 -04001015 dma_free_coherent(&np->pci_dev->dev,
1016 sizeof(struct ring_desc) *
1017 (np->rx_ring_size +
1018 np->tx_ring_size),
1019 np->rx_ring.orig, np->ring_addr);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001020 } else {
1021 if (np->rx_ring.ex)
Zhu Yanjune8992e42017-10-28 08:25:30 -04001022 dma_free_coherent(&np->pci_dev->dev,
1023 sizeof(struct ring_desc_ex) *
1024 (np->rx_ring_size +
1025 np->tx_ring_size),
1026 np->rx_ring.ex, np->ring_addr);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001027 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001028 kfree(np->rx_skb);
1029 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001030}
1031
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001032static int using_multi_irqs(struct net_device *dev)
1033{
1034 struct fe_priv *np = get_nvpriv(dev);
1035
1036 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1037 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1038 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1039 return 0;
1040 else
1041 return 1;
1042}
1043
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001044static void nv_txrx_gate(struct net_device *dev, bool gate)
1045{
1046 struct fe_priv *np = get_nvpriv(dev);
1047 u8 __iomem *base = get_hwbase(dev);
1048 u32 powerstate;
1049
1050 if (!np->mac_in_use &&
1051 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1052 powerstate = readl(base + NvRegPowerState2);
1053 if (gate)
1054 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1055 else
1056 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1057 writel(powerstate, base + NvRegPowerState2);
1058 }
1059}
1060
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001061static void nv_enable_irq(struct net_device *dev)
1062{
1063 struct fe_priv *np = get_nvpriv(dev);
1064
1065 if (!using_multi_irqs(dev)) {
1066 if (np->msi_flags & NV_MSI_X_ENABLED)
1067 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1068 else
Manfred Spraula7475902007-10-17 21:52:33 +02001069 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001070 } else {
1071 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1072 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1073 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1074 }
1075}
1076
1077static void nv_disable_irq(struct net_device *dev)
1078{
1079 struct fe_priv *np = get_nvpriv(dev);
1080
1081 if (!using_multi_irqs(dev)) {
1082 if (np->msi_flags & NV_MSI_X_ENABLED)
1083 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1084 else
Manfred Spraula7475902007-10-17 21:52:33 +02001085 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001086 } else {
1087 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1088 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1089 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1090 }
1091}
1092
1093/* In MSIX mode, a write to irqmask behaves as XOR */
1094static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1095{
1096 u8 __iomem *base = get_hwbase(dev);
1097
1098 writel(mask, base + NvRegIrqMask);
1099}
1100
1101static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1102{
1103 struct fe_priv *np = get_nvpriv(dev);
1104 u8 __iomem *base = get_hwbase(dev);
1105
1106 if (np->msi_flags & NV_MSI_X_ENABLED) {
1107 writel(mask, base + NvRegIrqMask);
1108 } else {
1109 if (np->msi_flags & NV_MSI_ENABLED)
1110 writel(0, base + NvRegMSIIrqMask);
1111 writel(0, base + NvRegIrqMask);
1112 }
1113}
1114
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001115static void nv_napi_enable(struct net_device *dev)
1116{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001117 struct fe_priv *np = get_nvpriv(dev);
1118
1119 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001120}
1121
1122static void nv_napi_disable(struct net_device *dev)
1123{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001124 struct fe_priv *np = get_nvpriv(dev);
1125
1126 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001127}
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129#define MII_READ (-1)
1130/* mii_rw: read/write a register on the PHY.
1131 *
1132 * Caller must guarantee serialization
1133 */
1134static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1135{
1136 u8 __iomem *base = get_hwbase(dev);
1137 u32 reg;
1138 int retval;
1139
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001140 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 reg = readl(base + NvRegMIIControl);
1143 if (reg & NVREG_MIICTL_INUSE) {
1144 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1145 udelay(NV_MIIBUSY_DELAY);
1146 }
1147
1148 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1149 if (value != MII_READ) {
1150 writel(value, base + NvRegMIIData);
1151 reg |= NVREG_MIICTL_WRITE;
1152 }
1153 writel(reg, base + NvRegMIIControl);
1154
1155 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001156 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 retval = -1;
1158 } else if (value != MII_READ) {
1159 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 retval = 0;
1161 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 retval = -1;
1163 } else {
1164 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 }
1166
1167 return retval;
1168}
1169
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001170static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001172 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 u32 miicontrol;
1174 unsigned int tries = 0;
1175
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001176 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001177 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
1180 /* wait for 500ms */
1181 msleep(500);
1182
1183 /* must wait till reset is deasserted */
1184 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001185 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1187 /* FIXME: 100 tries seem excessive */
1188 if (tries++ > 100)
1189 return -1;
1190 }
1191 return 0;
1192}
1193
Joe Perchesc41d41e2010-11-29 07:41:58 +00001194static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1195{
1196 static const struct {
1197 int reg;
1198 int init;
1199 } ri[] = {
1200 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1201 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1202 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1203 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1204 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1205 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1206 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1207 };
1208 int i;
1209
1210 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001211 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001212 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001213 }
1214
1215 return 0;
1216}
1217
Joe Perchescd663282010-11-29 07:41:59 +00001218static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1219{
1220 u32 reg;
1221 u8 __iomem *base = get_hwbase(dev);
1222 u32 powerstate = readl(base + NvRegPowerState2);
1223
1224 /* need to perform hw phy reset */
1225 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1226 writel(powerstate, base + NvRegPowerState2);
1227 msleep(25);
1228
1229 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1230 writel(powerstate, base + NvRegPowerState2);
1231 msleep(25);
1232
1233 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1234 reg |= PHY_REALTEK_INIT9;
1235 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1236 return PHY_ERROR;
1237 if (mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1239 return PHY_ERROR;
1240 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1241 if (!(reg & PHY_REALTEK_INIT11)) {
1242 reg |= PHY_REALTEK_INIT11;
1243 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1244 return PHY_ERROR;
1245 }
1246 if (mii_rw(dev, np->phyaddr,
1247 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1248 return PHY_ERROR;
1249
1250 return 0;
1251}
1252
1253static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1254{
1255 u32 phy_reserved;
1256
1257 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1258 phy_reserved = mii_rw(dev, np->phyaddr,
1259 PHY_REALTEK_INIT_REG6, MII_READ);
1260 phy_reserved |= PHY_REALTEK_INIT7;
1261 if (mii_rw(dev, np->phyaddr,
1262 PHY_REALTEK_INIT_REG6, phy_reserved))
1263 return PHY_ERROR;
1264 }
1265
1266 return 0;
1267}
1268
1269static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1270{
1271 u32 phy_reserved;
1272
1273 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1274 if (mii_rw(dev, np->phyaddr,
1275 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1276 return PHY_ERROR;
1277 phy_reserved = mii_rw(dev, np->phyaddr,
1278 PHY_REALTEK_INIT_REG2, MII_READ);
1279 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1280 phy_reserved |= PHY_REALTEK_INIT3;
1281 if (mii_rw(dev, np->phyaddr,
1282 PHY_REALTEK_INIT_REG2, phy_reserved))
1283 return PHY_ERROR;
1284 if (mii_rw(dev, np->phyaddr,
1285 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1286 return PHY_ERROR;
1287 }
1288
1289 return 0;
1290}
1291
1292static int init_cicada(struct net_device *dev, struct fe_priv *np,
1293 u32 phyinterface)
1294{
1295 u32 phy_reserved;
1296
1297 if (phyinterface & PHY_RGMII) {
1298 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1299 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1300 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1301 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1302 return PHY_ERROR;
1303 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1304 phy_reserved |= PHY_CICADA_INIT5;
1305 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1306 return PHY_ERROR;
1307 }
1308 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1309 phy_reserved |= PHY_CICADA_INIT6;
1310 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1311 return PHY_ERROR;
1312
1313 return 0;
1314}
1315
1316static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1317{
1318 u32 phy_reserved;
1319
1320 if (mii_rw(dev, np->phyaddr,
1321 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1322 return PHY_ERROR;
1323 if (mii_rw(dev, np->phyaddr,
1324 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1325 return PHY_ERROR;
1326 phy_reserved = mii_rw(dev, np->phyaddr,
1327 PHY_VITESSE_INIT_REG4, MII_READ);
1328 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1329 return PHY_ERROR;
1330 phy_reserved = mii_rw(dev, np->phyaddr,
1331 PHY_VITESSE_INIT_REG3, MII_READ);
1332 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1333 phy_reserved |= PHY_VITESSE_INIT3;
1334 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1335 return PHY_ERROR;
1336 if (mii_rw(dev, np->phyaddr,
1337 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1338 return PHY_ERROR;
1339 if (mii_rw(dev, np->phyaddr,
1340 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1341 return PHY_ERROR;
1342 phy_reserved = mii_rw(dev, np->phyaddr,
1343 PHY_VITESSE_INIT_REG4, MII_READ);
1344 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1345 phy_reserved |= PHY_VITESSE_INIT3;
1346 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1347 return PHY_ERROR;
1348 phy_reserved = mii_rw(dev, np->phyaddr,
1349 PHY_VITESSE_INIT_REG3, MII_READ);
1350 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1351 return PHY_ERROR;
1352 if (mii_rw(dev, np->phyaddr,
1353 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1354 return PHY_ERROR;
1355 if (mii_rw(dev, np->phyaddr,
1356 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1357 return PHY_ERROR;
1358 phy_reserved = mii_rw(dev, np->phyaddr,
1359 PHY_VITESSE_INIT_REG4, MII_READ);
1360 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1361 return PHY_ERROR;
1362 phy_reserved = mii_rw(dev, np->phyaddr,
1363 PHY_VITESSE_INIT_REG3, MII_READ);
1364 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1365 phy_reserved |= PHY_VITESSE_INIT8;
1366 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1367 return PHY_ERROR;
1368 if (mii_rw(dev, np->phyaddr,
1369 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1370 return PHY_ERROR;
1371 if (mii_rw(dev, np->phyaddr,
1372 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1373 return PHY_ERROR;
1374
1375 return 0;
1376}
1377
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378static int phy_init(struct net_device *dev)
1379{
1380 struct fe_priv *np = get_nvpriv(dev);
1381 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001382 u32 phyinterface;
1383 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001385 /* phy errata for E3016 phy */
1386 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1387 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1388 reg &= ~PHY_MARVELL_E3016_INITMASK;
1389 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001390 netdev_info(dev, "%s: phy write to errata reg failed\n",
1391 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001392 return PHY_ERROR;
1393 }
1394 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001395 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001396 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1397 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001398 if (init_realtek_8211b(dev, np)) {
1399 netdev_info(dev, "%s: phy init failed\n",
1400 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001401 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001402 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001403 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1404 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001405 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001406 netdev_info(dev, "%s: phy init failed\n",
1407 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001408 return PHY_ERROR;
1409 }
Joe Perchescd663282010-11-29 07:41:59 +00001410 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1411 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001412 netdev_info(dev, "%s: phy init failed\n",
1413 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001414 return PHY_ERROR;
1415 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001416 }
1417 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 /* set advertise register */
1420 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001421 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1422 ADVERTISE_100HALF | ADVERTISE_100FULL |
1423 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001425 netdev_info(dev, "%s: phy write to advertise failed\n",
1426 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 return PHY_ERROR;
1428 }
1429
1430 /* get phy interface type */
1431 phyinterface = readl(base + NvRegPhyInterface);
1432
1433 /* see if gigabit phy */
1434 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1435 if (mii_status & PHY_GIGABIT) {
1436 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001437 mii_control_1000 = mii_rw(dev, np->phyaddr,
1438 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 mii_control_1000 &= ~ADVERTISE_1000HALF;
1440 if (phyinterface & PHY_RGMII)
1441 mii_control_1000 |= ADVERTISE_1000FULL;
1442 else
1443 mii_control_1000 &= ~ADVERTISE_1000FULL;
1444
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001445 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001446 netdev_info(dev, "%s: phy init failed\n",
1447 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 return PHY_ERROR;
1449 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001450 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 np->gigabit = 0;
1452
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001453 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1454 mii_control |= BMCR_ANENABLE;
1455
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001456 if (np->phy_oui == PHY_OUI_REALTEK &&
1457 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1458 np->phy_rev == PHY_REV_REALTEK_8211C) {
1459 /* start autoneg since we already performed hw reset above */
1460 mii_control |= BMCR_ANRESTART;
1461 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001462 netdev_info(dev, "%s: phy init failed\n",
1463 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001464 return PHY_ERROR;
1465 }
1466 } else {
1467 /* reset the phy
1468 * (certain phys need bmcr to be setup with reset)
1469 */
1470 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001471 netdev_info(dev, "%s: phy reset failed\n",
1472 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001473 return PHY_ERROR;
1474 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 }
1476
1477 /* phy vendor specific configuration */
David Woodd46781b2014-09-01 15:31:55 -07001478 if (np->phy_oui == PHY_OUI_CICADA) {
Joe Perchescd663282010-11-29 07:41:59 +00001479 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001480 netdev_info(dev, "%s: phy init failed\n",
1481 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 return PHY_ERROR;
1483 }
Joe Perchescd663282010-11-29 07:41:59 +00001484 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1485 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001486 netdev_info(dev, "%s: phy init failed\n",
1487 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 return PHY_ERROR;
1489 }
Joe Perchescd663282010-11-29 07:41:59 +00001490 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001491 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1492 np->phy_rev == PHY_REV_REALTEK_8211B) {
1493 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001494 if (init_realtek_8211b(dev, np)) {
1495 netdev_info(dev, "%s: phy init failed\n",
1496 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001497 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001498 }
Joe Perchescd663282010-11-29 07:41:59 +00001499 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1500 if (init_realtek_8201(dev, np) ||
1501 init_realtek_8201_cross(dev, np)) {
1502 netdev_info(dev, "%s: phy init failed\n",
1503 pci_name(np->pci_dev));
1504 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001505 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001506 }
1507 }
1508
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001509 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001510 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Ed Swierkcb52deb2008-12-01 12:24:43 +00001512 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001514 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001515 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001516 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001517 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
1520 return 0;
1521}
1522
1523static void nv_start_rx(struct net_device *dev)
1524{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001525 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001530 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1531 rx_ctrl &= ~NVREG_RCVCTL_START;
1532 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 pci_push(base);
1534 }
1535 writel(np->linkspeed, base + NvRegLinkSpeed);
1536 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001537 rx_ctrl |= NVREG_RCVCTL_START;
1538 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001539 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1540 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 pci_push(base);
1542}
1543
1544static void nv_stop_rx(struct net_device *dev)
1545{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001546 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001548 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 if (!np->mac_in_use)
1551 rx_ctrl &= ~NVREG_RCVCTL_START;
1552 else
1553 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1554 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001555 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1556 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001557 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1558 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
1560 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 if (!np->mac_in_use)
1562 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563}
1564
1565static void nv_start_tx(struct net_device *dev)
1566{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001567 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001569 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001571 tx_ctrl |= NVREG_XMITCTL_START;
1572 if (np->mac_in_use)
1573 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1574 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 pci_push(base);
1576}
1577
1578static void nv_stop_tx(struct net_device *dev)
1579{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001580 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001582 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001584 if (!np->mac_in_use)
1585 tx_ctrl &= ~NVREG_XMITCTL_START;
1586 else
1587 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1588 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001589 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1590 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001591 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1592 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001595 if (!np->mac_in_use)
1596 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1597 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598}
1599
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001600static void nv_start_rxtx(struct net_device *dev)
1601{
1602 nv_start_rx(dev);
1603 nv_start_tx(dev);
1604}
1605
1606static void nv_stop_rxtx(struct net_device *dev)
1607{
1608 nv_stop_rx(dev);
1609 nv_stop_tx(dev);
1610}
1611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612static void nv_txrx_reset(struct net_device *dev)
1613{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001614 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 u8 __iomem *base = get_hwbase(dev);
1616
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001617 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 pci_push(base);
1619 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001620 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 pci_push(base);
1622}
1623
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001624static void nv_mac_reset(struct net_device *dev)
1625{
1626 struct fe_priv *np = netdev_priv(dev);
1627 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001628 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001630 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1631 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001632
1633 /* save registers since they will be cleared on reset */
1634 temp1 = readl(base + NvRegMacAddrA);
1635 temp2 = readl(base + NvRegMacAddrB);
1636 temp3 = readl(base + NvRegTransmitPoll);
1637
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001638 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1639 pci_push(base);
1640 udelay(NV_MAC_RESET_DELAY);
1641 writel(0, base + NvRegMacReset);
1642 pci_push(base);
1643 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001644
1645 /* restore saved registers */
1646 writel(temp1, base + NvRegMacAddrA);
1647 writel(temp2, base + NvRegMacAddrB);
1648 writel(temp3, base + NvRegTransmitPoll);
1649
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001650 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1651 pci_push(base);
1652}
1653
david decotignyf5d827a2011-11-16 12:15:13 +00001654/* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
1655static void nv_update_stats(struct net_device *dev)
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001656{
1657 struct fe_priv *np = netdev_priv(dev);
1658 u8 __iomem *base = get_hwbase(dev);
1659
david decotignyf5d827a2011-11-16 12:15:13 +00001660 /* If it happens that this is run in top-half context, then
1661 * replace the spin_lock of hwstats_lock with
1662 * spin_lock_irqsave() in calling functions. */
1663 WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
1664 assert_spin_locked(&np->hwstats_lock);
1665
1666 /* query hardware */
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001667 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1668 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1669 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1670 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1671 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1672 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1673 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1674 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1675 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1676 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1677 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1678 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1679 np->estats.rx_runt += readl(base + NvRegRxRunt);
1680 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1681 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1682 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1683 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1684 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1685 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1686 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1687 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1688 np->estats.rx_packets =
1689 np->estats.rx_unicast +
1690 np->estats.rx_multicast +
1691 np->estats.rx_broadcast;
1692 np->estats.rx_errors_total =
1693 np->estats.rx_crc_errors +
1694 np->estats.rx_over_errors +
1695 np->estats.rx_frame_error +
1696 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1697 np->estats.rx_late_collision +
1698 np->estats.rx_runt +
1699 np->estats.rx_frame_too_long;
1700 np->estats.tx_errors_total =
1701 np->estats.tx_late_collision +
1702 np->estats.tx_fifo_errors +
1703 np->estats.tx_carrier_errors +
1704 np->estats.tx_excess_deferral +
1705 np->estats.tx_retry_error;
1706
1707 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1708 np->estats.tx_deferral += readl(base + NvRegTxDef);
1709 np->estats.tx_packets += readl(base + NvRegTxFrame);
1710 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1711 np->estats.tx_pause += readl(base + NvRegTxPause);
1712 np->estats.rx_pause += readl(base + NvRegRxPause);
1713 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001714 np->estats.rx_errors_total += np->estats.rx_drop_frame;
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001715 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001716
1717 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1718 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1719 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1720 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1721 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001722}
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724/*
david decotignyf5d827a2011-11-16 12:15:13 +00001725 * nv_get_stats64: dev->ndo_get_stats64 function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 * Get latest stats value from the nic.
1727 * Called with read_lock(&dev_base_lock) held for read -
1728 * only synchronized against unregister_netdevice.
1729 */
stephen hemmingerbc1f4472017-01-06 19:12:52 -08001730static void
david decotignyf5d827a2011-11-16 12:15:13 +00001731nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
1732 __acquires(&netdev_priv(dev)->hwstats_lock)
1733 __releases(&netdev_priv(dev)->hwstats_lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001735 struct fe_priv *np = netdev_priv(dev);
david decotignyf5d827a2011-11-16 12:15:13 +00001736 unsigned int syncp_start;
1737
1738 /*
1739 * Note: because HW stats are not always available and for
1740 * consistency reasons, the following ifconfig stats are
1741 * managed by software: rx_bytes, tx_bytes, rx_packets and
1742 * tx_packets. The related hardware stats reported by ethtool
1743 * should be equivalent to these ifconfig stats, with 4
1744 * additional bytes per packet (Ethernet FCS CRC), except for
1745 * tx_packets when TSO kicks in.
1746 */
1747
1748 /* software stats */
1749 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001750 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_rx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001751 storage->rx_packets = np->stat_rx_packets;
1752 storage->rx_bytes = np->stat_rx_bytes;
david decotigny0a1f2222011-11-16 12:15:14 +00001753 storage->rx_dropped = np->stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +00001754 storage->rx_missed_errors = np->stat_rx_missed_errors;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001755 } while (u64_stats_fetch_retry_irq(&np->swstats_rx_syncp, syncp_start));
david decotignyf5d827a2011-11-16 12:15:13 +00001756
1757 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001758 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_tx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001759 storage->tx_packets = np->stat_tx_packets;
1760 storage->tx_bytes = np->stat_tx_bytes;
1761 storage->tx_dropped = np->stat_tx_dropped;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001762 } while (u64_stats_fetch_retry_irq(&np->swstats_tx_syncp, syncp_start));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
Ayaz Abdulla21828162007-01-23 12:27:21 -05001764 /* If the nic supports hw counters then retrieve latest values */
david decotignyf5d827a2011-11-16 12:15:13 +00001765 if (np->driver_data & DEV_HAS_STATISTICS_V123) {
1766 spin_lock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001767
david decotignyf5d827a2011-11-16 12:15:13 +00001768 nv_update_stats(dev);
david decotigny674aee32011-11-16 12:15:07 +00001769
david decotignyf5d827a2011-11-16 12:15:13 +00001770 /* generic stats */
1771 storage->rx_errors = np->estats.rx_errors_total;
1772 storage->tx_errors = np->estats.tx_errors_total;
1773
1774 /* meaningful only when NIC supports stats v3 */
1775 storage->multicast = np->estats.rx_multicast;
1776
1777 /* detailed rx_errors */
1778 storage->rx_length_errors = np->estats.rx_length_error;
1779 storage->rx_over_errors = np->estats.rx_over_errors;
1780 storage->rx_crc_errors = np->estats.rx_crc_errors;
1781 storage->rx_frame_errors = np->estats.rx_frame_align_error;
1782 storage->rx_fifo_errors = np->estats.rx_drop_frame;
1783
1784 /* detailed tx_errors */
1785 storage->tx_carrier_errors = np->estats.tx_carrier_errors;
1786 storage->tx_fifo_errors = np->estats.tx_fifo_errors;
1787
1788 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
1792/*
1793 * nv_alloc_rx: fill rx ring entries.
1794 * Return 1 if the allocations for the skbs failed and the
1795 * rx engine is without Available descriptors
1796 */
1797static int nv_alloc_rx(struct net_device *dev)
1798{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001799 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001800 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001802 less_rx = np->get_rx.orig;
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05001803 if (less_rx-- == np->rx_ring.orig)
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001804 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001805
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001806 while (np->put_rx.orig != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001807 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Zhu Yanjunac0b7152017-12-26 01:22:50 -05001808 if (likely(skb)) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001809 np->put_rx_ctx->skb = skb;
Zhu Yanjun7598b342017-09-14 23:01:51 -04001810 np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001811 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001812 skb_tailroom(skb),
Zhu Yanjun7598b342017-09-14 23:01:51 -04001813 DMA_FROM_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04001814 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
1815 np->put_rx_ctx->dma))) {
Larry Finger612a7c42012-12-27 17:25:41 +00001816 kfree_skb(skb);
1817 goto packet_dropped;
1818 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001819 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001820 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1821 wmb();
1822 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001823 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05001824 np->put_rx.orig = np->rx_ring.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001825 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Zhu Yanjuna9124ec2018-01-23 02:03:37 -05001826 np->put_rx_ctx = np->rx_skb;
david decotigny0a1f2222011-11-16 12:15:14 +00001827 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001828packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001829 u64_stats_update_begin(&np->swstats_rx_syncp);
1830 np->stat_rx_dropped++;
1831 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001832 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001833 }
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001834 }
1835 return 0;
1836}
1837
1838static int nv_alloc_rx_optimized(struct net_device *dev)
1839{
1840 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001841 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001842
1843 less_rx = np->get_rx.ex;
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05001844 if (less_rx-- == np->rx_ring.ex)
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001845 less_rx = np->last_rx.ex;
1846
1847 while (np->put_rx.ex != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001848 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Zhu Yanjunac0b7152017-12-26 01:22:50 -05001849 if (likely(skb)) {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001850 np->put_rx_ctx->skb = skb;
Zhu Yanjun7598b342017-09-14 23:01:51 -04001851 np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001852 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001853 skb_tailroom(skb),
Zhu Yanjun7598b342017-09-14 23:01:51 -04001854 DMA_FROM_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04001855 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
1856 np->put_rx_ctx->dma))) {
Larry Finger612a7c42012-12-27 17:25:41 +00001857 kfree_skb(skb);
1858 goto packet_dropped;
1859 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001860 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001861 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1862 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001863 wmb();
1864 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001865 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05001866 np->put_rx.ex = np->rx_ring.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001867 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Zhu Yanjuna9124ec2018-01-23 02:03:37 -05001868 np->put_rx_ctx = np->rx_skb;
david decotigny0a1f2222011-11-16 12:15:14 +00001869 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001870packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001871 u64_stats_update_begin(&np->swstats_rx_syncp);
1872 np->stat_rx_dropped++;
1873 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001874 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 return 0;
1878}
1879
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001880/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Kees Cookd9935672017-10-16 17:29:13 -07001881static void nv_do_rx_refill(struct timer_list *t)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001882{
Kees Cookd9935672017-10-16 17:29:13 -07001883 struct fe_priv *np = from_timer(np, t, oom_kick);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001884
1885 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001886 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001887}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001889static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001890{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001891 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001892 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001893
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05001894 np->get_rx = np->rx_ring;
1895 np->put_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001896
1897 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001898 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1899 else
1900 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
Zhu Yanjuna9124ec2018-01-23 02:03:37 -05001901 np->get_rx_ctx = np->rx_skb;
1902 np->put_rx_ctx = np->rx_skb;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001903 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001904
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001905 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001906 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001907 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001908 np->rx_ring.orig[i].buf = 0;
1909 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001910 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001911 np->rx_ring.ex[i].txvlan = 0;
1912 np->rx_ring.ex[i].bufhigh = 0;
1913 np->rx_ring.ex[i].buflow = 0;
1914 }
1915 np->rx_skb[i].skb = NULL;
1916 np->rx_skb[i].dma = 0;
1917 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001918}
1919
1920static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001922 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001924
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05001925 np->get_tx = np->tx_ring;
1926 np->put_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001927
1928 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001929 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1930 else
1931 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05001932 np->get_tx_ctx = np->tx_skb;
1933 np->put_tx_ctx = np->tx_skb;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001934 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Tom Herbertb8bfca92011-11-28 16:33:23 +00001935 netdev_reset_queue(np->dev);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001936 np->tx_pkts_in_progress = 0;
1937 np->tx_change_owner = NULL;
1938 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001939 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001941 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001942 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001943 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001944 np->tx_ring.orig[i].buf = 0;
1945 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001946 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001947 np->tx_ring.ex[i].txvlan = 0;
1948 np->tx_ring.ex[i].bufhigh = 0;
1949 np->tx_ring.ex[i].buflow = 0;
1950 }
1951 np->tx_skb[i].skb = NULL;
1952 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001953 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001954 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001955 np->tx_skb[i].first_tx_desc = NULL;
1956 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001957 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001958}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959
Manfred Sprauld81c0982005-07-31 18:20:30 +02001960static int nv_init_ring(struct net_device *dev)
1961{
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001962 struct fe_priv *np = netdev_priv(dev);
1963
Manfred Sprauld81c0982005-07-31 18:20:30 +02001964 nv_init_tx(dev);
1965 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001966
1967 if (!nv_optimized(np))
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05001968 return nv_alloc_rx(dev);
1969 else
1970 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971}
1972
Eric Dumazet73a37072009-06-17 21:17:59 +00001973static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001974{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001975 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001976 if (tx_skb->dma_single)
Zhu Yanjun7598b342017-09-14 23:01:51 -04001977 dma_unmap_single(&np->pci_dev->dev, tx_skb->dma,
Eric Dumazet73a37072009-06-17 21:17:59 +00001978 tx_skb->dma_len,
Zhu Yanjun7598b342017-09-14 23:01:51 -04001979 DMA_TO_DEVICE);
Eric Dumazet73a37072009-06-17 21:17:59 +00001980 else
Zhu Yanjunca43a0c2017-11-19 22:21:08 -05001981 dma_unmap_page(&np->pci_dev->dev, tx_skb->dma,
Eric Dumazet73a37072009-06-17 21:17:59 +00001982 tx_skb->dma_len,
Zhu Yanjunca43a0c2017-11-19 22:21:08 -05001983 DMA_TO_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001984 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001985 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001986}
1987
1988static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1989{
1990 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001991 if (tx_skb->skb) {
1992 dev_kfree_skb_any(tx_skb->skb);
1993 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001994 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001995 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001996 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001997}
1998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999static void nv_drain_tx(struct net_device *dev)
2000{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002001 struct fe_priv *np = netdev_priv(dev);
2002 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002003
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002004 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002005 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002006 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002007 np->tx_ring.orig[i].buf = 0;
2008 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002009 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002010 np->tx_ring.ex[i].txvlan = 0;
2011 np->tx_ring.ex[i].bufhigh = 0;
2012 np->tx_ring.ex[i].buflow = 0;
2013 }
david decotignyf5d827a2011-11-16 12:15:13 +00002014 if (nv_release_txskb(np, &np->tx_skb[i])) {
2015 u64_stats_update_begin(&np->swstats_tx_syncp);
2016 np->stat_tx_dropped++;
2017 u64_stats_update_end(&np->swstats_tx_syncp);
2018 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002019 np->tx_skb[i].dma = 0;
2020 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00002021 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002022 np->tx_skb[i].first_tx_desc = NULL;
2023 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002025 np->tx_pkts_in_progress = 0;
2026 np->tx_change_owner = NULL;
2027 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028}
2029
2030static void nv_drain_rx(struct net_device *dev)
2031{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002032 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002034
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002035 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002036 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002037 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002038 np->rx_ring.orig[i].buf = 0;
2039 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002040 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002041 np->rx_ring.ex[i].txvlan = 0;
2042 np->rx_ring.ex[i].bufhigh = 0;
2043 np->rx_ring.ex[i].buflow = 0;
2044 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002046 if (np->rx_skb[i].skb) {
Zhu Yanjun7598b342017-09-14 23:01:51 -04002047 dma_unmap_single(&np->pci_dev->dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07002048 (skb_end_pointer(np->rx_skb[i].skb) -
Zhu Yanjun7598b342017-09-14 23:01:51 -04002049 np->rx_skb[i].skb->data),
2050 DMA_FROM_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002051 dev_kfree_skb(np->rx_skb[i].skb);
2052 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 }
2054 }
2055}
2056
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002057static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058{
2059 nv_drain_tx(dev);
2060 nv_drain_rx(dev);
2061}
2062
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002063static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
2064{
2065 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
2066}
2067
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002068static void nv_legacybackoff_reseed(struct net_device *dev)
2069{
2070 u8 __iomem *base = get_hwbase(dev);
2071 u32 reg;
2072 u32 low;
2073 int tx_status = 0;
2074
2075 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2076 get_random_bytes(&low, sizeof(low));
2077 reg |= low & NVREG_SLOTTIME_MASK;
2078
2079 /* Need to stop tx before change takes effect.
2080 * Caller has already gained np->lock.
2081 */
2082 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2083 if (tx_status)
2084 nv_stop_tx(dev);
2085 nv_stop_rx(dev);
2086 writel(reg, base + NvRegSlotTime);
2087 if (tx_status)
2088 nv_start_tx(dev);
2089 nv_start_rx(dev);
2090}
2091
2092/* Gear Backoff Seeds */
2093#define BACKOFF_SEEDSET_ROWS 8
2094#define BACKOFF_SEEDSET_LFSRS 15
2095
2096/* Known Good seed sets */
2097static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002098 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2099 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2100 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2101 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2102 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2103 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2104 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2105 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002106
2107static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002108 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2109 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2110 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2111 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2112 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2113 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2114 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2115 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002116
2117static void nv_gear_backoff_reseed(struct net_device *dev)
2118{
2119 u8 __iomem *base = get_hwbase(dev);
2120 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2121 u32 temp, seedset, combinedSeed;
2122 int i;
2123
2124 /* Setup seed for free running LFSR */
2125 /* We are going to read the time stamp counter 3 times
2126 and swizzle bits around to increase randomness */
2127 get_random_bytes(&miniseed1, sizeof(miniseed1));
2128 miniseed1 &= 0x0fff;
2129 if (miniseed1 == 0)
2130 miniseed1 = 0xabc;
2131
2132 get_random_bytes(&miniseed2, sizeof(miniseed2));
2133 miniseed2 &= 0x0fff;
2134 if (miniseed2 == 0)
2135 miniseed2 = 0xabc;
2136 miniseed2_reversed =
2137 ((miniseed2 & 0xF00) >> 8) |
2138 (miniseed2 & 0x0F0) |
2139 ((miniseed2 & 0x00F) << 8);
2140
2141 get_random_bytes(&miniseed3, sizeof(miniseed3));
2142 miniseed3 &= 0x0fff;
2143 if (miniseed3 == 0)
2144 miniseed3 = 0xabc;
2145 miniseed3_reversed =
2146 ((miniseed3 & 0xF00) >> 8) |
2147 (miniseed3 & 0x0F0) |
2148 ((miniseed3 & 0x00F) << 8);
2149
2150 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2151 (miniseed2 ^ miniseed3_reversed);
2152
2153 /* Seeds can not be zero */
2154 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2155 combinedSeed |= 0x08;
2156 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2157 combinedSeed |= 0x8000;
2158
2159 /* No need to disable tx here */
2160 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2161 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2162 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002163 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002164
Szymon Janc78aea4f2010-11-27 08:39:43 +00002165 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002166 get_random_bytes(&seedset, sizeof(seedset));
2167 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002168 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002169 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2170 temp |= main_seedset[seedset][i-1] & 0x3ff;
2171 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2172 writel(temp, base + NvRegBackOffControl);
2173 }
2174}
2175
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176/*
2177 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002178 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002180static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002182 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002183 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002184 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2185 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002186 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002187 u32 offset = 0;
2188 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002189 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002191 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002192 struct ring_desc *put_tx;
2193 struct ring_desc *start_tx;
2194 struct ring_desc *prev_tx;
2195 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002196 struct nv_skb_map *tmp_tx_ctx = NULL, *start_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002197 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002198
2199 /* add fragments to entries count */
2200 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002201 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002202
david decotignye45a6182011-11-05 14:38:24 +00002203 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2204 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002205 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002207 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002208 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002209 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002210 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002211 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002212 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002213 return NETDEV_TX_BUSY;
2214 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002215 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002216
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002217 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002218
Ayaz Abdullafa454592006-01-05 22:45:45 -08002219 /* setup the header buffer */
2220 do {
2221 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Zhu Yanjun7598b342017-09-14 23:01:51 -04002222 np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
2223 skb->data + offset, bcnt,
2224 DMA_TO_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04002225 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2226 np->put_tx_ctx->dma))) {
Larry Finger612a7c42012-12-27 17:25:41 +00002227 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002228 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002229 u64_stats_update_begin(&np->swstats_tx_syncp);
2230 np->stat_tx_dropped++;
2231 u64_stats_update_end(&np->swstats_tx_syncp);
2232 return NETDEV_TX_OK;
2233 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002234 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002235 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002236 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2237 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002238
Ayaz Abdullafa454592006-01-05 22:45:45 -08002239 tx_flags = np->tx_flags;
2240 offset += bcnt;
2241 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002242 if (unlikely(put_tx++ == np->last_tx.orig))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002243 put_tx = np->tx_ring.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002244 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002245 np->put_tx_ctx = np->tx_skb;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002246 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002247
2248 /* setup the fragments */
2249 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002250 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002251 u32 frag_size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002252 offset = 0;
2253
2254 do {
Neil Hormanf7f22872013-04-01 04:31:58 +00002255 if (!start_tx_ctx)
2256 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
2257
david decotignye45a6182011-11-05 14:38:24 +00002258 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002259 np->put_tx_ctx->dma = skb_frag_dma_map(
2260 &np->pci_dev->dev,
2261 frag, offset,
2262 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002263 DMA_TO_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04002264 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2265 np->put_tx_ctx->dma))) {
Neil Hormanf7f22872013-04-01 04:31:58 +00002266
2267 /* Unwind the mapped fragments */
2268 do {
2269 nv_unmap_txskb(np, start_tx_ctx);
2270 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002271 tmp_tx_ctx = np->tx_skb;
Neil Hormanf7f22872013-04-01 04:31:58 +00002272 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002273 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002274 np->put_tx_ctx = start_tx_ctx;
2275 u64_stats_update_begin(&np->swstats_tx_syncp);
2276 np->stat_tx_dropped++;
2277 u64_stats_update_end(&np->swstats_tx_syncp);
2278 return NETDEV_TX_OK;
2279 }
2280
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002281 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002282 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002283 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2284 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002285
Ayaz Abdullafa454592006-01-05 22:45:45 -08002286 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002287 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002288 if (unlikely(put_tx++ == np->last_tx.orig))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002289 put_tx = np->tx_ring.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002290 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002291 np->put_tx_ctx = np->tx_skb;
david decotignye45a6182011-11-05 14:38:24 +00002292 } while (frag_size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002293 }
2294
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002295 if (unlikely(put_tx == np->tx_ring.orig))
Zhu Yanjun0d728b82017-11-10 21:10:00 -05002296 prev_tx = np->last_tx.orig;
2297 else
2298 prev_tx = put_tx - 1;
2299
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002300 if (unlikely(np->put_tx_ctx == np->tx_skb))
Zhu Yanjun0d728b82017-11-10 21:10:00 -05002301 prev_tx_ctx = np->last_tx_ctx;
2302 else
2303 prev_tx_ctx = np->put_tx_ctx - 1;
2304
Ayaz Abdullafa454592006-01-05 22:45:45 -08002305 /* set last fragment flag */
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002306 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002307
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002308 /* save skb in this slot's context area */
2309 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002310
Herbert Xu89114af2006-07-08 13:34:32 -07002311 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002312 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002313 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002314 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002315 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002316
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002317 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002318
Ayaz Abdullafa454592006-01-05 22:45:45 -08002319 /* set tx flags */
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002320 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002321
2322 netdev_sent_queue(np->dev, skb->len);
2323
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002324 skb_tx_timestamp(skb);
2325
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002326 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002327
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002328 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002329
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002330 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002331 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332}
2333
Stephen Hemminger613573252009-08-31 19:50:58 +00002334static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2335 struct net_device *dev)
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002336{
2337 struct fe_priv *np = netdev_priv(dev);
2338 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002339 u32 tx_flags_extra;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002340 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2341 unsigned int i;
2342 u32 offset = 0;
2343 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002344 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002345 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2346 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002347 struct ring_desc_ex *put_tx;
2348 struct ring_desc_ex *start_tx;
2349 struct ring_desc_ex *prev_tx;
2350 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002351 struct nv_skb_map *start_tx_ctx = NULL;
2352 struct nv_skb_map *tmp_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002353 unsigned long flags;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002354
2355 /* add fragments to entries count */
2356 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002357 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002358
david decotignye45a6182011-11-05 14:38:24 +00002359 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2360 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002361 }
2362
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002363 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002364 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002365 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002366 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002367 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002368 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002369 return NETDEV_TX_BUSY;
2370 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002371 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002372
2373 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002374 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002375
2376 /* setup the header buffer */
2377 do {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002378 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Zhu Yanjun7598b342017-09-14 23:01:51 -04002379 np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
2380 skb->data + offset, bcnt,
2381 DMA_TO_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04002382 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2383 np->put_tx_ctx->dma))) {
Larry Finger612a7c42012-12-27 17:25:41 +00002384 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002385 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002386 u64_stats_update_begin(&np->swstats_tx_syncp);
2387 np->stat_tx_dropped++;
2388 u64_stats_update_end(&np->swstats_tx_syncp);
2389 return NETDEV_TX_OK;
2390 }
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002391 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002392 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002393 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2394 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002395 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002396
2397 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002398 offset += bcnt;
2399 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002400 if (unlikely(put_tx++ == np->last_tx.ex))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002401 put_tx = np->tx_ring.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002402 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002403 np->put_tx_ctx = np->tx_skb;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002404 } while (size);
2405
2406 /* setup the fragments */
2407 for (i = 0; i < fragments; i++) {
2408 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002409 u32 frag_size = skb_frag_size(frag);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002410 offset = 0;
2411
2412 do {
david decotignye45a6182011-11-05 14:38:24 +00002413 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Neil Hormanf7f22872013-04-01 04:31:58 +00002414 if (!start_tx_ctx)
2415 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
Ian Campbell671173c2011-08-29 23:18:28 +00002416 np->put_tx_ctx->dma = skb_frag_dma_map(
2417 &np->pci_dev->dev,
2418 frag, offset,
2419 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002420 DMA_TO_DEVICE);
Neil Hormanf7f22872013-04-01 04:31:58 +00002421
Zhu Yanjun39e50d92017-09-22 10:20:21 -04002422 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2423 np->put_tx_ctx->dma))) {
Neil Hormanf7f22872013-04-01 04:31:58 +00002424
2425 /* Unwind the mapped fragments */
2426 do {
2427 nv_unmap_txskb(np, start_tx_ctx);
2428 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002429 tmp_tx_ctx = np->tx_skb;
Neil Hormanf7f22872013-04-01 04:31:58 +00002430 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002431 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002432 np->put_tx_ctx = start_tx_ctx;
2433 u64_stats_update_begin(&np->swstats_tx_syncp);
2434 np->stat_tx_dropped++;
2435 u64_stats_update_end(&np->swstats_tx_syncp);
2436 return NETDEV_TX_OK;
2437 }
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002438 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002439 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002440 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2441 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002442 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002443
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002444 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002445 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002446 if (unlikely(put_tx++ == np->last_tx.ex))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002447 put_tx = np->tx_ring.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002449 np->put_tx_ctx = np->tx_skb;
david decotignye45a6182011-11-05 14:38:24 +00002450 } while (frag_size);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002451 }
2452
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002453 if (unlikely(put_tx == np->tx_ring.ex))
Zhu Yanjun0d728b82017-11-10 21:10:00 -05002454 prev_tx = np->last_tx.ex;
2455 else
2456 prev_tx = put_tx - 1;
2457
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002458 if (unlikely(np->put_tx_ctx == np->tx_skb))
Zhu Yanjun0d728b82017-11-10 21:10:00 -05002459 prev_tx_ctx = np->last_tx_ctx;
2460 else
2461 prev_tx_ctx = np->put_tx_ctx - 1;
2462
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002463 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002464 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002465
2466 /* save skb in this slot's context area */
2467 prev_tx_ctx->skb = skb;
2468
2469 if (skb_is_gso(skb))
2470 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2471 else
2472 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2473 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2474
2475 /* vlan tag */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002476 if (skb_vlan_tag_present(skb))
Jesse Grosseab6d182010-10-20 13:56:03 +00002477 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002478 skb_vlan_tag_get(skb));
Jesse Grosseab6d182010-10-20 13:56:03 +00002479 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002480 start_tx->txvlan = 0;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002481
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002482 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002483
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002484 if (np->tx_limit) {
2485 /* Limit the number of outstanding tx. Setup all fragments, but
2486 * do not set the VALID bit on the first descriptor. Save a pointer
2487 * to that descriptor and also for next skb_map element.
2488 */
2489
2490 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2491 if (!np->tx_change_owner)
2492 np->tx_change_owner = start_tx_ctx;
2493
2494 /* remove VALID bit */
2495 tx_flags &= ~NV_TX2_VALID;
2496 start_tx_ctx->first_tx_desc = start_tx;
2497 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2498 np->tx_end_flip = np->put_tx_ctx;
2499 } else {
2500 np->tx_pkts_in_progress++;
2501 }
2502 }
2503
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002504 /* set tx flags */
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002505 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002506
2507 netdev_sent_queue(np->dev, skb->len);
2508
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002509 skb_tx_timestamp(skb);
2510
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002511 np->put_tx.ex = put_tx;
2512
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002513 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002514
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002515 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002516 return NETDEV_TX_OK;
2517}
2518
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002519static inline void nv_tx_flip_ownership(struct net_device *dev)
2520{
2521 struct fe_priv *np = netdev_priv(dev);
2522
2523 np->tx_pkts_in_progress--;
2524 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002525 np->tx_change_owner->first_tx_desc->flaglen |=
2526 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002527 np->tx_pkts_in_progress++;
2528
2529 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2530 if (np->tx_change_owner == np->tx_end_flip)
2531 np->tx_change_owner = NULL;
2532
2533 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2534 }
2535}
2536
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537/*
2538 * nv_tx_done: check for completed packets, release the skbs.
2539 *
2540 * Caller must own np->lock.
2541 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002542static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002544 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002545 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002546 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002547 struct ring_desc *orig_get_tx = np->get_tx.orig;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002548 unsigned int bytes_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002550 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002551 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2552 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553
Eric Dumazet73a37072009-06-17 21:17:59 +00002554 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002555
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002557 if (flags & NV_TX_LASTPACKET) {
Zhu Yanjunb78a6aa2017-11-28 01:42:22 -05002558 if (unlikely(flags & NV_TX_ERROR)) {
david decotignyf5d827a2011-11-16 12:15:13 +00002559 if ((flags & NV_TX_RETRYERROR)
2560 && !(flags & NV_TX_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002561 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002562 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002563 u64_stats_update_begin(&np->swstats_tx_syncp);
2564 np->stat_tx_packets++;
2565 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2566 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002567 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002568 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002569 dev_kfree_skb_any(np->get_tx_ctx->skb);
2570 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002571 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 }
2573 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002574 if (flags & NV_TX2_LASTPACKET) {
Zhu Yanjunb78a6aa2017-11-28 01:42:22 -05002575 if (unlikely(flags & NV_TX2_ERROR)) {
david decotignyf5d827a2011-11-16 12:15:13 +00002576 if ((flags & NV_TX2_RETRYERROR)
2577 && !(flags & NV_TX2_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002578 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002579 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002580 u64_stats_update_begin(&np->swstats_tx_syncp);
2581 np->stat_tx_packets++;
2582 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2583 u64_stats_update_end(&np->swstats_tx_syncp);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002584 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002585 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002586 dev_kfree_skb_any(np->get_tx_ctx->skb);
2587 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002588 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 }
2590 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002591 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002592 np->get_tx.orig = np->tx_ring.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002593 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002594 np->get_tx_ctx = np->tx_skb;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002595 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002596
2597 netdev_completed_queue(np->dev, tx_work, bytes_compl);
2598
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002599 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002600 np->tx_stop = 0;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002601 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002602 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002603 return tx_work;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002604}
2605
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002606static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002607{
2608 struct fe_priv *np = netdev_priv(dev);
2609 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002610 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002611 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002612 unsigned long bytes_cleaned = 0;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002613
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002614 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002615 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002616 (tx_work < limit)) {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002617
Eric Dumazet73a37072009-06-17 21:17:59 +00002618 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002619
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002620 if (flags & NV_TX2_LASTPACKET) {
Zhu Yanjunb78a6aa2017-11-28 01:42:22 -05002621 if (unlikely(flags & NV_TX2_ERROR)) {
david decotignyf5d827a2011-11-16 12:15:13 +00002622 if ((flags & NV_TX2_RETRYERROR)
2623 && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002624 if (np->driver_data & DEV_HAS_GEAR_MODE)
2625 nv_gear_backoff_reseed(dev);
2626 else
2627 nv_legacybackoff_reseed(dev);
2628 }
david decotigny674aee32011-11-16 12:15:07 +00002629 } else {
David S. Millerefd0bf92011-11-21 13:50:33 -05002630 u64_stats_update_begin(&np->swstats_tx_syncp);
2631 np->stat_tx_packets++;
2632 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2633 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002634 }
2635
Tom Herbertb8bfca92011-11-28 16:33:23 +00002636 bytes_cleaned += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002637 dev_kfree_skb_any(np->get_tx_ctx->skb);
2638 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002639 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002640
Szymon Janc78aea4f2010-11-27 08:39:43 +00002641 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002642 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002643 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002644
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002645 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Zhu Yanjunc360f2b2017-12-09 22:07:26 -05002646 np->get_tx.ex = np->tx_ring.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002647 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Zhu Yanjun41b0cd32017-12-16 04:31:03 -05002648 np->get_tx_ctx = np->tx_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 }
Igor Maravic7505afe2011-12-01 23:48:20 +00002650
2651 netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
2652
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002653 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002654 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002656 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002657 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658}
2659
2660/*
2661 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002662 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663 */
2664static void nv_tx_timeout(struct net_device *dev)
2665{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002666 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002668 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002669 union ring_type put_tx;
2670 int saved_tx_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002672 if (np->msi_flags & NV_MSI_X_ENABLED)
2673 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2674 else
2675 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2676
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002677 netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002679 if (unlikely(debug_tx_timeout)) {
2680 int i;
2681
2682 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2683 netdev_info(dev, "Dumping tx registers\n");
2684 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002685 netdev_info(dev,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002686 "%3x: %08x %08x %08x %08x "
2687 "%08x %08x %08x %08x\n",
Joe Perches1d397f32010-11-29 07:41:57 +00002688 i,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002689 readl(base + i + 0), readl(base + i + 4),
2690 readl(base + i + 8), readl(base + i + 12),
2691 readl(base + i + 16), readl(base + i + 20),
2692 readl(base + i + 24), readl(base + i + 28));
2693 }
2694 netdev_info(dev, "Dumping tx ring\n");
2695 for (i = 0; i < np->tx_ring_size; i += 4) {
2696 if (!nv_optimized(np)) {
2697 netdev_info(dev,
2698 "%03x: %08x %08x // %08x %08x "
2699 "// %08x %08x // %08x %08x\n",
2700 i,
2701 le32_to_cpu(np->tx_ring.orig[i].buf),
2702 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2703 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2704 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2705 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2706 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2707 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2708 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
2709 } else {
2710 netdev_info(dev,
2711 "%03x: %08x %08x %08x "
2712 "// %08x %08x %08x "
2713 "// %08x %08x %08x "
2714 "// %08x %08x %08x\n",
2715 i,
2716 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2717 le32_to_cpu(np->tx_ring.ex[i].buflow),
2718 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2719 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2720 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2721 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2722 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2723 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2724 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2725 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2726 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2727 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
2728 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002729 }
2730 }
2731
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 spin_lock_irq(&np->lock);
2733
2734 /* 1) stop tx engine */
2735 nv_stop_tx(dev);
2736
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002737 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2738 saved_tx_limit = np->tx_limit;
2739 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2740 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002741 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002742 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002743 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002744 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002746 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002747 if (np->tx_change_owner)
2748 put_tx.ex = np->tx_change_owner->first_tx_desc;
2749 else
2750 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002752 /* 3) clear all tx state */
2753 nv_drain_tx(dev);
2754 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002755
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002756 /* 4) restore state to current HW position */
2757 np->get_tx = np->put_tx = put_tx;
2758 np->tx_limit = saved_tx_limit;
2759
2760 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002762 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 spin_unlock_irq(&np->lock);
2764}
2765
Manfred Spraul22c6d142005-04-19 21:17:09 +02002766/*
2767 * Called when the nic notices a mismatch between the actual data len on the
2768 * wire and the len indicated in the 802 header
2769 */
2770static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2771{
2772 int hdrlen; /* length of the 802 header */
2773 int protolen; /* length as stored in the proto field */
2774
2775 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002776 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2777 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002778 hdrlen = VLAN_HLEN;
2779 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002780 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002781 hdrlen = ETH_HLEN;
2782 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002783 if (protolen > ETH_DATA_LEN)
2784 return datalen; /* Value in proto field not a len, no checks possible */
2785
2786 protolen += hdrlen;
2787 /* consistency checks: */
2788 if (datalen > ETH_ZLEN) {
2789 if (datalen >= protolen) {
2790 /* more data on wire than in 802 header, trim of
2791 * additional data.
2792 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002793 return protolen;
2794 } else {
2795 /* less data on wire than mentioned in header.
2796 * Discard the packet.
2797 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002798 return -1;
2799 }
2800 } else {
2801 /* short packet. Accept only if 802 values are also short */
2802 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002803 return -1;
2804 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002805 return datalen;
2806 }
2807}
2808
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002809static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002811 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002812 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002813 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002814 struct sk_buff *skb;
2815 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002816
Szymon Janc78aea4f2010-11-27 08:39:43 +00002817 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002818 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002819 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 /*
2822 * the packet is for us - immediately tear down the pci mapping.
2823 * TODO: check if a prefetch of the first cacheline improves
2824 * the performance.
2825 */
Zhu Yanjun7598b342017-09-14 23:01:51 -04002826 dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
2827 np->get_rx_ctx->dma_len,
2828 DMA_FROM_DEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002829 skb = np->get_rx_ctx->skb;
2830 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 /* look at what we actually got: */
2833 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002834 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2835 len = flags & LEN_MASK_V1;
2836 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002837 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002838 len = nv_getlen(dev, skb->data, len);
2839 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002840 dev_kfree_skb(skb);
2841 goto next_pkt;
2842 }
2843 }
2844 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002845 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002846 if (flags & NV_RX_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002847 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002848 }
2849 /* the rest are hard errors */
2850 else {
david decotignyf5d827a2011-11-16 12:15:13 +00002851 if (flags & NV_RX_MISSEDFRAME) {
2852 u64_stats_update_begin(&np->swstats_rx_syncp);
2853 np->stat_rx_missed_errors++;
2854 u64_stats_update_end(&np->swstats_rx_syncp);
2855 }
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002856 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002857 goto next_pkt;
2858 }
2859 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002860 } else {
2861 dev_kfree_skb(skb);
2862 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002863 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002865 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2866 len = flags & LEN_MASK_V2;
2867 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002868 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002869 len = nv_getlen(dev, skb->data, len);
2870 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002871 dev_kfree_skb(skb);
2872 goto next_pkt;
2873 }
2874 }
2875 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002876 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002877 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002878 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002879 }
2880 /* the rest are hard errors */
2881 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002882 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002883 goto next_pkt;
2884 }
2885 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002886 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2887 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002888 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002889 } else {
2890 dev_kfree_skb(skb);
2891 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 }
2893 }
2894 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895 skb_put(skb, len);
2896 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002897 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002898 u64_stats_update_begin(&np->swstats_rx_syncp);
2899 np->stat_rx_packets++;
2900 np->stat_rx_bytes += len;
2901 u64_stats_update_end(&np->swstats_rx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002903 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05002904 np->get_rx.orig = np->rx_ring.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002905 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Zhu Yanjuna9124ec2018-01-23 02:03:37 -05002906 np->get_rx_ctx = np->rx_skb;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002907
2908 rx_work++;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002909 }
2910
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002911 return rx_work;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002912}
2913
2914static int nv_rx_process_optimized(struct net_device *dev, int limit)
2915{
2916 struct fe_priv *np = netdev_priv(dev);
2917 u32 flags;
2918 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002919 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002920 struct sk_buff *skb;
2921 int len;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002922
Szymon Janc78aea4f2010-11-27 08:39:43 +00002923 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002924 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002925 (rx_work < limit)) {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002926
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002927 /*
2928 * the packet is for us - immediately tear down the pci mapping.
2929 * TODO: check if a prefetch of the first cacheline improves
2930 * the performance.
2931 */
Zhu Yanjun7598b342017-09-14 23:01:51 -04002932 dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
2933 np->get_rx_ctx->dma_len,
2934 DMA_FROM_DEVICE);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002935 skb = np->get_rx_ctx->skb;
2936 np->get_rx_ctx->skb = NULL;
2937
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002938 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002939 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2940 len = flags & LEN_MASK_V2;
2941 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002942 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002943 len = nv_getlen(dev, skb->data, len);
2944 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002945 dev_kfree_skb(skb);
2946 goto next_pkt;
2947 }
2948 }
2949 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002950 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002951 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002952 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002953 }
2954 /* the rest are hard errors */
2955 else {
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002956 dev_kfree_skb(skb);
2957 goto next_pkt;
2958 }
2959 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002960
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002961 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2962 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002963 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002964
2965 /* got a valid packet - forward it to the network core */
2966 skb_put(skb, len);
2967 skb->protocol = eth_type_trans(skb, dev);
2968 prefetch(skb->data);
2969
Jiri Pirko3326c782011-07-20 04:54:38 +00002970 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002971
2972 /*
Patrick McHardyf6469682013-04-19 02:04:27 +00002973 * There's need to check for NETIF_F_HW_VLAN_CTAG_RX
2974 * here. Even if vlan rx accel is disabled,
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002975 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2976 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002977 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002978 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002979 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2980
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002981 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002982 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002983 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002984 u64_stats_update_begin(&np->swstats_rx_syncp);
2985 np->stat_rx_packets++;
2986 np->stat_rx_bytes += len;
2987 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002988 } else {
2989 dev_kfree_skb(skb);
2990 }
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05002991next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002992 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Zhu Yanjun64f26ab2018-01-04 23:06:39 -05002993 np->get_rx.ex = np->rx_ring.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002994 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Zhu Yanjuna9124ec2018-01-23 02:03:37 -05002995 np->get_rx_ctx = np->rx_skb;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002996
2997 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002999
Ingo Molnarc1b71512007-10-17 12:18:23 +02003000 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001}
3002
Manfred Sprauld81c0982005-07-31 18:20:30 +02003003static void set_bufsize(struct net_device *dev)
3004{
3005 struct fe_priv *np = netdev_priv(dev);
3006
3007 if (dev->mtu <= ETH_DATA_LEN)
3008 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
3009 else
3010 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
3011}
3012
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013/*
3014 * nv_change_mtu: dev->change_mtu function
3015 * Called with dev_base_lock held for read.
3016 */
3017static int nv_change_mtu(struct net_device *dev, int new_mtu)
3018{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003019 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003020 int old_mtu;
3021
Manfred Sprauld81c0982005-07-31 18:20:30 +02003022 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003024
3025 /* return early if the buffer sizes will not change */
3026 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
3027 return 0;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003028
3029 /* synchronized against open : rtnl_lock() held by caller */
3030 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003031 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003032 /*
3033 * It seems that the nic preloads valid ring entries into an
3034 * internal buffer. The procedure for flushing everything is
3035 * guessed, there is probably a simpler approach.
3036 * Changing the MTU is a rare event, it shouldn't matter.
3037 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003038 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003039 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003040 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003041 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003042 spin_lock(&np->lock);
3043 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003044 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003045 nv_txrx_reset(dev);
3046 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003047 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003048 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02003049 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04003050 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02003051 if (!np->in_shutdown)
3052 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3053 }
3054 /* reinit nic view of the rx queue */
3055 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05003056 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003057 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02003058 base + NvRegRingSizes);
3059 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04003060 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003061 pci_push(base);
3062
3063 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003064 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003065 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003066 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003067 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003068 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003069 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 return 0;
3072}
3073
Manfred Spraul72b31782005-07-31 18:33:34 +02003074static void nv_copy_mac_to_hw(struct net_device *dev)
3075{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003076 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003077 u32 mac[2];
3078
3079 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
3080 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
3081 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
3082
3083 writel(mac[0], base + NvRegMacAddrA);
3084 writel(mac[1], base + NvRegMacAddrB);
3085}
3086
3087/*
3088 * nv_set_mac_address: dev->set_mac_address function
3089 * Called with rtnl_lock() held.
3090 */
3091static int nv_set_mac_address(struct net_device *dev, void *addr)
3092{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003093 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003094 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02003095
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003096 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02003097 return -EADDRNOTAVAIL;
3098
3099 /* synchronized against open : rtnl_lock() held by caller */
3100 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3101
3102 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003103 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003104 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003105 spin_lock_irq(&np->lock);
3106
3107 /* stop rx engine */
3108 nv_stop_rx(dev);
3109
3110 /* set mac address */
3111 nv_copy_mac_to_hw(dev);
3112
3113 /* restart rx engine */
3114 nv_start_rx(dev);
3115 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003116 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003117 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003118 } else {
3119 nv_copy_mac_to_hw(dev);
3120 }
3121 return 0;
3122}
3123
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124/*
3125 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003126 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 */
3128static void nv_set_multicast(struct net_device *dev)
3129{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003130 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 u8 __iomem *base = get_hwbase(dev);
3132 u32 addr[2];
3133 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003134 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135
3136 memset(addr, 0, sizeof(addr));
3137 memset(mask, 0, sizeof(mask));
3138
3139 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003140 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003142 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143
Jiri Pirko48e2f182010-02-22 09:22:26 +00003144 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 u32 alwaysOff[2];
3146 u32 alwaysOn[2];
3147
3148 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3149 if (dev->flags & IFF_ALLMULTI) {
3150 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3151 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003152 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153
Jiri Pirko22bedad32010-04-01 21:22:57 +00003154 netdev_for_each_mc_addr(ha, dev) {
david decotignye45a6182011-11-05 14:38:24 +00003155 unsigned char *hw_addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003157
david decotignye45a6182011-11-05 14:38:24 +00003158 a = le32_to_cpu(*(__le32 *) hw_addr);
3159 b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 alwaysOn[0] &= a;
3161 alwaysOff[0] &= ~a;
3162 alwaysOn[1] &= b;
3163 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 }
3165 }
3166 addr[0] = alwaysOn[0];
3167 addr[1] = alwaysOn[1];
3168 mask[0] = alwaysOn[0] | alwaysOff[0];
3169 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003170 } else {
3171 mask[0] = NVREG_MCASTMASKA_NONE;
3172 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 }
3174 }
3175 addr[0] |= NVREG_MCASTADDRA_FORCE;
3176 pff |= NVREG_PFF_ALWAYS;
3177 spin_lock_irq(&np->lock);
3178 nv_stop_rx(dev);
3179 writel(addr[0], base + NvRegMulticastAddrA);
3180 writel(addr[1], base + NvRegMulticastAddrB);
3181 writel(mask[0], base + NvRegMulticastMaskA);
3182 writel(mask[1], base + NvRegMulticastMaskB);
3183 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184 nv_start_rx(dev);
3185 spin_unlock_irq(&np->lock);
3186}
3187
Adrian Bunkc7985052006-06-22 12:03:29 +02003188static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003189{
3190 struct fe_priv *np = netdev_priv(dev);
3191 u8 __iomem *base = get_hwbase(dev);
3192
3193 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3194
3195 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3196 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3197 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3198 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3199 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3200 } else {
3201 writel(pff, base + NvRegPacketFilterFlags);
3202 }
3203 }
3204 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3205 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3206 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003207 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3208 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3209 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e8832008-08-06 12:12:34 -04003210 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003211 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e8832008-08-06 12:12:34 -04003212 /* limit the number of tx pause frames to a default of 8 */
3213 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3214 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003215 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003216 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3217 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3218 } else {
3219 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3220 writel(regmisc, base + NvRegMisc1);
3221 }
3222 }
3223}
3224
Sanjay Hortikare19df762011-11-11 16:11:21 +00003225static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3226{
3227 struct fe_priv *np = netdev_priv(dev);
3228 u8 __iomem *base = get_hwbase(dev);
3229 u32 phyreg, txreg;
3230 int mii_status;
3231
3232 np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3233 np->duplex = duplex;
3234
3235 /* see if gigabit phy */
3236 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3237 if (mii_status & PHY_GIGABIT) {
3238 np->gigabit = PHY_GIGABIT;
3239 phyreg = readl(base + NvRegSlotTime);
3240 phyreg &= ~(0x3FF00);
3241 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3242 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3243 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3244 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3245 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3246 phyreg |= NVREG_SLOTTIME_1000_FULL;
3247 writel(phyreg, base + NvRegSlotTime);
3248 }
3249
3250 phyreg = readl(base + NvRegPhyInterface);
3251 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3252 if (np->duplex == 0)
3253 phyreg |= PHY_HALF;
3254 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3255 phyreg |= PHY_100;
3256 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3257 NVREG_LINKSPEED_1000)
3258 phyreg |= PHY_1000;
3259 writel(phyreg, base + NvRegPhyInterface);
3260
3261 if (phyreg & PHY_RGMII) {
3262 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3263 NVREG_LINKSPEED_1000)
3264 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3265 else
3266 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3267 } else {
3268 txreg = NVREG_TX_DEFERRAL_DEFAULT;
3269 }
3270 writel(txreg, base + NvRegTxDeferral);
3271
3272 if (np->desc_ver == DESC_VER_1) {
3273 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3274 } else {
3275 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3276 NVREG_LINKSPEED_1000)
3277 txreg = NVREG_TX_WM_DESC2_3_1000;
3278 else
3279 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3280 }
3281 writel(txreg, base + NvRegTxWatermark);
3282
3283 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3284 base + NvRegMisc1);
3285 pci_push(base);
3286 writel(np->linkspeed, base + NvRegLinkSpeed);
3287 pci_push(base);
Sanjay Hortikare19df762011-11-11 16:11:21 +00003288}
3289
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003290/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003291 * nv_update_linkspeed - Setup the MAC according to the link partner
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003292 * @dev: Network device to be configured
3293 *
3294 * The function queries the PHY and checks if there is a link partner.
3295 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3296 * set to 10 MBit HD.
3297 *
3298 * The function returns 0 if there is no link partner and 1 if there is
3299 * a good link partner.
3300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301static int nv_update_linkspeed(struct net_device *dev)
3302{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003303 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003305 int adv = 0;
3306 int lpa = 0;
3307 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 int newls = np->linkspeed;
3309 int newdup = np->duplex;
3310 int mii_status;
Sanjay Hortikare19df762011-11-11 16:11:21 +00003311 u32 bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003313 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003314 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003315 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316
Sanjay Hortikare19df762011-11-11 16:11:21 +00003317 /* If device loopback is enabled, set carrier on and enable max link
3318 * speed.
3319 */
3320 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3321 if (bmcr & BMCR_LOOPBACK) {
3322 if (netif_running(dev)) {
3323 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3324 if (!netif_carrier_ok(dev))
3325 netif_carrier_on(dev);
3326 }
3327 return 1;
3328 }
3329
Linus Torvalds1da177e2005-04-16 15:20:36 -07003330 /* BMSR_LSTATUS is latched, read it twice:
3331 * we want the current value.
3332 */
3333 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3334 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3335
3336 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3338 newdup = 0;
3339 retval = 0;
3340 goto set_speed;
3341 }
3342
3343 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 if (np->fixed_mode & LPA_100FULL) {
3345 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3346 newdup = 1;
3347 } else if (np->fixed_mode & LPA_100HALF) {
3348 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3349 newdup = 0;
3350 } else if (np->fixed_mode & LPA_10FULL) {
3351 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3352 newdup = 1;
3353 } else {
3354 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3355 newdup = 0;
3356 }
3357 retval = 1;
3358 goto set_speed;
3359 }
3360 /* check auto negotiation is complete */
3361 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3362 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3363 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3364 newdup = 0;
3365 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 goto set_speed;
3367 }
3368
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003369 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3370 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003371
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372 retval = 1;
3373 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003374 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3375 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376
3377 if ((control_1000 & ADVERTISE_1000FULL) &&
3378 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3380 newdup = 1;
3381 goto set_speed;
3382 }
3383 }
3384
Linus Torvalds1da177e2005-04-16 15:20:36 -07003385 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003386 adv_lpa = lpa & adv;
3387 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3389 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003390 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3392 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003393 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3395 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003396 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3398 newdup = 0;
3399 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3401 newdup = 0;
3402 }
3403
3404set_speed:
3405 if (np->duplex == newdup && np->linkspeed == newls)
3406 return retval;
3407
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 np->duplex = newdup;
3409 np->linkspeed = newls;
3410
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003411 /* The transmitter and receiver must be restarted for safe update */
3412 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3413 txrxFlags |= NV_RESTART_TX;
3414 nv_stop_tx(dev);
3415 }
3416 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3417 txrxFlags |= NV_RESTART_RX;
3418 nv_stop_rx(dev);
3419 }
3420
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003422 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003424 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3425 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3426 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003428 phyreg |= NVREG_SLOTTIME_1000_FULL;
3429 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430 }
3431
3432 phyreg = readl(base + NvRegPhyInterface);
3433 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3434 if (np->duplex == 0)
3435 phyreg |= PHY_HALF;
3436 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3437 phyreg |= PHY_100;
3438 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3439 phyreg |= PHY_1000;
3440 writel(phyreg, base + NvRegPhyInterface);
3441
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003442 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003443 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003444 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003445 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003446 } else {
3447 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3448 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3449 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3450 else
3451 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3452 } else {
3453 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3454 }
3455 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003456 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003457 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3458 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3459 else
3460 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003461 }
3462 writel(txreg, base + NvRegTxDeferral);
3463
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003464 if (np->desc_ver == DESC_VER_1) {
3465 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3466 } else {
3467 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3468 txreg = NVREG_TX_WM_DESC2_3_1000;
3469 else
3470 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3471 }
3472 writel(txreg, base + NvRegTxWatermark);
3473
Szymon Janc78aea4f2010-11-27 08:39:43 +00003474 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475 base + NvRegMisc1);
3476 pci_push(base);
3477 writel(np->linkspeed, base + NvRegLinkSpeed);
3478 pci_push(base);
3479
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003480 pause_flags = 0;
3481 /* setup pause frame */
david decotigny1ff39eb2012-08-24 17:22:52 +00003482 if (netif_running(dev) && (np->duplex != 0)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003483 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003484 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3485 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003486
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003487 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003488 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003489 if (lpa_pause & LPA_PAUSE_CAP) {
3490 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3491 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3492 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3493 }
3494 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003495 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003496 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003497 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003498 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003499 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3500 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003501 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3502 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3503 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3504 }
3505 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003506 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003507 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003508 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003509 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003510 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003511 }
3512 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003513 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003514
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003515 if (txrxFlags & NV_RESTART_TX)
3516 nv_start_tx(dev);
3517 if (txrxFlags & NV_RESTART_RX)
3518 nv_start_rx(dev);
3519
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 return retval;
3521}
3522
3523static void nv_linkchange(struct net_device *dev)
3524{
3525 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003526 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003528 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003529 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003530 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532 } else {
3533 if (netif_carrier_ok(dev)) {
3534 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003535 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003536 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537 nv_stop_rx(dev);
3538 }
3539 }
3540}
3541
3542static void nv_link_irq(struct net_device *dev)
3543{
3544 u8 __iomem *base = get_hwbase(dev);
3545 u32 miistat;
3546
3547 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003548 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549
3550 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3551 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552}
3553
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003554static void nv_msi_workaround(struct fe_priv *np)
3555{
3556
3557 /* Need to toggle the msi irq mask within the ethernet device,
3558 * otherwise, future interrupts will not be detected.
3559 */
3560 if (np->msi_flags & NV_MSI_ENABLED) {
3561 u8 __iomem *base = np->base;
3562
3563 writel(0, base + NvRegMSIIrqMask);
3564 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3565 }
3566}
3567
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003568static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3569{
3570 struct fe_priv *np = netdev_priv(dev);
3571
3572 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3573 if (total_work > NV_DYNAMIC_THRESHOLD) {
3574 /* transition to poll based interrupts */
3575 np->quiet_count = 0;
3576 if (np->irqmask != NVREG_IRQMASK_CPU) {
3577 np->irqmask = NVREG_IRQMASK_CPU;
3578 return 1;
3579 }
3580 } else {
3581 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3582 np->quiet_count++;
3583 } else {
3584 /* reached a period of low activity, switch
3585 to per tx/rx packet interrupts */
3586 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3587 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3588 return 1;
3589 }
3590 }
3591 }
3592 }
3593 return 0;
3594}
3595
David Howells7d12e782006-10-05 14:55:46 +01003596static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597{
3598 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003599 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003600 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003601
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003602 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3603 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003604 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003605 } else {
3606 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003607 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003608 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003609 if (!(np->events & np->irqmask))
3610 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003611
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003612 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003613
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003614 if (napi_schedule_prep(&np->napi)) {
3615 /*
3616 * Disable further irq's (msix not enabled with napi)
3617 */
3618 writel(0, base + NvRegIrqMask);
3619 __napi_schedule(&np->napi);
3620 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003621
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003622 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003623}
3624
Ben Hutchings1aa8b472012-07-10 10:56:59 +00003625/* All _optimized functions are used to help increase performance
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003626 * (reduce CPU and increase throughput). They use descripter version 3,
3627 * compiler directives, and reduce memory accesses.
3628 */
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003629static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3630{
3631 struct net_device *dev = (struct net_device *) data;
3632 struct fe_priv *np = netdev_priv(dev);
3633 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003634
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003635 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3636 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003637 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003638 } else {
3639 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003640 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003641 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003642 if (!(np->events & np->irqmask))
3643 return IRQ_NONE;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003644
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003645 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003646
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003647 if (napi_schedule_prep(&np->napi)) {
3648 /*
3649 * Disable further irq's (msix not enabled with napi)
3650 */
3651 writel(0, base + NvRegIrqMask);
3652 __napi_schedule(&np->napi);
3653 }
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003654
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003655 return IRQ_HANDLED;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003656}
3657
David Howells7d12e782006-10-05 14:55:46 +01003658static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003659{
3660 struct net_device *dev = (struct net_device *) data;
3661 struct fe_priv *np = netdev_priv(dev);
3662 u8 __iomem *base = get_hwbase(dev);
3663 u32 events;
3664 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003665 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003666
Szymon Janc78aea4f2010-11-27 08:39:43 +00003667 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003668 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003669 writel(events, base + NvRegMSIXIrqStatus);
3670 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003671 if (!(events & np->irqmask))
3672 break;
3673
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003674 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003675 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003676 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003677
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003678 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003679 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003680 /* disable interrupts on the nic */
3681 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3682 pci_push(base);
3683
3684 if (!np->in_shutdown) {
3685 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3686 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3687 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003688 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003689 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3690 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003691 break;
3692 }
3693
3694 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003695
3696 return IRQ_RETVAL(i);
3697}
3698
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003699static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003700{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003701 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3702 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003703 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003704 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003705 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003706 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003707
stephen hemminger81a2e362010-04-28 08:25:28 +00003708 do {
3709 if (!nv_optimized(np)) {
3710 spin_lock_irqsave(&np->lock, flags);
3711 tx_work += nv_tx_done(dev, np->tx_ring_size);
3712 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003713
Tom Herbertd951f722010-05-05 18:15:21 +00003714 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003715 retcode = nv_alloc_rx(dev);
3716 } else {
3717 spin_lock_irqsave(&np->lock, flags);
3718 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3719 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003720
Tom Herbertd951f722010-05-05 18:15:21 +00003721 rx_count = nv_rx_process_optimized(dev,
3722 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003723 retcode = nv_alloc_rx_optimized(dev);
3724 }
3725 } while (retcode == 0 &&
3726 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003727
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003728 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003729 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003730 if (!np->in_shutdown)
3731 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003732 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003733 }
3734
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003735 nv_change_interrupt_mode(dev, tx_work + rx_work);
3736
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003737 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3738 spin_lock_irqsave(&np->lock, flags);
3739 nv_link_irq(dev);
3740 spin_unlock_irqrestore(&np->lock, flags);
3741 }
3742 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3743 spin_lock_irqsave(&np->lock, flags);
3744 nv_linkchange(dev);
3745 spin_unlock_irqrestore(&np->lock, flags);
3746 np->link_timeout = jiffies + LINK_TIMEOUT;
3747 }
3748 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3749 spin_lock_irqsave(&np->lock, flags);
3750 if (!np->in_shutdown) {
3751 np->nic_poll_irq = np->irqmask;
3752 np->recover_error = 1;
3753 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3754 }
3755 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003756 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003757 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003758 }
3759
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003760 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003761 /* re-enable interrupts
3762 (msix not enabled in napi) */
Eric Dumazet6ad20162017-01-30 08:22:01 -08003763 napi_complete_done(napi, rx_work);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003764
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003765 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003766 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003767 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003768}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003769
David Howells7d12e782006-10-05 14:55:46 +01003770static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003771{
3772 struct net_device *dev = (struct net_device *) data;
3773 struct fe_priv *np = netdev_priv(dev);
3774 u8 __iomem *base = get_hwbase(dev);
3775 u32 events;
3776 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003777 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003778
Szymon Janc78aea4f2010-11-27 08:39:43 +00003779 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003780 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003781 writel(events, base + NvRegMSIXIrqStatus);
3782 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003783 if (!(events & np->irqmask))
3784 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003785
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003786 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003787 if (unlikely(nv_alloc_rx_optimized(dev))) {
3788 spin_lock_irqsave(&np->lock, flags);
3789 if (!np->in_shutdown)
3790 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3791 spin_unlock_irqrestore(&np->lock, flags);
3792 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003793 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003794
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003795 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003796 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003797 /* disable interrupts on the nic */
3798 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3799 pci_push(base);
3800
3801 if (!np->in_shutdown) {
3802 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3803 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3804 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003805 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003806 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3807 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003808 break;
3809 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003810 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003811
3812 return IRQ_RETVAL(i);
3813}
3814
David Howells7d12e782006-10-05 14:55:46 +01003815static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003816{
3817 struct net_device *dev = (struct net_device *) data;
3818 struct fe_priv *np = netdev_priv(dev);
3819 u8 __iomem *base = get_hwbase(dev);
3820 u32 events;
3821 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003822 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003823
Szymon Janc78aea4f2010-11-27 08:39:43 +00003824 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003825 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003826 writel(events, base + NvRegMSIXIrqStatus);
3827 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003828 if (!(events & np->irqmask))
3829 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003830
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003831 /* check tx in case we reached max loop limit in tx isr */
3832 spin_lock_irqsave(&np->lock, flags);
3833 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3834 spin_unlock_irqrestore(&np->lock, flags);
3835
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003836 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003837 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003838 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003839 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003840 }
3841 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003842 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003843 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003844 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003845 np->link_timeout = jiffies + LINK_TIMEOUT;
3846 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003847 if (events & NVREG_IRQ_RECOVER_ERROR) {
Denis Efremov186e86872012-07-21 01:54:34 +04003848 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003849 /* disable interrupts on the nic */
3850 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3851 pci_push(base);
3852
3853 if (!np->in_shutdown) {
3854 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3855 np->recover_error = 1;
3856 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3857 }
Denis Efremov186e86872012-07-21 01:54:34 +04003858 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003859 break;
3860 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003861 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003862 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003863 /* disable interrupts on the nic */
3864 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3865 pci_push(base);
3866
3867 if (!np->in_shutdown) {
3868 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3869 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3870 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003871 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003872 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3873 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003874 break;
3875 }
3876
3877 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003878
3879 return IRQ_RETVAL(i);
3880}
3881
David Howells7d12e782006-10-05 14:55:46 +01003882static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003883{
3884 struct net_device *dev = (struct net_device *) data;
3885 struct fe_priv *np = netdev_priv(dev);
3886 u8 __iomem *base = get_hwbase(dev);
3887 u32 events;
3888
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003889 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3890 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003891 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003892 } else {
3893 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003894 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003895 }
3896 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003897 if (!(events & NVREG_IRQ_TIMER))
3898 return IRQ_RETVAL(0);
3899
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003900 nv_msi_workaround(np);
3901
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003902 spin_lock(&np->lock);
3903 np->intr_test = 1;
3904 spin_unlock(&np->lock);
3905
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003906 return IRQ_RETVAL(1);
3907}
3908
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003909static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3910{
3911 u8 __iomem *base = get_hwbase(dev);
3912 int i;
3913 u32 msixmap = 0;
3914
3915 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3916 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3917 * the remaining 8 interrupts.
3918 */
3919 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003920 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003921 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003922 }
3923 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3924
3925 msixmap = 0;
3926 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003927 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003928 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003929 }
3930 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3931}
3932
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003933static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003934{
3935 struct fe_priv *np = get_nvpriv(dev);
3936 u8 __iomem *base = get_hwbase(dev);
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01003937 int ret;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003938 int i;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003939 irqreturn_t (*handler)(int foo, void *data);
3940
3941 if (intr_test) {
3942 handler = nv_nic_irq_test;
3943 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003944 if (nv_optimized(np))
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05003945 handler = nv_nic_irq_optimized;
3946 else
3947 handler = nv_nic_irq;
3948 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003949
3950 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003951 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003952 np->msi_x_entry[i].entry = i;
Alexander Gordeev04698ef2014-02-18 11:11:54 +01003953 ret = pci_enable_msix_range(np->pci_dev,
3954 np->msi_x_entry,
3955 np->msi_flags & NV_MSI_X_VECTORS_MASK,
3956 np->msi_flags & NV_MSI_X_VECTORS_MASK);
3957 if (ret > 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003958 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003959 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003960 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003961 sprintf(np->name_rx, "%s-rx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003962 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3963 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev);
3964 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003965 netdev_info(dev,
3966 "request_irq failed for rx %d\n",
3967 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003968 pci_disable_msix(np->pci_dev);
3969 np->msi_flags &= ~NV_MSI_X_ENABLED;
3970 goto out_err;
3971 }
3972 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003973 sprintf(np->name_tx, "%s-tx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003974 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3975 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev);
3976 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003977 netdev_info(dev,
3978 "request_irq failed for tx %d\n",
3979 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003980 pci_disable_msix(np->pci_dev);
3981 np->msi_flags &= ~NV_MSI_X_ENABLED;
3982 goto out_free_rx;
3983 }
3984 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003985 sprintf(np->name_other, "%s-other", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003986 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3987 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev);
3988 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003989 netdev_info(dev,
3990 "request_irq failed for link %d\n",
3991 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003992 pci_disable_msix(np->pci_dev);
3993 np->msi_flags &= ~NV_MSI_X_ENABLED;
3994 goto out_free_tx;
3995 }
3996 /* map interrupts to their respective vector */
3997 writel(0, base + NvRegMSIXMap0);
3998 writel(0, base + NvRegMSIXMap1);
3999 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
4000 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
4001 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
4002 } else {
4003 /* Request irq for all interrupts */
Alexander Gordeev61c94712014-02-18 11:11:52 +01004004 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector,
4005 handler, IRQF_SHARED, dev->name, dev);
4006 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00004007 netdev_info(dev,
4008 "request_irq failed %d\n",
4009 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004010 pci_disable_msix(np->pci_dev);
4011 np->msi_flags &= ~NV_MSI_X_ENABLED;
4012 goto out_err;
4013 }
4014
4015 /* map interrupts to vector 0 */
4016 writel(0, base + NvRegMSIXMap0);
4017 writel(0, base + NvRegMSIXMap1);
4018 }
Mike Ditto89328782011-11-16 12:15:11 +00004019 netdev_info(dev, "MSI-X enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004020 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004021 }
4022 }
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004023 if (np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00004024 ret = pci_enable_msi(np->pci_dev);
4025 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004026 np->msi_flags |= NV_MSI_ENABLED;
Alexander Gordeev61c94712014-02-18 11:11:52 +01004027 ret = request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev);
4028 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00004029 netdev_info(dev, "request_irq failed %d\n",
4030 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004031 pci_disable_msi(np->pci_dev);
4032 np->msi_flags &= ~NV_MSI_ENABLED;
4033 goto out_err;
4034 }
4035
4036 /* map interrupts to vector 0 */
4037 writel(0, base + NvRegMSIMap0);
4038 writel(0, base + NvRegMSIMap1);
4039 /* enable msi vector 0 */
4040 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
Mike Ditto89328782011-11-16 12:15:11 +00004041 netdev_info(dev, "MSI enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004042 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004043 }
4044 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004045
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004046 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
4047 goto out_err;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004048
4049 return 0;
4050out_free_tx:
4051 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4052out_free_rx:
4053 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4054out_err:
4055 return 1;
4056}
4057
4058static void nv_free_irq(struct net_device *dev)
4059{
4060 struct fe_priv *np = get_nvpriv(dev);
4061 int i;
4062
4063 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004064 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004065 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004066 pci_disable_msix(np->pci_dev);
4067 np->msi_flags &= ~NV_MSI_X_ENABLED;
4068 } else {
4069 free_irq(np->pci_dev->irq, dev);
4070 if (np->msi_flags & NV_MSI_ENABLED) {
4071 pci_disable_msi(np->pci_dev);
4072 np->msi_flags &= ~NV_MSI_ENABLED;
4073 }
4074 }
4075}
4076
Kees Cookd9935672017-10-16 17:29:13 -07004077static void nv_do_nic_poll(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078{
Kees Cookd9935672017-10-16 17:29:13 -07004079 struct fe_priv *np = from_timer(np, t, nic_poll);
4080 struct net_device *dev = np->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004081 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004082 u32 mask = 0;
Neil Horman0b7c8742015-10-26 12:24:22 -04004083 unsigned long flags;
4084 unsigned int irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004085
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004087 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 * reenable interrupts on the nic, we have to do this before calling
4089 * nv_nic_irq because that may decide to do otherwise
4090 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004091
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004092 if (!using_multi_irqs(dev)) {
4093 if (np->msi_flags & NV_MSI_X_ENABLED)
Neil Horman0b7c8742015-10-26 12:24:22 -04004094 irq = np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004095 else
Neil Horman0b7c8742015-10-26 12:24:22 -04004096 irq = np->pci_dev->irq;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004097 mask = np->irqmask;
4098 } else {
4099 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004100 irq = np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004101 mask |= NVREG_IRQ_RX_ALL;
4102 }
4103 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004104 irq = np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004105 mask |= NVREG_IRQ_TX_ALL;
4106 }
4107 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004108 irq = np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004109 mask |= NVREG_IRQ_OTHER;
4110 }
4111 }
Neil Horman0b7c8742015-10-26 12:24:22 -04004112
4113 disable_irq_nosync_lockdep_irqsave(irq, &flags);
4114 synchronize_irq(irq);
Manfred Spraula7475902007-10-17 21:52:33 +02004115
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004116 if (np->recover_error) {
4117 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00004118 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004119 if (netif_running(dev)) {
4120 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004121 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004122 spin_lock(&np->lock);
4123 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004124 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004125 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4126 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004127 nv_txrx_reset(dev);
4128 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004129 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004130 /* reinit driver view of the rx queue */
4131 set_bufsize(dev);
4132 if (nv_init_ring(dev)) {
4133 if (!np->in_shutdown)
4134 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4135 }
4136 /* reinit nic view of the rx queue */
4137 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4138 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004139 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004140 base + NvRegRingSizes);
4141 pci_push(base);
4142 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4143 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004144 /* clear interrupts */
4145 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4146 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4147 else
4148 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004149
4150 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004151 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004152 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004153 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004154 netif_tx_unlock_bh(dev);
4155 }
4156 }
4157
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004158 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004160
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004161 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004162 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004163 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004164 nv_nic_irq_optimized(0, dev);
4165 else
4166 nv_nic_irq(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004167 } else {
4168 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004169 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004170 nv_nic_irq_rx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004171 }
4172 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004173 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004174 nv_nic_irq_tx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004175 }
4176 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004177 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004178 nv_nic_irq_other(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004179 }
4180 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004181
Neil Horman0b7c8742015-10-26 12:24:22 -04004182 enable_irq_lockdep_irqrestore(irq, &flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004183}
4184
Michal Schmidt2918c352005-05-12 19:42:06 -04004185#ifdef CONFIG_NET_POLL_CONTROLLER
4186static void nv_poll_controller(struct net_device *dev)
4187{
Kees Cookd9935672017-10-16 17:29:13 -07004188 struct fe_priv *np = netdev_priv(dev);
4189
4190 nv_do_nic_poll(&np->nic_poll);
Michal Schmidt2918c352005-05-12 19:42:06 -04004191}
4192#endif
4193
Kees Cookd9935672017-10-16 17:29:13 -07004194static void nv_do_stats_poll(struct timer_list *t)
david decotignyf5d827a2011-11-16 12:15:13 +00004195 __acquires(&netdev_priv(dev)->hwstats_lock)
4196 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004197{
Kees Cookd9935672017-10-16 17:29:13 -07004198 struct fe_priv *np = from_timer(np, t, stats_poll);
4199 struct net_device *dev = np->dev;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004200
david decotignyf5d827a2011-11-16 12:15:13 +00004201 /* If lock is currently taken, the stats are being refreshed
4202 * and hence fresh enough */
4203 if (spin_trylock(&np->hwstats_lock)) {
4204 nv_update_stats(dev);
4205 spin_unlock(&np->hwstats_lock);
4206 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004207
4208 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004209 mod_timer(&np->stats_poll,
4210 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004211}
4212
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4214{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004215 struct fe_priv *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00004216 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
4217 strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
4218 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219}
4220
4221static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4222{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004223 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224 wolinfo->supported = WAKE_MAGIC;
4225
4226 spin_lock_irq(&np->lock);
4227 if (np->wolenabled)
4228 wolinfo->wolopts = WAKE_MAGIC;
4229 spin_unlock_irq(&np->lock);
4230}
4231
4232static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4233{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004234 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004236 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004239 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004240 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004241 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004242 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004244 if (netif_running(dev)) {
4245 spin_lock_irq(&np->lock);
4246 writel(flags, base + NvRegWakeUpFlags);
4247 spin_unlock_irq(&np->lock);
4248 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00004249 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 return 0;
4251}
4252
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004253static int nv_get_link_ksettings(struct net_device *dev,
4254 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004255{
4256 struct fe_priv *np = netdev_priv(dev);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004257 u32 speed, supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258 int adv;
4259
4260 spin_lock_irq(&np->lock);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004261 cmd->base.port = PORT_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 if (!netif_running(dev)) {
4263 /* We do not track link speed / duplex setting if the
4264 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004265 if (nv_update_linkspeed(dev)) {
Zhu Yanjun5d826b72017-05-03 00:43:42 -04004266 netif_carrier_on(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004267 } else {
Zhu Yanjun5d826b72017-05-03 00:43:42 -04004268 netif_carrier_off(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004271
4272 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004273 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004274 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00004275 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004276 break;
4277 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00004278 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004279 break;
4280 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00004281 speed = SPEED_1000;
4282 break;
4283 default:
4284 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004286 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004287 cmd->base.duplex = DUPLEX_HALF;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004288 if (np->duplex)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004289 cmd->base.duplex = DUPLEX_FULL;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004290 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +02004291 speed = SPEED_UNKNOWN;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004292 cmd->base.duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004293 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004294 cmd->base.speed = speed;
4295 cmd->base.autoneg = np->autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004296
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004297 advertising = ADVERTISED_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 if (np->autoneg) {
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004299 advertising |= ADVERTISED_Autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004301 if (adv & ADVERTISE_10HALF)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004302 advertising |= ADVERTISED_10baseT_Half;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004303 if (adv & ADVERTISE_10FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004304 advertising |= ADVERTISED_10baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004305 if (adv & ADVERTISE_100HALF)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004306 advertising |= ADVERTISED_100baseT_Half;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004307 if (adv & ADVERTISE_100FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004308 advertising |= ADVERTISED_100baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004309 if (np->gigabit == PHY_GIGABIT) {
4310 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4311 if (adv & ADVERTISE_1000FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004312 advertising |= ADVERTISED_1000baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004315 supported = (SUPPORTED_Autoneg |
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4317 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4318 SUPPORTED_MII);
4319 if (np->gigabit == PHY_GIGABIT)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004320 supported |= SUPPORTED_1000baseT_Full;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004321
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004322 cmd->base.phy_address = np->phyaddr;
4323
4324 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
4325 supported);
4326 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
4327 advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
4329 /* ignore maxtxpkt, maxrxpkt for now */
4330 spin_unlock_irq(&np->lock);
4331 return 0;
4332}
4333
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004334static int nv_set_link_ksettings(struct net_device *dev,
4335 const struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004336{
4337 struct fe_priv *np = netdev_priv(dev);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004338 u32 speed = cmd->base.speed;
4339 u32 advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004340
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004341 ethtool_convert_link_mode_to_legacy_u32(&advertising,
4342 cmd->link_modes.advertising);
4343
4344 if (cmd->base.port != PORT_MII)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345 return -EINVAL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004346 if (cmd->base.phy_address != np->phyaddr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 /* TODO: support switching between multiple phys. Should be
4348 * trivial, but not enabled due to lack of test hardware. */
4349 return -EINVAL;
4350 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004351 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352 u32 mask;
4353
4354 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4355 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4356 if (np->gigabit == PHY_GIGABIT)
4357 mask |= ADVERTISED_1000baseT_Full;
4358
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004359 if ((advertising & mask) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004360 return -EINVAL;
4361
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004362 } else if (cmd->base.autoneg == AUTONEG_DISABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004364 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004365
David Decotigny25db0332011-04-27 18:32:39 +00004366 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367 return -EINVAL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004368 if (cmd->base.duplex != DUPLEX_HALF &&
4369 cmd->base.duplex != DUPLEX_FULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004370 return -EINVAL;
4371 } else {
4372 return -EINVAL;
4373 }
4374
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004375 netif_carrier_off(dev);
4376 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004377 unsigned long flags;
4378
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004379 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004380 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004381 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004382 /* with plain spinlock lockdep complains */
4383 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004384 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004385 /* FIXME:
4386 * this can take some time, and interrupts are disabled
4387 * due to spin_lock_irqsave, but let's hope no daemon
4388 * is going to change the settings very often...
4389 * Worst case:
4390 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4391 * + some minor delays, which is up to a second approximately
4392 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004393 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004394 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004395 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004396 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004397 }
4398
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004399 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400 int adv, bmcr;
4401
4402 np->autoneg = 1;
4403
4404 /* advertise only what has been requested */
4405 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004406 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004407 if (advertising & ADVERTISED_10baseT_Half)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004408 adv |= ADVERTISE_10HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004409 if (advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004410 adv |= ADVERTISE_10FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004411 if (advertising & ADVERTISED_100baseT_Half)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004412 adv |= ADVERTISE_100HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004413 if (advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004414 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004415 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004416 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4417 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4418 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004419 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4420
4421 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004422 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004423 adv &= ~ADVERTISE_1000FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004424 if (advertising & ADVERTISED_1000baseT_Full)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004425 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004426 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004427 }
4428
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004429 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004430 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004431 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004432 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4433 bmcr |= BMCR_ANENABLE;
4434 /* reset the phy in order for settings to stick,
4435 * and cause autoneg to start */
4436 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004437 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004438 return -EINVAL;
4439 }
4440 } else {
4441 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4442 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004444 } else {
4445 int adv, bmcr;
4446
4447 np->autoneg = 0;
4448
4449 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004450 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004451 if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004452 adv |= ADVERTISE_10HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004453 if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004454 adv |= ADVERTISE_10FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004455 if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004456 adv |= ADVERTISE_100HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004457 if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004458 adv |= ADVERTISE_100FULL;
4459 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004460 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004461 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4462 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4463 }
4464 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4465 adv |= ADVERTISE_PAUSE_ASYM;
4466 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004468 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4469 np->fixed_mode = adv;
4470
4471 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004472 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004473 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004474 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004475 }
4476
4477 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004478 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4479 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004480 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004481 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004482 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004483 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004484 /* reset the phy in order for forced mode settings to stick */
4485 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004486 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004487 return -EINVAL;
4488 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004489 } else {
4490 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4491 if (netif_running(dev)) {
4492 /* Wait a bit and then reconfigure the nic. */
4493 udelay(10);
4494 nv_linkchange(dev);
4495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004496 }
4497 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004498
4499 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004500 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004501 nv_enable_irq(dev);
4502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004503
4504 return 0;
4505}
4506
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004507#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004508
4509static int nv_get_regs_len(struct net_device *dev)
4510{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004511 struct fe_priv *np = netdev_priv(dev);
4512 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004513}
4514
4515static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4516{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004517 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004518 u8 __iomem *base = get_hwbase(dev);
4519 u32 *rbuf = buf;
4520 int i;
4521
4522 regs->version = FORCEDETH_REGS_VER;
4523 spin_lock_irq(&np->lock);
david decotignyba9aa132012-08-24 17:22:51 +00004524 for (i = 0; i < np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004525 rbuf[i] = readl(base + i*sizeof(u32));
4526 spin_unlock_irq(&np->lock);
4527}
4528
4529static int nv_nway_reset(struct net_device *dev)
4530{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004531 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004532 int ret;
4533
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004534 if (np->autoneg) {
4535 int bmcr;
4536
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004537 netif_carrier_off(dev);
4538 if (netif_running(dev)) {
4539 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004540 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004541 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004542 spin_lock(&np->lock);
4543 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004544 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004545 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004546 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004547 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004548 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004549 }
4550
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004551 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004552 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4553 bmcr |= BMCR_ANENABLE;
4554 /* reset the phy in order for settings to stick*/
4555 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004556 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004557 return -EINVAL;
4558 }
4559 } else {
4560 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4561 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4562 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004563
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004564 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004565 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004566 nv_enable_irq(dev);
4567 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004568 ret = 0;
4569 } else {
4570 ret = -EINVAL;
4571 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004572
4573 return ret;
4574}
4575
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004576static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4577{
4578 struct fe_priv *np = netdev_priv(dev);
4579
4580 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004581 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4582
4583 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004584 ring->tx_pending = np->tx_ring_size;
4585}
4586
4587static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4588{
4589 struct fe_priv *np = netdev_priv(dev);
4590 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004591 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004592 dma_addr_t ring_addr;
4593
4594 if (ring->rx_pending < RX_RING_MIN ||
4595 ring->tx_pending < TX_RING_MIN ||
4596 ring->rx_mini_pending != 0 ||
4597 ring->rx_jumbo_pending != 0 ||
4598 (np->desc_ver == DESC_VER_1 &&
4599 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4600 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4601 (np->desc_ver != DESC_VER_1 &&
4602 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4603 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4604 return -EINVAL;
4605 }
4606
4607 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004608 if (!nv_optimized(np)) {
Zhu Yanjune8992e42017-10-28 08:25:30 -04004609 rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
4610 sizeof(struct ring_desc) *
4611 (ring->rx_pending +
4612 ring->tx_pending),
4613 &ring_addr, GFP_ATOMIC);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004614 } else {
Zhu Yanjune8992e42017-10-28 08:25:30 -04004615 rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
4616 sizeof(struct ring_desc_ex) *
4617 (ring->rx_pending +
4618 ring->tx_pending),
4619 &ring_addr, GFP_ATOMIC);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004620 }
Kees Cook6da2ec52018-06-12 13:55:00 -07004621 rx_skbuff = kmalloc_array(ring->rx_pending, sizeof(struct nv_skb_map),
4622 GFP_KERNEL);
4623 tx_skbuff = kmalloc_array(ring->tx_pending, sizeof(struct nv_skb_map),
4624 GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004625 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004626 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004627 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004628 if (rxtx_ring)
Zhu Yanjune8992e42017-10-28 08:25:30 -04004629 dma_free_coherent(&np->pci_dev->dev,
4630 sizeof(struct ring_desc) *
4631 (ring->rx_pending +
4632 ring->tx_pending),
4633 rxtx_ring, ring_addr);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004634 } else {
4635 if (rxtx_ring)
Zhu Yanjune8992e42017-10-28 08:25:30 -04004636 dma_free_coherent(&np->pci_dev->dev,
4637 sizeof(struct ring_desc_ex) *
4638 (ring->rx_pending +
4639 ring->tx_pending),
4640 rxtx_ring, ring_addr);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004641 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004642
4643 kfree(rx_skbuff);
4644 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004645 goto exit;
4646 }
4647
4648 if (netif_running(dev)) {
4649 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004650 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004651 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004652 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004653 spin_lock(&np->lock);
4654 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004655 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004656 nv_txrx_reset(dev);
4657 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004658 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004659 /* delete queues */
4660 free_rings(dev);
4661 }
4662
4663 /* set new values */
4664 np->rx_ring_size = ring->rx_pending;
4665 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004666
4667 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004668 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004669 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4670 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004671 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004672 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4673 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004674 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4675 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004676 np->ring_addr = ring_addr;
4677
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004678 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4679 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004680
4681 if (netif_running(dev)) {
4682 /* reinit driver view of the queues */
4683 set_bufsize(dev);
4684 if (nv_init_ring(dev)) {
4685 if (!np->in_shutdown)
4686 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4687 }
4688
4689 /* reinit nic view of the queues */
4690 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4691 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004692 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004693 base + NvRegRingSizes);
4694 pci_push(base);
4695 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4696 pci_push(base);
4697
4698 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004699 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004700 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004701 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004702 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004703 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004704 nv_enable_irq(dev);
4705 }
4706 return 0;
4707exit:
4708 return -ENOMEM;
4709}
4710
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004711static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4712{
4713 struct fe_priv *np = netdev_priv(dev);
4714
4715 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4716 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4717 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4718}
4719
4720static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4721{
4722 struct fe_priv *np = netdev_priv(dev);
4723 int adv, bmcr;
4724
4725 if ((!np->autoneg && np->duplex == 0) ||
4726 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004727 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004728 return -EINVAL;
4729 }
4730 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004731 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004732 return -EINVAL;
4733 }
4734
4735 netif_carrier_off(dev);
4736 if (netif_running(dev)) {
4737 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004738 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004739 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004740 spin_lock(&np->lock);
4741 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004742 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004743 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004744 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004745 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004746 }
4747
4748 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4749 if (pause->rx_pause)
4750 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4751 if (pause->tx_pause)
4752 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4753
4754 if (np->autoneg && pause->autoneg) {
4755 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4756
4757 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4758 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004759 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004760 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4761 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4762 adv |= ADVERTISE_PAUSE_ASYM;
4763 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4764
4765 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004766 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004767 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4768 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4769 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4770 } else {
4771 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4772 if (pause->rx_pause)
4773 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4774 if (pause->tx_pause)
4775 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4776
4777 if (!netif_running(dev))
4778 nv_update_linkspeed(dev);
4779 else
4780 nv_update_pause(dev, np->pause_flags);
4781 }
4782
4783 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004784 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004785 nv_enable_irq(dev);
4786 }
4787 return 0;
4788}
4789
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004790static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
Sanjay Hortikare19df762011-11-11 16:11:21 +00004791{
4792 struct fe_priv *np = netdev_priv(dev);
4793 unsigned long flags;
4794 u32 miicontrol;
4795 int err, retval = 0;
4796
4797 spin_lock_irqsave(&np->lock, flags);
4798 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4799 if (features & NETIF_F_LOOPBACK) {
4800 if (miicontrol & BMCR_LOOPBACK) {
4801 spin_unlock_irqrestore(&np->lock, flags);
4802 netdev_info(dev, "Loopback already enabled\n");
4803 return 0;
4804 }
4805 nv_disable_irq(dev);
4806 /* Turn on loopback mode */
4807 miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4808 err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4809 if (err) {
4810 retval = PHY_ERROR;
4811 spin_unlock_irqrestore(&np->lock, flags);
4812 phy_init(dev);
4813 } else {
4814 if (netif_running(dev)) {
4815 /* Force 1000 Mbps full-duplex */
4816 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4817 1);
4818 /* Force link up */
4819 netif_carrier_on(dev);
4820 }
4821 spin_unlock_irqrestore(&np->lock, flags);
4822 netdev_info(dev,
4823 "Internal PHY loopback mode enabled.\n");
4824 }
4825 } else {
4826 if (!(miicontrol & BMCR_LOOPBACK)) {
4827 spin_unlock_irqrestore(&np->lock, flags);
4828 netdev_info(dev, "Loopback already disabled\n");
4829 return 0;
4830 }
4831 nv_disable_irq(dev);
4832 /* Turn off loopback */
4833 spin_unlock_irqrestore(&np->lock, flags);
4834 netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4835 phy_init(dev);
4836 }
4837 msleep(500);
4838 spin_lock_irqsave(&np->lock, flags);
4839 nv_enable_irq(dev);
4840 spin_unlock_irqrestore(&np->lock, flags);
4841
4842 return retval;
4843}
4844
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004845static netdev_features_t nv_fix_features(struct net_device *dev,
4846 netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004847{
Michał Mirosław569e1462011-04-15 04:50:49 +00004848 /* vlan is dependent on rx checksum offload */
Patrick McHardyf6469682013-04-19 02:04:27 +00004849 if (features & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław569e1462011-04-15 04:50:49 +00004850 features |= NETIF_F_RXCSUM;
4851
4852 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004853}
4854
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004855static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
Jiri Pirko3326c782011-07-20 04:54:38 +00004856{
4857 struct fe_priv *np = get_nvpriv(dev);
4858
4859 spin_lock_irq(&np->lock);
4860
Patrick McHardyf6469682013-04-19 02:04:27 +00004861 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004862 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4863 else
4864 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4865
Patrick McHardyf6469682013-04-19 02:04:27 +00004866 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004867 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4868 else
4869 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4870
4871 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4872
4873 spin_unlock_irq(&np->lock);
4874}
4875
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004876static int nv_set_features(struct net_device *dev, netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004877{
4878 struct fe_priv *np = netdev_priv(dev);
4879 u8 __iomem *base = get_hwbase(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004880 netdev_features_t changed = dev->features ^ features;
Sanjay Hortikare19df762011-11-11 16:11:21 +00004881 int retval;
4882
4883 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4884 retval = nv_set_loopback(dev, features);
4885 if (retval != 0)
4886 return retval;
4887 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004888
Michał Mirosław569e1462011-04-15 04:50:49 +00004889 if (changed & NETIF_F_RXCSUM) {
4890 spin_lock_irq(&np->lock);
4891
4892 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004893 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004894 else
4895 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4896
4897 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004898 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004899
4900 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004901 }
4902
Patrick McHardyf6469682013-04-19 02:04:27 +00004903 if (changed & (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX))
Jiri Pirko3326c782011-07-20 04:54:38 +00004904 nv_vlan_mode(dev, features);
4905
Michał Mirosław569e1462011-04-15 04:50:49 +00004906 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004907}
4908
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004909static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004910{
4911 struct fe_priv *np = netdev_priv(dev);
4912
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004913 switch (sset) {
4914 case ETH_SS_TEST:
4915 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4916 return NV_TEST_COUNT_EXTENDED;
4917 else
4918 return NV_TEST_COUNT_BASE;
4919 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004920 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4921 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004922 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4923 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004924 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4925 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004926 else
4927 return 0;
4928 default:
4929 return -EOPNOTSUPP;
4930 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004931}
4932
david decotignyf5d827a2011-11-16 12:15:13 +00004933static void nv_get_ethtool_stats(struct net_device *dev,
4934 struct ethtool_stats *estats, u64 *buffer)
4935 __acquires(&netdev_priv(dev)->hwstats_lock)
4936 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004937{
4938 struct fe_priv *np = netdev_priv(dev);
4939
david decotignyf5d827a2011-11-16 12:15:13 +00004940 spin_lock_bh(&np->hwstats_lock);
4941 nv_update_stats(dev);
4942 memcpy(buffer, &np->estats,
4943 nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
4944 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004945}
4946
4947static int nv_link_test(struct net_device *dev)
4948{
4949 struct fe_priv *np = netdev_priv(dev);
4950 int mii_status;
4951
4952 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4953 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4954
4955 /* check phy link status */
4956 if (!(mii_status & BMSR_LSTATUS))
4957 return 0;
4958 else
4959 return 1;
4960}
4961
4962static int nv_register_test(struct net_device *dev)
4963{
4964 u8 __iomem *base = get_hwbase(dev);
4965 int i = 0;
4966 u32 orig_read, new_read;
4967
4968 do {
4969 orig_read = readl(base + nv_registers_test[i].reg);
4970
4971 /* xor with mask to toggle bits */
4972 orig_read ^= nv_registers_test[i].mask;
4973
4974 writel(orig_read, base + nv_registers_test[i].reg);
4975
4976 new_read = readl(base + nv_registers_test[i].reg);
4977
4978 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4979 return 0;
4980
4981 /* restore original value */
4982 orig_read ^= nv_registers_test[i].mask;
4983 writel(orig_read, base + nv_registers_test[i].reg);
4984
4985 } while (nv_registers_test[++i].reg != 0);
4986
4987 return 1;
4988}
4989
4990static int nv_interrupt_test(struct net_device *dev)
4991{
4992 struct fe_priv *np = netdev_priv(dev);
4993 u8 __iomem *base = get_hwbase(dev);
4994 int ret = 1;
4995 int testcnt;
4996 u32 save_msi_flags, save_poll_interval = 0;
4997
4998 if (netif_running(dev)) {
4999 /* free current irq */
5000 nv_free_irq(dev);
5001 save_poll_interval = readl(base+NvRegPollingInterval);
5002 }
5003
5004 /* flag to test interrupt handler */
5005 np->intr_test = 0;
5006
5007 /* setup test irq */
5008 save_msi_flags = np->msi_flags;
5009 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
5010 np->msi_flags |= 0x001; /* setup 1 vector */
5011 if (nv_request_irq(dev, 1))
5012 return 0;
5013
5014 /* setup timer interrupt */
5015 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5016 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5017
5018 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
5019
5020 /* wait for at least one interrupt */
5021 msleep(100);
5022
5023 spin_lock_irq(&np->lock);
5024
5025 /* flag should be set within ISR */
5026 testcnt = np->intr_test;
5027 if (!testcnt)
5028 ret = 2;
5029
5030 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
5031 if (!(np->msi_flags & NV_MSI_X_ENABLED))
5032 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5033 else
5034 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5035
5036 spin_unlock_irq(&np->lock);
5037
5038 nv_free_irq(dev);
5039
5040 np->msi_flags = save_msi_flags;
5041
5042 if (netif_running(dev)) {
5043 writel(save_poll_interval, base + NvRegPollingInterval);
5044 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5045 /* restore original irq */
5046 if (nv_request_irq(dev, 0))
5047 return 0;
5048 }
5049
5050 return ret;
5051}
5052
5053static int nv_loopback_test(struct net_device *dev)
5054{
5055 struct fe_priv *np = netdev_priv(dev);
5056 u8 __iomem *base = get_hwbase(dev);
5057 struct sk_buff *tx_skb, *rx_skb;
5058 dma_addr_t test_dma_addr;
5059 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005060 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005061 int len, i, pkt_len;
5062 u8 *pkt_data;
5063 u32 filter_flags = 0;
5064 u32 misc1_flags = 0;
5065 int ret = 1;
5066
5067 if (netif_running(dev)) {
5068 nv_disable_irq(dev);
5069 filter_flags = readl(base + NvRegPacketFilterFlags);
5070 misc1_flags = readl(base + NvRegMisc1);
5071 } else {
5072 nv_txrx_reset(dev);
5073 }
5074
5075 /* reinit driver view of the rx queue */
5076 set_bufsize(dev);
5077 nv_init_ring(dev);
5078
5079 /* setup hardware for loopback */
5080 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
5081 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
5082
5083 /* reinit nic view of the rx queue */
5084 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5085 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005086 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005087 base + NvRegRingSizes);
5088 pci_push(base);
5089
5090 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005091 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005092
5093 /* setup packet for tx */
5094 pkt_len = ETH_DATA_LEN;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00005095 tx_skb = netdev_alloc_skb(dev, pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07005096 if (!tx_skb) {
Jesper Juhl46798c82006-09-25 16:39:24 -07005097 ret = 0;
5098 goto out;
5099 }
Zhu Yanjun7598b342017-09-14 23:01:51 -04005100 test_dma_addr = dma_map_single(&np->pci_dev->dev, tx_skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03005101 skb_tailroom(tx_skb),
Zhu Yanjun7598b342017-09-14 23:01:51 -04005102 DMA_FROM_DEVICE);
Zhu Yanjun39e50d92017-09-22 10:20:21 -04005103 if (unlikely(dma_mapping_error(&np->pci_dev->dev,
5104 test_dma_addr))) {
Larry Finger612a7c42012-12-27 17:25:41 +00005105 dev_kfree_skb_any(tx_skb);
5106 goto out;
5107 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005108 pkt_data = skb_put(tx_skb, pkt_len);
5109 for (i = 0; i < pkt_len; i++)
5110 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005111
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005112 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005113 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
5114 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005115 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00005116 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
5117 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005118 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005119 }
5120 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5121 pci_push(get_hwbase(dev));
5122
5123 msleep(500);
5124
5125 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005126 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005127 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005128 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5129
5130 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005131 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005132 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5133 }
5134
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005135 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005136 ret = 0;
5137 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005138 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005139 ret = 0;
5140 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005141 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005142 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005143 }
5144
5145 if (ret) {
5146 if (len != pkt_len) {
5147 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005148 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005149 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005150 for (i = 0; i < pkt_len; i++) {
5151 if (rx_skb->data[i] != (u8)(i & 0xff)) {
5152 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005153 break;
5154 }
5155 }
5156 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005157 }
5158
Zhu Yanjun7598b342017-09-14 23:01:51 -04005159 dma_unmap_single(&np->pci_dev->dev, test_dma_addr,
5160 (skb_end_pointer(tx_skb) - tx_skb->data),
5161 DMA_TO_DEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005162 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005163 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005164 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005165 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005166 nv_txrx_reset(dev);
5167 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005168 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005169
5170 if (netif_running(dev)) {
5171 writel(misc1_flags, base + NvRegMisc1);
5172 writel(filter_flags, base + NvRegPacketFilterFlags);
5173 nv_enable_irq(dev);
5174 }
5175
5176 return ret;
5177}
5178
5179static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5180{
5181 struct fe_priv *np = netdev_priv(dev);
5182 u8 __iomem *base = get_hwbase(dev);
Ivan Vecera86d9be22013-12-04 18:06:51 +01005183 int result, count;
5184
5185 count = nv_get_sset_count(dev, ETH_SS_TEST);
5186 memset(buffer, 0, count * sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005187
5188 if (!nv_link_test(dev)) {
5189 test->flags |= ETH_TEST_FL_FAILED;
5190 buffer[0] = 1;
5191 }
5192
5193 if (test->flags & ETH_TEST_FL_OFFLINE) {
5194 if (netif_running(dev)) {
5195 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005196 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005197 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005198 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005199 spin_lock_irq(&np->lock);
5200 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005201 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005202 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005203 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005204 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005205 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005206 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005207 nv_txrx_reset(dev);
5208 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005209 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005210 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005211 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005212 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005213 }
5214
5215 if (!nv_register_test(dev)) {
5216 test->flags |= ETH_TEST_FL_FAILED;
5217 buffer[1] = 1;
5218 }
5219
5220 result = nv_interrupt_test(dev);
5221 if (result != 1) {
5222 test->flags |= ETH_TEST_FL_FAILED;
5223 buffer[2] = 1;
5224 }
5225 if (result == 0) {
5226 /* bail out */
5227 return;
5228 }
5229
Ivan Vecera86d9be22013-12-04 18:06:51 +01005230 if (count > NV_TEST_COUNT_BASE && !nv_loopback_test(dev)) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005231 test->flags |= ETH_TEST_FL_FAILED;
5232 buffer[3] = 1;
5233 }
5234
5235 if (netif_running(dev)) {
5236 /* reinit driver view of the rx queue */
5237 set_bufsize(dev);
5238 if (nv_init_ring(dev)) {
5239 if (!np->in_shutdown)
5240 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5241 }
5242 /* reinit nic view of the rx queue */
5243 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5244 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005245 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005246 base + NvRegRingSizes);
5247 pci_push(base);
5248 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5249 pci_push(base);
5250 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005251 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005252 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005253 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005254 nv_enable_hw_interrupts(dev, np->irqmask);
5255 }
5256 }
5257}
5258
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005259static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5260{
5261 switch (stringset) {
5262 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005263 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005264 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005265 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005266 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005267 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005268 }
5269}
5270
Jeff Garzik7282d492006-09-13 14:30:00 -04005271static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005272 .get_drvinfo = nv_get_drvinfo,
5273 .get_link = ethtool_op_get_link,
5274 .get_wol = nv_get_wol,
5275 .set_wol = nv_set_wol,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005276 .get_regs_len = nv_get_regs_len,
5277 .get_regs = nv_get_regs,
5278 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005279 .get_ringparam = nv_get_ringparam,
5280 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005281 .get_pauseparam = nv_get_pauseparam,
5282 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005283 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005284 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005285 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005286 .self_test = nv_self_test,
Richard Cochran74913022012-07-22 07:15:42 +00005287 .get_ts_info = ethtool_op_get_ts_info,
Philippe Reynes0fa9e282017-02-14 23:36:32 +01005288 .get_link_ksettings = nv_get_link_ksettings,
5289 .set_link_ksettings = nv_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005290};
5291
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005292/* The mgmt unit and driver use a semaphore to access the phy during init */
5293static int nv_mgmt_acquire_sema(struct net_device *dev)
5294{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005295 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005296 u8 __iomem *base = get_hwbase(dev);
5297 int i;
5298 u32 tx_ctrl, mgmt_sema;
5299
5300 for (i = 0; i < 10; i++) {
5301 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5302 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5303 break;
5304 msleep(500);
5305 }
5306
5307 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5308 return 0;
5309
5310 for (i = 0; i < 2; i++) {
5311 tx_ctrl = readl(base + NvRegTransmitterControl);
5312 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5313 writel(tx_ctrl, base + NvRegTransmitterControl);
5314
5315 /* verify that semaphore was acquired */
5316 tx_ctrl = readl(base + NvRegTransmitterControl);
5317 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005318 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5319 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005320 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005321 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005322 udelay(50);
5323 }
5324
5325 return 0;
5326}
5327
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005328static void nv_mgmt_release_sema(struct net_device *dev)
5329{
5330 struct fe_priv *np = netdev_priv(dev);
5331 u8 __iomem *base = get_hwbase(dev);
5332 u32 tx_ctrl;
5333
5334 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5335 if (np->mgmt_sema) {
5336 tx_ctrl = readl(base + NvRegTransmitterControl);
5337 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5338 writel(tx_ctrl, base + NvRegTransmitterControl);
5339 }
5340 }
5341}
5342
5343
5344static int nv_mgmt_get_version(struct net_device *dev)
5345{
5346 struct fe_priv *np = netdev_priv(dev);
5347 u8 __iomem *base = get_hwbase(dev);
5348 u32 data_ready = readl(base + NvRegTransmitterControl);
5349 u32 data_ready2 = 0;
5350 unsigned long start;
5351 int ready = 0;
5352
5353 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5354 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5355 start = jiffies;
5356 while (time_before(jiffies, start + 5*HZ)) {
5357 data_ready2 = readl(base + NvRegTransmitterControl);
5358 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5359 ready = 1;
5360 break;
5361 }
5362 schedule_timeout_uninterruptible(1);
5363 }
5364
5365 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5366 return 0;
5367
5368 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5369
5370 return 1;
5371}
5372
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373static int nv_open(struct net_device *dev)
5374{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005375 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005376 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005377 int ret = 1;
5378 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005379 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380
Ed Swierkcb52deb2008-12-01 12:24:43 +00005381 /* power up phy */
5382 mii_rw(dev, np->phyaddr, MII_BMCR,
5383 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5384
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005385 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005386 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005387 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5388 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005389 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5390 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005391 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5392 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393 writel(0, base + NvRegPacketFilterFlags);
5394
5395 writel(0, base + NvRegTransmitterControl);
5396 writel(0, base + NvRegReceiverControl);
5397
5398 writel(0, base + NvRegAdapterControl);
5399
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005400 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5401 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5402
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005403 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005404 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005405 oom = nv_init_ring(dev);
5406
5407 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005408 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409 nv_txrx_reset(dev);
5410 writel(0, base + NvRegUnknownSetupReg6);
5411
5412 np->in_shutdown = 0;
5413
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005414 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005415 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005416 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417 base + NvRegRingSizes);
5418
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005420 if (np->desc_ver == DESC_VER_1)
5421 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5422 else
5423 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005424 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005425 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005427 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005428 if (reg_delay(dev, NvRegUnknownSetupReg5,
5429 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5430 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005431 netdev_info(dev,
5432 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005434 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005436 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5439 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5440 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005441 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442
5443 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005444
5445 get_random_bytes(&low, sizeof(low));
5446 low &= NVREG_SLOTTIME_MASK;
5447 if (np->desc_ver == DESC_VER_1) {
5448 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5449 } else {
5450 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5451 /* setup legacy backoff */
5452 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5453 } else {
5454 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5455 nv_gear_backoff_reseed(dev);
5456 }
5457 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005458 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5459 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005460 if (poll_interval == -1) {
5461 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5462 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5463 else
5464 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005465 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005466 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005467 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5468 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5469 base + NvRegAdapterControl);
5470 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005471 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005472 if (np->wolenabled)
5473 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474
5475 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005476 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005477 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5478
5479 pci_push(base);
5480 udelay(10);
5481 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5482
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005483 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005485 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5487 pci_push(base);
5488
Szymon Janc78aea4f2010-11-27 08:39:43 +00005489 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005490 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491
5492 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005493 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005494
5495 spin_lock_irq(&np->lock);
5496 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5497 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005498 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5499 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005500 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5501 /* One manual link speed update: Interrupts are enabled, future link
5502 * speed changes cause interrupts and are handled by nv_link_irq().
5503 */
Zhu Yanjun1da847b2018-01-16 21:59:41 -05005504 readl(base + NvRegMIIStatus);
5505 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
5506
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005507 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5508 * to init hw */
5509 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005511 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005513 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005514
Linus Torvalds1da177e2005-04-16 15:20:36 -07005515 if (ret) {
5516 netif_carrier_on(dev);
5517 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005518 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 netif_carrier_off(dev);
5520 }
5521 if (oom)
5522 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005523
5524 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005525 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005526 mod_timer(&np->stats_poll,
5527 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005528
Linus Torvalds1da177e2005-04-16 15:20:36 -07005529 spin_unlock_irq(&np->lock);
5530
Sanjay Hortikare19df762011-11-11 16:11:21 +00005531 /* If the loopback feature was set while the device was down, make sure
5532 * that it's set correctly now.
5533 */
5534 if (dev->features & NETIF_F_LOOPBACK)
5535 nv_set_loopback(dev, dev->features);
5536
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537 return 0;
5538out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005539 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540 return ret;
5541}
5542
5543static int nv_close(struct net_device *dev)
5544{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005545 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 u8 __iomem *base;
5547
5548 spin_lock_irq(&np->lock);
5549 np->in_shutdown = 1;
5550 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005551 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005552 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553
5554 del_timer_sync(&np->oom_kick);
5555 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005556 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005557
5558 netif_stop_queue(dev);
5559 spin_lock_irq(&np->lock);
david decotigny1ff39eb2012-08-24 17:22:52 +00005560 nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005561 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005562 nv_txrx_reset(dev);
5563
5564 /* disable interrupts on the nic or we will lock up */
5565 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005566 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568
5569 spin_unlock_irq(&np->lock);
5570
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005571 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005572
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005573 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005575 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005576 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005577 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005578 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005579 } else {
5580 /* power down phy */
5581 mii_rw(dev, np->phyaddr, MII_BMCR,
5582 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005583 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585
5586 /* FIXME: power down nic */
5587
5588 return 0;
5589}
5590
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005591static const struct net_device_ops nv_netdev_ops = {
5592 .ndo_open = nv_open,
5593 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005594 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005595 .ndo_start_xmit = nv_start_xmit,
5596 .ndo_tx_timeout = nv_tx_timeout,
5597 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005598 .ndo_fix_features = nv_fix_features,
5599 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005600 .ndo_validate_addr = eth_validate_addr,
5601 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005602 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005603#ifdef CONFIG_NET_POLL_CONTROLLER
5604 .ndo_poll_controller = nv_poll_controller,
5605#endif
5606};
5607
5608static const struct net_device_ops nv_netdev_ops_optimized = {
5609 .ndo_open = nv_open,
5610 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005611 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005612 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005613 .ndo_tx_timeout = nv_tx_timeout,
5614 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005615 .ndo_fix_features = nv_fix_features,
5616 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005617 .ndo_validate_addr = eth_validate_addr,
5618 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005619 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005620#ifdef CONFIG_NET_POLL_CONTROLLER
5621 .ndo_poll_controller = nv_poll_controller,
5622#endif
5623};
5624
Bill Pembertond05919a2012-12-03 09:23:20 -05005625static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626{
5627 struct net_device *dev;
5628 struct fe_priv *np;
5629 unsigned long addr;
5630 u8 __iomem *base;
5631 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005632 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005633 u32 phystate_orig = 0, phystate;
5634 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005635 static int printed_version;
5636
5637 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005638 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5639 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640
5641 dev = alloc_etherdev(sizeof(struct fe_priv));
5642 err = -ENOMEM;
5643 if (!dev)
5644 goto out;
5645
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005646 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005647 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648 np->pci_dev = pci_dev;
5649 spin_lock_init(&np->lock);
david decotignyf5d827a2011-11-16 12:15:13 +00005650 spin_lock_init(&np->hwstats_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651 SET_NETDEV_DEV(dev, &pci_dev->dev);
John Stultz827da442013-10-07 15:51:58 -07005652 u64_stats_init(&np->swstats_rx_syncp);
5653 u64_stats_init(&np->swstats_tx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005654
Kees Cookd9935672017-10-16 17:29:13 -07005655 timer_setup(&np->oom_kick, nv_do_rx_refill, 0);
5656 timer_setup(&np->nic_poll, nv_do_nic_poll, 0);
5657 timer_setup(&np->stats_poll, nv_do_stats_poll, TIMER_DEFERRABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005658
5659 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005660 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005661 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662
5663 pci_set_master(pci_dev);
5664
5665 err = pci_request_regions(pci_dev, DRV_NAME);
5666 if (err < 0)
5667 goto out_disable;
5668
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005669 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005670 np->register_size = NV_PCI_REGSZ_VER3;
5671 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005672 np->register_size = NV_PCI_REGSZ_VER2;
5673 else
5674 np->register_size = NV_PCI_REGSZ_VER1;
5675
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676 err = -EINVAL;
5677 addr = 0;
5678 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005680 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005681 addr = pci_resource_start(pci_dev, i);
5682 break;
5683 }
5684 }
5685 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005686 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 goto out_relreg;
5688 }
5689
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005690 /* copy of driver data */
5691 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005692 /* copy of device id */
5693 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005694
Linus Torvalds1da177e2005-04-16 15:20:36 -07005695 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005696 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5697 /* packet format 3: supports 40-bit addressing */
5698 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005699 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005700 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005701 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005702 dev_info(&pci_dev->dev,
5703 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005704 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005705 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005706 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005707 dev_info(&pci_dev->dev,
5708 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005709 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005710 }
Manfred Spraulee733622005-07-31 18:32:26 +02005711 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5712 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005713 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005714 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005715 } else {
5716 /* original packet format */
5717 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005718 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005719 }
Manfred Spraulee733622005-07-31 18:32:26 +02005720
5721 np->pkt_limit = NV_PKTLIMIT_1;
5722 if (id->driver_data & DEV_HAS_LARGEDESC)
5723 np->pkt_limit = NV_PKTLIMIT_2;
5724
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005725 if (id->driver_data & DEV_HAS_CHECKSUM) {
5726 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005727 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5728 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005729 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005730
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005731 np->vlanctl_bits = 0;
5732 if (id->driver_data & DEV_HAS_VLAN) {
5733 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Patrick McHardyf6469682013-04-19 02:04:27 +00005734 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX |
5735 NETIF_F_HW_VLAN_CTAG_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005736 }
5737
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005738 dev->features |= dev->hw_features;
5739
Sanjay Hortikare19df762011-11-11 16:11:21 +00005740 /* Add loopback capability to the device. */
5741 dev->hw_features |= NETIF_F_LOOPBACK;
5742
Jarod Wilson44770e12016-10-17 15:54:17 -04005743 /* MTU range: 64 - 1500 or 9100 */
5744 dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
5745 dev->max_mtu = np->pkt_limit;
5746
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005747 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005748 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5749 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5750 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005751 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005752 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005753
Linus Torvalds1da177e2005-04-16 15:20:36 -07005754 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005755 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005756 if (!np->base)
5757 goto out_relreg;
Manfred Spraulee733622005-07-31 18:32:26 +02005758
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005759 np->rx_ring_size = RX_RING_DEFAULT;
5760 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005761
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005762 if (!nv_optimized(np)) {
Zhu Yanjune8992e42017-10-28 08:25:30 -04005763 np->rx_ring.orig = dma_alloc_coherent(&pci_dev->dev,
5764 sizeof(struct ring_desc) *
5765 (np->rx_ring_size +
5766 np->tx_ring_size),
5767 &np->ring_addr,
Jia-Ju Bai6ae5cbc2018-07-27 16:29:31 +08005768 GFP_KERNEL);
Manfred Spraulee733622005-07-31 18:32:26 +02005769 if (!np->rx_ring.orig)
5770 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005771 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005772 } else {
Zhu Yanjune8992e42017-10-28 08:25:30 -04005773 np->rx_ring.ex = dma_alloc_coherent(&pci_dev->dev,
5774 sizeof(struct ring_desc_ex) *
5775 (np->rx_ring_size +
5776 np->tx_ring_size),
Jia-Ju Bai6ae5cbc2018-07-27 16:29:31 +08005777 &np->ring_addr, GFP_KERNEL);
Manfred Spraulee733622005-07-31 18:32:26 +02005778 if (!np->rx_ring.ex)
5779 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005780 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005781 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005782 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5783 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005784 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005785 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005787 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005788 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b0d2007-01-21 18:10:37 -05005789 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005790 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005791
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005792 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005793 dev->ethtool_ops = &ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5795
5796 pci_set_drvdata(pci_dev, dev);
5797
5798 /* read the mac address */
5799 base = get_hwbase(dev);
5800 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5801 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5802
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005803 /* check the workaround bit for correct mac address order */
5804 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005805 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005806 /* mac address is already in correct order */
5807 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5808 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5809 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5810 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5811 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5812 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005813 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5814 /* mac address is already in correct order */
5815 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5816 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5817 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5818 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5819 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5820 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5821 /*
5822 * Set orig mac address back to the reversed version.
5823 * This flag will be cleared during low power transition.
5824 * Therefore, we should always put back the reversed address.
5825 */
5826 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5827 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5828 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005829 } else {
5830 /* need to reverse mac address to correct order */
5831 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5832 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5833 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5834 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5835 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5836 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005837 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005838 dev_dbg(&pci_dev->dev,
5839 "%s: set workaround bit for reversed mac addr\n",
5840 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00005843 if (!is_valid_ether_addr(dev->dev_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844 /*
5845 * Bad mac address. At least one bios sets the mac address
5846 * to 01:23:45:67:89:ab
5847 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005848 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005849 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005850 dev->dev_addr);
Danny Kukawka7ce5d222012-02-15 06:45:40 +00005851 eth_hw_addr_random(dev);
Joe Perchesc20ec762010-11-29 07:42:02 +00005852 dev_err(&pci_dev->dev,
5853 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854 }
5855
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005856 /* set mac address */
5857 nv_copy_mac_to_hw(dev);
5858
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 /* disable WOL */
5860 writel(0, base + NvRegWakeUpFlags);
5861 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005862 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005863
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005864 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005865
5866 /* take phy and nic out of low power mode */
5867 powerstate = readl(base + NvRegPowerState2);
5868 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005869 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005870 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005871 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5872 writel(powerstate, base + NvRegPowerState2);
5873 }
5874
Szymon Janc78aea4f2010-11-27 08:39:43 +00005875 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005876 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005877 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005878 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005879
5880 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005881 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005882 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005883
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005884 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5885 /* msix has had reported issues when modifying irqmask
5886 as in the case of napi, therefore, disable for now
5887 */
David S. Miller0a127612010-05-03 23:33:05 -07005888#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005889 np->msi_flags |= NV_MSI_X_CAPABLE;
5890#endif
5891 }
5892
5893 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005894 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005895 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5896 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005897 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5898 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5899 /* start off in throughput mode */
5900 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5901 /* remove support for msix mode */
5902 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5903 } else {
5904 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5905 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5906 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5907 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005908 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005909
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910 if (id->driver_data & DEV_NEED_TIMERIRQ)
5911 np->irqmask |= NVREG_IRQ_TIMER;
5912 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 np->need_linktimer = 1;
5914 np->link_timeout = jiffies + LINK_TIMEOUT;
5915 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916 np->need_linktimer = 0;
5917 }
5918
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005919 /* Limit the number of tx's outstanding for hw bug */
5920 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5921 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005922 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005923 pci_dev->revision >= 0xA2)
5924 np->tx_limit = 0;
5925 }
5926
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005927 /* clear phy state and temporarily halt phy interrupts */
5928 writel(0, base + NvRegMIIMask);
5929 phystate = readl(base + NvRegAdapterControl);
5930 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5931 phystate_orig = 1;
5932 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5933 writel(phystate, base + NvRegAdapterControl);
5934 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005935 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005936
5937 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005938 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005939 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5940 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5941 nv_mgmt_acquire_sema(dev) &&
5942 nv_mgmt_get_version(dev)) {
5943 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005944 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005945 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005946 /* management unit setup the phy already? */
5947 if (np->mac_in_use &&
5948 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5949 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5950 /* phy is inited by mgmt unit */
5951 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005952 } else {
5953 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005954 }
5955 }
5956 }
5957
Linus Torvalds1da177e2005-04-16 15:20:36 -07005958 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005959 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005961 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962
5963 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005964 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005965 spin_unlock_irq(&np->lock);
5966 if (id1 < 0 || id1 == 0xffff)
5967 continue;
5968 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005969 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970 spin_unlock_irq(&np->lock);
5971 if (id2 < 0 || id2 == 0xffff)
5972 continue;
5973
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005974 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5976 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005977 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005979
5980 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5981 if (np->phy_oui == PHY_OUI_REALTEK2)
5982 np->phy_oui = PHY_OUI_REALTEK;
5983 /* Setup phy revision for Realtek */
5984 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5985 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5986
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 break;
5988 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005989 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005990 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005991 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005993
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005994 if (!phyinitialized) {
5995 /* reset it */
5996 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005997 } else {
5998 /* see if it is a gigabit phy */
5999 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00006000 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05006001 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05006002 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003
6004 /* set default link speed settings */
6005 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
6006 np->duplex = 0;
6007 np->autoneg = 1;
6008
6009 err = register_netdev(dev);
6010 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006011 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006012 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006014
david decotigny3f0a1b52012-08-24 17:22:53 +00006015 netif_carrier_off(dev);
6016
6017 /* Some NICs freeze when TX pause is enabled while NIC is
6018 * down, and this stays across warm reboots. The sequence
6019 * below should be enough to recover from that state.
6020 */
6021 nv_update_pause(dev, 0);
6022 nv_start_tx(dev);
6023 nv_stop_tx(dev);
6024
David S. Miller823dcd22011-08-20 10:39:12 -07006025 if (id->driver_data & DEV_HAS_VLAN)
6026 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00006027
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006028 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
6029 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006030
Sanjay Hortikare19df762011-11-11 16:11:21 +00006031 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006032 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
6033 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006034 "csum " : "",
Patrick McHardyf6469682013-04-19 02:04:27 +00006035 dev->features & (NETIF_F_HW_VLAN_CTAG_RX |
6036 NETIF_F_HW_VLAN_CTAG_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006037 "vlan " : "",
Sanjay Hortikare19df762011-11-11 16:11:21 +00006038 dev->features & (NETIF_F_LOOPBACK) ?
6039 "loopback " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006040 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
6041 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
6042 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
6043 np->gigabit == PHY_GIGABIT ? "gbit " : "",
6044 np->need_linktimer ? "lnktim " : "",
6045 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
6046 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
6047 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048
6049 return 0;
6050
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006051out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05006052 if (phystate_orig)
6053 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006054out_freering:
6055 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056out_unmap:
6057 iounmap(get_hwbase(dev));
6058out_relreg:
6059 pci_release_regions(pci_dev);
6060out_disable:
6061 pci_disable_device(pci_dev);
6062out_free:
6063 free_netdev(dev);
6064out:
6065 return err;
6066}
6067
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006068static void nv_restore_phy(struct net_device *dev)
6069{
6070 struct fe_priv *np = netdev_priv(dev);
6071 u16 phy_reserved, mii_control;
6072
6073 if (np->phy_oui == PHY_OUI_REALTEK &&
6074 np->phy_model == PHY_MODEL_REALTEK_8201 &&
6075 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
6076 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
6077 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
6078 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
6079 phy_reserved |= PHY_REALTEK_INIT8;
6080 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
6081 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
6082
6083 /* restart auto negotiation */
6084 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6085 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6086 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6087 }
6088}
6089
Yinghai Luf55c21f2008-09-13 13:10:31 -07006090static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091{
6092 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006093 struct fe_priv *np = netdev_priv(dev);
6094 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006096 /* special op: write back the misordered MAC address - otherwise
6097 * the next nv_probe would see a wrong address.
6098 */
6099 writel(np->orig_mac[0], base + NvRegMacAddrA);
6100 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08006101 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6102 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006103}
6104
Bill Pembertond05919a2012-12-03 09:23:20 -05006105static void nv_remove(struct pci_dev *pci_dev)
Yinghai Luf55c21f2008-09-13 13:10:31 -07006106{
6107 struct net_device *dev = pci_get_drvdata(pci_dev);
6108
6109 unregister_netdev(dev);
6110
6111 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006112
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006113 /* restore any phy related changes */
6114 nv_restore_phy(dev);
6115
Ayaz Abdullacac1c522009-02-07 00:23:57 -08006116 nv_mgmt_release_sema(dev);
6117
Linus Torvalds1da177e2005-04-16 15:20:36 -07006118 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006119 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 iounmap(get_hwbase(dev));
6121 pci_release_regions(pci_dev);
6122 pci_disable_device(pci_dev);
6123 free_netdev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124}
6125
Michel Lespinasse94252762011-03-06 16:14:50 +00006126#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006127static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006128{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006129 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006130 struct net_device *dev = pci_get_drvdata(pdev);
6131 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006132 u8 __iomem *base = get_hwbase(dev);
6133 int i;
Francois Romieua1893172006-10-10 14:33:27 -07006134
Tobias Diedrich25d90812008-05-18 15:04:29 +02006135 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00006136 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02006137 nv_close(dev);
6138 }
Francois Romieua1893172006-10-10 14:33:27 -07006139 netif_device_detach(dev);
6140
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006141 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006142 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006143 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6144
Francois Romieua1893172006-10-10 14:33:27 -07006145 return 0;
6146}
6147
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006148static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006149{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006150 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006151 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006152 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006153 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006154 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07006155
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006156 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006157 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006158 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006159
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006160 if (np->driver_data & DEV_NEED_MSI_FIX)
6161 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08006162
Ed Swierk35a74332009-04-06 17:49:12 -07006163 /* restore phy state, including autoneg */
6164 phy_init(dev);
6165
Tobias Diedrich25d90812008-05-18 15:04:29 +02006166 netif_device_attach(dev);
6167 if (netif_running(dev)) {
6168 rc = nv_open(dev);
6169 nv_set_multicast(dev);
6170 }
Francois Romieua1893172006-10-10 14:33:27 -07006171 return rc;
6172}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006173
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006174static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
6175#define NV_PM_OPS (&nv_pm_ops)
6176
Michel Lespinasse94252762011-03-06 16:14:50 +00006177#else
6178#define NV_PM_OPS NULL
6179#endif /* CONFIG_PM_SLEEP */
6180
6181#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006182static void nv_shutdown(struct pci_dev *pdev)
6183{
6184 struct net_device *dev = pci_get_drvdata(pdev);
6185 struct fe_priv *np = netdev_priv(dev);
6186
6187 if (netif_running(dev))
6188 nv_close(dev);
6189
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006190 /*
6191 * Restore the MAC so a kernel started by kexec won't get confused.
6192 * If we really go for poweroff, we must not restore the MAC,
6193 * otherwise the MAC for WOL will be reversed at least on some boards.
6194 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006195 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006196 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006197
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006198 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006199 /*
6200 * Apparently it is not possible to reinitialise from D3 hot,
6201 * only put the device into D3 if we really go for poweroff.
6202 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006203 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006204 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006205 pci_set_power_state(pdev, PCI_D3hot);
6206 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006207}
Francois Romieua1893172006-10-10 14:33:27 -07006208#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006209#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006210#endif /* CONFIG_PM */
6211
Benoit Taine9baa3c32014-08-08 15:56:03 +02006212static const struct pci_device_id pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006213 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006214 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006215 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216 },
6217 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006218 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006219 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006220 },
6221 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006222 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006223 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224 },
6225 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006226 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006227 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006228 },
6229 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006230 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006231 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232 },
6233 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006234 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006235 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006236 },
6237 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006238 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006239 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006240 },
6241 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006242 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006243 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006244 },
6245 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006246 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006247 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248 },
6249 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006250 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006251 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252 },
6253 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006254 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006255 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006256 },
6257 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006258 PCI_DEVICE(0x10DE, 0x0268),
6259 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006260 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006261 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006262 PCI_DEVICE(0x10DE, 0x0269),
6263 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006264 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006265 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006266 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006267 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006268 },
6269 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006270 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006271 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006272 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006273 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006274 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006275 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006276 },
6277 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006278 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006279 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006280 },
6281 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006282 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006283 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006284 },
6285 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006286 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006287 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006288 },
6289 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006290 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006291 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006292 },
6293 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006294 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006295 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006296 },
6297 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006298 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006299 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006300 },
6301 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006302 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006303 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006304 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006305 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006306 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006307 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006308 },
6309 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006310 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006311 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006312 },
6313 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006314 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006315 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006316 },
6317 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006318 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006319 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006320 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006321 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006322 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006323 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006324 },
6325 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006326 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006327 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006328 },
6329 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006330 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006331 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006332 },
6333 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006334 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006335 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006336 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006337 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006338 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006339 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006340 },
6341 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006342 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006343 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006344 },
6345 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006346 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006347 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006348 },
6349 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006350 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006351 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006352 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006353 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006354 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006355 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006356 },
6357 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006358 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006359 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006360 },
6361 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006362 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006363 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006364 },
6365 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006366 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006367 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006368 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006369 { /* MCP89 Ethernet Controller */
6370 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006371 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006372 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373 {0,},
6374};
6375
Peter Hüwe4f45c402013-05-21 13:42:56 +00006376static struct pci_driver forcedeth_pci_driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006377 .name = DRV_NAME,
6378 .id_table = pci_tbl,
6379 .probe = nv_probe,
Bill Pembertond05919a2012-12-03 09:23:20 -05006380 .remove = nv_remove,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006381 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006382 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006383};
6384
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385module_param(max_interrupt_work, int, 0);
6386MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006387module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006388MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006389module_param(poll_interval, int, 0);
6390MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006391module_param(msi, int, 0);
6392MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6393module_param(msix, int, 0);
6394MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6395module_param(dma_64bit, int, 0);
6396MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006397module_param(phy_cross, int, 0);
6398MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006399module_param(phy_power_down, int, 0);
6400MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00006401module_param(debug_tx_timeout, bool, 0);
6402MODULE_PARM_DESC(debug_tx_timeout,
6403 "Dump tx related registers and ring when tx_timeout happens");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006404
Peter Hüwe4f45c402013-05-21 13:42:56 +00006405module_pci_driver(forcedeth_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006406MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6407MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6408MODULE_LICENSE("GPL");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006409MODULE_DEVICE_TABLE(pci, pci_tbl);