blob: b1d8043762371cc94df320a3c714e09c073d70b0 [file] [log] [blame]
Li, Aubrey93e5ead2014-06-30 14:08:42 +08001/*
2 * Intel Atom SOC Power Management Controller Driver
3 * Copyright (c) 2014, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 */
15
16#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
17
Li, Aubreyf8559112014-06-30 14:10:33 +080018#include <linux/debugfs.h>
Irina Tirdea80a75812017-01-23 12:07:43 -060019#include <linux/device.h>
David Müller7c2e0712019-04-08 15:33:54 +020020#include <linux/dmi.h>
Irina Tirdea80a75812017-01-23 12:07:43 -060021#include <linux/init.h>
Li, Aubrey93e5ead2014-06-30 14:08:42 +080022#include <linux/io.h>
Irina Tirdea282a4e42017-01-23 12:07:44 -060023#include <linux/platform_data/x86/clk-pmc-atom.h>
Irina Tirdea80a75812017-01-23 12:07:43 -060024#include <linux/platform_data/x86/pmc_atom.h>
Irina Tirdea282a4e42017-01-23 12:07:44 -060025#include <linux/platform_device.h>
Irina Tirdea80a75812017-01-23 12:07:43 -060026#include <linux/pci.h>
27#include <linux/seq_file.h>
Li, Aubrey93e5ead2014-06-30 14:08:42 +080028
Andy Shevchenko940406d2015-07-06 17:29:02 +030029struct pmc_bit_map {
30 const char *name;
31 u32 bit_mask;
32};
33
34struct pmc_reg_map {
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +030035 const struct pmc_bit_map *d3_sts_0;
36 const struct pmc_bit_map *d3_sts_1;
37 const struct pmc_bit_map *func_dis;
38 const struct pmc_bit_map *func_dis_2;
Andy Shevchenko940406d2015-07-06 17:29:02 +030039 const struct pmc_bit_map *pss;
40};
41
Irina Tirdea282a4e42017-01-23 12:07:44 -060042struct pmc_data {
43 const struct pmc_reg_map *map;
44 const struct pmc_clk *clks;
45};
46
Li, Aubreyb00055c2014-06-30 14:09:38 +080047struct pmc_dev {
48 u32 base_addr;
49 void __iomem *regmap;
Andy Shevchenko940406d2015-07-06 17:29:02 +030050 const struct pmc_reg_map *map;
Li, Aubreyf8559112014-06-30 14:10:33 +080051#ifdef CONFIG_DEBUG_FS
52 struct dentry *dbgfs_dir;
53#endif /* CONFIG_DEBUG_FS */
Andy Shevchenko68872eb2015-07-06 17:29:00 +030054 bool init;
Li, Aubreyb00055c2014-06-30 14:09:38 +080055};
56
57static struct pmc_dev pmc_device;
Li, Aubrey93e5ead2014-06-30 14:08:42 +080058static u32 acpi_base_addr;
59
Irina Tirdea282a4e42017-01-23 12:07:44 -060060static const struct pmc_clk byt_clks[] = {
61 {
62 .name = "xtal",
63 .freq = 25000000,
64 .parent_name = NULL,
65 },
66 {
67 .name = "pll",
68 .freq = 19200000,
69 .parent_name = "xtal",
70 },
71 {},
72};
73
74static const struct pmc_clk cht_clks[] = {
75 {
76 .name = "xtal",
77 .freq = 19200000,
78 .parent_name = NULL,
79 },
80 {},
81};
82
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +030083static const struct pmc_bit_map d3_sts_0_map[] = {
Andy Shevchenkoc3c65aa2015-07-06 17:29:01 +030084 {"LPSS1_F0_DMA", BIT_LPSS1_F0_DMA},
85 {"LPSS1_F1_PWM1", BIT_LPSS1_F1_PWM1},
86 {"LPSS1_F2_PWM2", BIT_LPSS1_F2_PWM2},
87 {"LPSS1_F3_HSUART1", BIT_LPSS1_F3_HSUART1},
88 {"LPSS1_F4_HSUART2", BIT_LPSS1_F4_HSUART2},
89 {"LPSS1_F5_SPI", BIT_LPSS1_F5_SPI},
90 {"LPSS1_F6_Reserved", BIT_LPSS1_F6_XXX},
91 {"LPSS1_F7_Reserved", BIT_LPSS1_F7_XXX},
92 {"SCC_EMMC", BIT_SCC_EMMC},
93 {"SCC_SDIO", BIT_SCC_SDIO},
94 {"SCC_SDCARD", BIT_SCC_SDCARD},
95 {"SCC_MIPI", BIT_SCC_MIPI},
96 {"HDA", BIT_HDA},
97 {"LPE", BIT_LPE},
98 {"OTG", BIT_OTG},
99 {"USH", BIT_USH},
100 {"GBE", BIT_GBE},
101 {"SATA", BIT_SATA},
102 {"USB_EHCI", BIT_USB_EHCI},
103 {"SEC", BIT_SEC},
104 {"PCIE_PORT0", BIT_PCIE_PORT0},
105 {"PCIE_PORT1", BIT_PCIE_PORT1},
106 {"PCIE_PORT2", BIT_PCIE_PORT2},
107 {"PCIE_PORT3", BIT_PCIE_PORT3},
108 {"LPSS2_F0_DMA", BIT_LPSS2_F0_DMA},
109 {"LPSS2_F1_I2C1", BIT_LPSS2_F1_I2C1},
110 {"LPSS2_F2_I2C2", BIT_LPSS2_F2_I2C2},
111 {"LPSS2_F3_I2C3", BIT_LPSS2_F3_I2C3},
112 {"LPSS2_F3_I2C4", BIT_LPSS2_F4_I2C4},
113 {"LPSS2_F5_I2C5", BIT_LPSS2_F5_I2C5},
114 {"LPSS2_F6_I2C6", BIT_LPSS2_F6_I2C6},
115 {"LPSS2_F7_I2C7", BIT_LPSS2_F7_I2C7},
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300116 {},
117};
118
119static struct pmc_bit_map byt_d3_sts_1_map[] = {
Andy Shevchenkoc3c65aa2015-07-06 17:29:01 +0300120 {"SMB", BIT_SMB},
121 {"OTG_SS_PHY", BIT_OTG_SS_PHY},
122 {"USH_SS_PHY", BIT_USH_SS_PHY},
123 {"DFX", BIT_DFX},
124 {},
Li, Aubreyf8559112014-06-30 14:10:33 +0800125};
126
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300127static struct pmc_bit_map cht_d3_sts_1_map[] = {
128 {"SMB", BIT_SMB},
129 {"GMM", BIT_STS_GMM},
130 {"ISH", BIT_STS_ISH},
131 {},
132};
133
134static struct pmc_bit_map cht_func_dis_2_map[] = {
135 {"SMB", BIT_SMB},
136 {"GMM", BIT_FD_GMM},
137 {"ISH", BIT_FD_ISH},
138 {},
139};
140
141static const struct pmc_bit_map byt_pss_map[] = {
Andy Shevchenkoc3c65aa2015-07-06 17:29:01 +0300142 {"GBE", PMC_PSS_BIT_GBE},
143 {"SATA", PMC_PSS_BIT_SATA},
144 {"HDA", PMC_PSS_BIT_HDA},
145 {"SEC", PMC_PSS_BIT_SEC},
146 {"PCIE", PMC_PSS_BIT_PCIE},
147 {"LPSS", PMC_PSS_BIT_LPSS},
148 {"LPE", PMC_PSS_BIT_LPE},
149 {"DFX", PMC_PSS_BIT_DFX},
150 {"USH_CTRL", PMC_PSS_BIT_USH_CTRL},
151 {"USH_SUS", PMC_PSS_BIT_USH_SUS},
152 {"USH_VCCS", PMC_PSS_BIT_USH_VCCS},
153 {"USH_VCCA", PMC_PSS_BIT_USH_VCCA},
154 {"OTG_CTRL", PMC_PSS_BIT_OTG_CTRL},
155 {"OTG_VCCS", PMC_PSS_BIT_OTG_VCCS},
156 {"OTG_VCCA_CLK", PMC_PSS_BIT_OTG_VCCA_CLK},
157 {"OTG_VCCA", PMC_PSS_BIT_OTG_VCCA},
158 {"USB", PMC_PSS_BIT_USB},
159 {"USB_SUS", PMC_PSS_BIT_USB_SUS},
160 {},
Andy Shevchenko0e154022015-01-14 18:39:35 +0200161};
162
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300163static const struct pmc_bit_map cht_pss_map[] = {
164 {"SATA", PMC_PSS_BIT_SATA},
165 {"HDA", PMC_PSS_BIT_HDA},
166 {"SEC", PMC_PSS_BIT_SEC},
167 {"PCIE", PMC_PSS_BIT_PCIE},
168 {"LPSS", PMC_PSS_BIT_LPSS},
169 {"LPE", PMC_PSS_BIT_LPE},
170 {"UFS", PMC_PSS_BIT_CHT_UFS},
171 {"UXD", PMC_PSS_BIT_CHT_UXD},
172 {"UXD_FD", PMC_PSS_BIT_CHT_UXD_FD},
173 {"UX_ENG", PMC_PSS_BIT_CHT_UX_ENG},
174 {"USB_SUS", PMC_PSS_BIT_CHT_USB_SUS},
175 {"GMM", PMC_PSS_BIT_CHT_GMM},
176 {"ISH", PMC_PSS_BIT_CHT_ISH},
177 {"DFX_MASTER", PMC_PSS_BIT_CHT_DFX_MASTER},
178 {"DFX_CLUSTER1", PMC_PSS_BIT_CHT_DFX_CLUSTER1},
179 {"DFX_CLUSTER2", PMC_PSS_BIT_CHT_DFX_CLUSTER2},
180 {"DFX_CLUSTER3", PMC_PSS_BIT_CHT_DFX_CLUSTER3},
181 {"DFX_CLUSTER4", PMC_PSS_BIT_CHT_DFX_CLUSTER4},
182 {"DFX_CLUSTER5", PMC_PSS_BIT_CHT_DFX_CLUSTER5},
183 {},
184};
185
186static const struct pmc_reg_map byt_reg_map = {
187 .d3_sts_0 = d3_sts_0_map,
188 .d3_sts_1 = byt_d3_sts_1_map,
189 .func_dis = d3_sts_0_map,
190 .func_dis_2 = byt_d3_sts_1_map,
191 .pss = byt_pss_map,
192};
193
194static const struct pmc_reg_map cht_reg_map = {
195 .d3_sts_0 = d3_sts_0_map,
196 .d3_sts_1 = cht_d3_sts_1_map,
197 .func_dis = d3_sts_0_map,
198 .func_dis_2 = cht_func_dis_2_map,
199 .pss = cht_pss_map,
Andy Shevchenko940406d2015-07-06 17:29:02 +0300200};
201
Irina Tirdea282a4e42017-01-23 12:07:44 -0600202static const struct pmc_data byt_data = {
203 .map = &byt_reg_map,
204 .clks = byt_clks,
205};
206
207static const struct pmc_data cht_data = {
208 .map = &cht_reg_map,
209 .clks = cht_clks,
210};
211
Li, Aubreyb00055c2014-06-30 14:09:38 +0800212static inline u32 pmc_reg_read(struct pmc_dev *pmc, int reg_offset)
213{
214 return readl(pmc->regmap + reg_offset);
215}
216
217static inline void pmc_reg_write(struct pmc_dev *pmc, int reg_offset, u32 val)
218{
219 writel(val, pmc->regmap + reg_offset);
220}
221
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300222int pmc_atom_read(int offset, u32 *value)
223{
224 struct pmc_dev *pmc = &pmc_device;
225
226 if (!pmc->init)
227 return -ENODEV;
228
229 *value = pmc_reg_read(pmc, offset);
230 return 0;
231}
232EXPORT_SYMBOL_GPL(pmc_atom_read);
233
234int pmc_atom_write(int offset, u32 value)
235{
236 struct pmc_dev *pmc = &pmc_device;
237
238 if (!pmc->init)
239 return -ENODEV;
240
241 pmc_reg_write(pmc, offset, value);
242 return 0;
243}
244EXPORT_SYMBOL_GPL(pmc_atom_write);
245
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800246static void pmc_power_off(void)
247{
248 u16 pm1_cnt_port;
249 u32 pm1_cnt_value;
250
251 pr_info("Preparing to enter system sleep state S5\n");
252
253 pm1_cnt_port = acpi_base_addr + PM1_CNT;
254
255 pm1_cnt_value = inl(pm1_cnt_port);
256 pm1_cnt_value &= SLEEP_TYPE_MASK;
257 pm1_cnt_value |= SLEEP_TYPE_S5;
258 pm1_cnt_value |= SLEEP_ENABLE;
259
260 outl(pm1_cnt_value, pm1_cnt_port);
261}
262
Li, Aubreyb00055c2014-06-30 14:09:38 +0800263static void pmc_hw_reg_setup(struct pmc_dev *pmc)
264{
265 /*
266 * Disable PMC S0IX_WAKE_EN events coming from:
267 * - LPC clock run
268 * - GPIO_SUS ored dedicated IRQs
269 * - GPIO_SCORE ored dedicated IRQs
270 * - GPIO_SUS shared IRQ
271 * - GPIO_SCORE shared IRQ
272 */
273 pmc_reg_write(pmc, PMC_S0IX_WAKE_EN, (u32)PMC_WAKE_EN_SETTING);
274}
275
Li, Aubreyf8559112014-06-30 14:10:33 +0800276#ifdef CONFIG_DEBUG_FS
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300277static void pmc_dev_state_print(struct seq_file *s, int reg_index,
278 u32 sts, const struct pmc_bit_map *sts_map,
279 u32 fd, const struct pmc_bit_map *fd_map)
280{
281 int offset = PMC_REG_BIT_WIDTH * reg_index;
282 int index;
283
284 for (index = 0; sts_map[index].name; index++) {
285 seq_printf(s, "Dev: %-2d - %-32s\tState: %s [%s]\n",
286 offset + index, sts_map[index].name,
287 fd_map[index].bit_mask & fd ? "Disabled" : "Enabled ",
288 sts_map[index].bit_mask & sts ? "D3" : "D0");
289 }
290}
291
Li, Aubreyf8559112014-06-30 14:10:33 +0800292static int pmc_dev_state_show(struct seq_file *s, void *unused)
293{
294 struct pmc_dev *pmc = s->private;
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300295 const struct pmc_reg_map *m = pmc->map;
296 u32 func_dis, func_dis_2;
297 u32 d3_sts_0, d3_sts_1;
Li, Aubreyf8559112014-06-30 14:10:33 +0800298
299 func_dis = pmc_reg_read(pmc, PMC_FUNC_DIS);
300 func_dis_2 = pmc_reg_read(pmc, PMC_FUNC_DIS_2);
301 d3_sts_0 = pmc_reg_read(pmc, PMC_D3_STS_0);
302 d3_sts_1 = pmc_reg_read(pmc, PMC_D3_STS_1);
303
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300304 /* Low part */
305 pmc_dev_state_print(s, 0, d3_sts_0, m->d3_sts_0, func_dis, m->func_dis);
Li, Aubreyf8559112014-06-30 14:10:33 +0800306
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300307 /* High part */
308 pmc_dev_state_print(s, 1, d3_sts_1, m->d3_sts_1, func_dis_2, m->func_dis_2);
309
Li, Aubreyf8559112014-06-30 14:10:33 +0800310 return 0;
311}
312
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200313DEFINE_SHOW_ATTRIBUTE(pmc_dev_state);
Li, Aubreyf8559112014-06-30 14:10:33 +0800314
Andy Shevchenko0e154022015-01-14 18:39:35 +0200315static int pmc_pss_state_show(struct seq_file *s, void *unused)
316{
317 struct pmc_dev *pmc = s->private;
Andy Shevchenko940406d2015-07-06 17:29:02 +0300318 const struct pmc_bit_map *map = pmc->map->pss;
Andy Shevchenko0e154022015-01-14 18:39:35 +0200319 u32 pss = pmc_reg_read(pmc, PMC_PSS);
Andy Shevchenko940406d2015-07-06 17:29:02 +0300320 int index;
Andy Shevchenko0e154022015-01-14 18:39:35 +0200321
Andy Shevchenko940406d2015-07-06 17:29:02 +0300322 for (index = 0; map[index].name; index++) {
Andy Shevchenkoc3c65aa2015-07-06 17:29:01 +0300323 seq_printf(s, "Island: %-2d - %-32s\tState: %s\n",
Andy Shevchenko940406d2015-07-06 17:29:02 +0300324 index, map[index].name,
325 map[index].bit_mask & pss ? "Off" : "On");
Andy Shevchenko0e154022015-01-14 18:39:35 +0200326 }
327 return 0;
328}
329
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200330DEFINE_SHOW_ATTRIBUTE(pmc_pss_state);
Andy Shevchenko0e154022015-01-14 18:39:35 +0200331
Li, Aubreyf8559112014-06-30 14:10:33 +0800332static int pmc_sleep_tmr_show(struct seq_file *s, void *unused)
333{
334 struct pmc_dev *pmc = s->private;
335 u64 s0ir_tmr, s0i1_tmr, s0i2_tmr, s0i3_tmr, s0_tmr;
336
Dan Carpenter4c51cb02014-08-01 11:27:15 +0300337 s0ir_tmr = (u64)pmc_reg_read(pmc, PMC_S0IR_TMR) << PMC_TMR_SHIFT;
338 s0i1_tmr = (u64)pmc_reg_read(pmc, PMC_S0I1_TMR) << PMC_TMR_SHIFT;
339 s0i2_tmr = (u64)pmc_reg_read(pmc, PMC_S0I2_TMR) << PMC_TMR_SHIFT;
340 s0i3_tmr = (u64)pmc_reg_read(pmc, PMC_S0I3_TMR) << PMC_TMR_SHIFT;
341 s0_tmr = (u64)pmc_reg_read(pmc, PMC_S0_TMR) << PMC_TMR_SHIFT;
Li, Aubreyf8559112014-06-30 14:10:33 +0800342
343 seq_printf(s, "S0IR Residency:\t%lldus\n", s0ir_tmr);
344 seq_printf(s, "S0I1 Residency:\t%lldus\n", s0i1_tmr);
345 seq_printf(s, "S0I2 Residency:\t%lldus\n", s0i2_tmr);
346 seq_printf(s, "S0I3 Residency:\t%lldus\n", s0i3_tmr);
347 seq_printf(s, "S0 Residency:\t%lldus\n", s0_tmr);
348 return 0;
349}
350
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200351DEFINE_SHOW_ATTRIBUTE(pmc_sleep_tmr);
Li, Aubreyf8559112014-06-30 14:10:33 +0800352
353static void pmc_dbgfs_unregister(struct pmc_dev *pmc)
354{
Li, Aubreyf8559112014-06-30 14:10:33 +0800355 debugfs_remove_recursive(pmc->dbgfs_dir);
Li, Aubreyf8559112014-06-30 14:10:33 +0800356}
357
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300358static int pmc_dbgfs_register(struct pmc_dev *pmc)
Li, Aubreyf8559112014-06-30 14:10:33 +0800359{
360 struct dentry *dir, *f;
361
362 dir = debugfs_create_dir("pmc_atom", NULL);
363 if (!dir)
364 return -ENOMEM;
365
Andy Shevchenko1b43d712015-01-14 18:39:31 +0200366 pmc->dbgfs_dir = dir;
367
Li, Aubreyf8559112014-06-30 14:10:33 +0800368 f = debugfs_create_file("dev_state", S_IFREG | S_IRUGO,
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200369 dir, pmc, &pmc_dev_state_fops);
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300370 if (!f)
Li, Aubreyf8559112014-06-30 14:10:33 +0800371 goto err;
Andy Shevchenko0e154022015-01-14 18:39:35 +0200372
373 f = debugfs_create_file("pss_state", S_IFREG | S_IRUGO,
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200374 dir, pmc, &pmc_pss_state_fops);
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300375 if (!f)
Andy Shevchenko0e154022015-01-14 18:39:35 +0200376 goto err;
Andy Shevchenko0e154022015-01-14 18:39:35 +0200377
Li, Aubreyf8559112014-06-30 14:10:33 +0800378 f = debugfs_create_file("sleep_state", S_IFREG | S_IRUGO,
Andy Shevchenko1ea74a52017-12-19 16:29:07 +0200379 dir, pmc, &pmc_sleep_tmr_fops);
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300380 if (!f)
Li, Aubreyf8559112014-06-30 14:10:33 +0800381 goto err;
Andy Shevchenko1b43d712015-01-14 18:39:31 +0200382
Li, Aubreyf8559112014-06-30 14:10:33 +0800383 return 0;
384err:
385 pmc_dbgfs_unregister(pmc);
386 return -ENODEV;
387}
Martin Kelly9575a6a2014-09-17 07:17:56 -0700388#else
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300389static int pmc_dbgfs_register(struct pmc_dev *pmc)
Martin Kelly9575a6a2014-09-17 07:17:56 -0700390{
391 return 0;
392}
Li, Aubreyf8559112014-06-30 14:10:33 +0800393#endif /* CONFIG_DEBUG_FS */
394
David Müller7c2e0712019-04-08 15:33:54 +0200395/*
396 * Some systems need one or more of their pmc_plt_clks to be
397 * marked as critical.
398 */
Stephen Boydb995dcc2019-04-11 10:22:43 -0700399static const struct dmi_system_id critclk_systems[] = {
David Müller7c2e0712019-04-08 15:33:54 +0200400 {
Hans de Goede3d0818f2019-04-29 17:01:35 +0200401 /* pmc_plt_clk0 is used for an external HSIC USB HUB */
David Müller7c2e0712019-04-08 15:33:54 +0200402 .ident = "MPL CEC1x",
403 .matches = {
404 DMI_MATCH(DMI_SYS_VENDOR, "MPL AG"),
405 DMI_MATCH(DMI_PRODUCT_NAME, "CEC10 Family"),
406 },
407 },
Hans de Goede3d0818f2019-04-29 17:01:35 +0200408 {
409 /* pmc_plt_clk0 - 3 are used for the 4 ethernet controllers */
410 .ident = "Lex 3I380D",
411 .matches = {
412 DMI_MATCH(DMI_SYS_VENDOR, "Lex BayTrail"),
413 DMI_MATCH(DMI_PRODUCT_NAME, "3I380D"),
414 },
415 },
Steffen Dirkwinkeld6423bd2019-05-02 15:03:51 +0200416 {
417 /* pmc_plt_clk* - are used for ethernet controllers */
418 .ident = "Beckhoff CB3163",
419 .matches = {
420 DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
421 DMI_MATCH(DMI_BOARD_NAME, "CB3163"),
422 },
423 },
424 {
425 /* pmc_plt_clk* - are used for ethernet controllers */
426 .ident = "Beckhoff CB6263",
427 .matches = {
428 DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
429 DMI_MATCH(DMI_BOARD_NAME, "CB6263"),
430 },
431 },
432 {
433 /* pmc_plt_clk* - are used for ethernet controllers */
434 .ident = "Beckhoff CB6363",
435 .matches = {
436 DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
437 DMI_MATCH(DMI_BOARD_NAME, "CB6363"),
438 },
439 },
David Müller7c2e0712019-04-08 15:33:54 +0200440 { /*sentinel*/ }
441};
442
Irina Tirdea282a4e42017-01-23 12:07:44 -0600443static int pmc_setup_clks(struct pci_dev *pdev, void __iomem *pmc_regmap,
444 const struct pmc_data *pmc_data)
445{
446 struct platform_device *clkdev;
447 struct pmc_clk_data *clk_data;
David Müller7c2e0712019-04-08 15:33:54 +0200448 const struct dmi_system_id *d = dmi_first_match(critclk_systems);
Irina Tirdea282a4e42017-01-23 12:07:44 -0600449
450 clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
451 if (!clk_data)
452 return -ENOMEM;
453
454 clk_data->base = pmc_regmap; /* offset is added by client */
455 clk_data->clks = pmc_data->clks;
David Müller7c2e0712019-04-08 15:33:54 +0200456 if (d) {
457 clk_data->critical = true;
458 pr_info("%s critclks quirk enabled\n", d->ident);
459 }
Irina Tirdea282a4e42017-01-23 12:07:44 -0600460
461 clkdev = platform_device_register_data(&pdev->dev, "clk-pmc-atom",
462 PLATFORM_DEVID_NONE,
463 clk_data, sizeof(*clk_data));
464 if (IS_ERR(clkdev)) {
465 kfree(clk_data);
466 return PTR_ERR(clkdev);
467 }
468
469 kfree(clk_data);
470
471 return 0;
472}
473
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300474static int pmc_setup_dev(struct pci_dev *pdev, const struct pci_device_id *ent)
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800475{
Li, Aubreyb00055c2014-06-30 14:09:38 +0800476 struct pmc_dev *pmc = &pmc_device;
Irina Tirdea282a4e42017-01-23 12:07:44 -0600477 const struct pmc_data *data = (struct pmc_data *)ent->driver_data;
478 const struct pmc_reg_map *map = data->map;
Li, Aubreyf8559112014-06-30 14:10:33 +0800479 int ret;
Li, Aubreyb00055c2014-06-30 14:09:38 +0800480
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800481 /* Obtain ACPI base address */
482 pci_read_config_dword(pdev, ACPI_BASE_ADDR_OFFSET, &acpi_base_addr);
483 acpi_base_addr &= ACPI_BASE_ADDR_MASK;
484
485 /* Install power off function */
486 if (acpi_base_addr != 0 && pm_power_off == NULL)
487 pm_power_off = pmc_power_off;
488
Li, Aubreyb00055c2014-06-30 14:09:38 +0800489 pci_read_config_dword(pdev, PMC_BASE_ADDR_OFFSET, &pmc->base_addr);
490 pmc->base_addr &= PMC_BASE_ADDR_MASK;
491
492 pmc->regmap = ioremap_nocache(pmc->base_addr, PMC_MMIO_REG_LEN);
493 if (!pmc->regmap) {
494 dev_err(&pdev->dev, "error: ioremap failed\n");
495 return -ENOMEM;
496 }
497
Andy Shevchenko940406d2015-07-06 17:29:02 +0300498 pmc->map = map;
499
Li, Aubreyb00055c2014-06-30 14:09:38 +0800500 /* PMC hardware registers setup */
501 pmc_hw_reg_setup(pmc);
Li, Aubreyf8559112014-06-30 14:10:33 +0800502
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300503 ret = pmc_dbgfs_register(pmc);
504 if (ret)
505 dev_warn(&pdev->dev, "debugfs register failed\n");
Martin Kelly9575a6a2014-09-17 07:17:56 -0700506
Irina Tirdea282a4e42017-01-23 12:07:44 -0600507 /* Register platform clocks - PMC_PLT_CLK [0..5] */
508 ret = pmc_setup_clks(pdev, pmc->regmap, data);
509 if (ret)
510 dev_warn(&pdev->dev, "platform clocks register failed: %d\n",
511 ret);
512
Andy Shevchenko68872eb2015-07-06 17:29:00 +0300513 pmc->init = true;
Martin Kelly9575a6a2014-09-17 07:17:56 -0700514 return ret;
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800515}
516
517/*
518 * Data for PCI driver interface
519 *
Paul Gortmakere971aa22015-08-24 19:34:53 -0400520 * used by pci_match_id() call below.
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800521 */
522static const struct pci_device_id pmc_pci_ids[] = {
Irina Tirdea282a4e42017-01-23 12:07:44 -0600523 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_VLV_PMC), (kernel_ulong_t)&byt_data },
524 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_CHT_PMC), (kernel_ulong_t)&cht_data },
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800525 { 0, },
526};
527
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800528static int __init pmc_atom_init(void)
529{
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800530 struct pci_dev *pdev = NULL;
531 const struct pci_device_id *ent;
532
533 /* We look for our device - PCU PMC
534 * we assume that there is max. one device.
535 *
536 * We can't use plain pci_driver mechanism,
537 * as the device is really a multiple function device,
538 * main driver that binds to the pci_device is lpc_ich
539 * and have to find & bind to the device this way.
540 */
541 for_each_pci_dev(pdev) {
542 ent = pci_match_id(pmc_pci_ids, pdev);
Andy Shevchenko4b25f422015-01-14 18:39:34 +0200543 if (ent)
Andy Shevchenko2b8f8ed2015-07-06 17:29:03 +0300544 return pmc_setup_dev(pdev, ent);
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800545 }
546 /* Device not found. */
Andy Shevchenko4b25f422015-01-14 18:39:34 +0200547 return -ENODEV;
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800548}
549
Paul Gortmakere971aa22015-08-24 19:34:53 -0400550device_initcall(pmc_atom_init);
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800551
Paul Gortmakere971aa22015-08-24 19:34:53 -0400552/*
Li, Aubrey93e5ead2014-06-30 14:08:42 +0800553MODULE_AUTHOR("Aubrey Li <aubrey.li@linux.intel.com>");
554MODULE_DESCRIPTION("Intel Atom SOC Power Management Controller Interface");
555MODULE_LICENSE("GPL v2");
Paul Gortmakere971aa22015-08-24 19:34:53 -0400556*/