blob: cdb613d38062c5608af5f45663d98b30c43dd269 [file] [log] [blame]
addy ke64e36822014-07-01 09:03:59 +08001/*
2 * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
Addy Ke5dcc44e2014-07-11 10:07:56 +08003 * Author: Addy Ke <addy.ke@rock-chips.com>
addy ke64e36822014-07-01 09:03:59 +08004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 */
15
addy ke64e36822014-07-01 09:03:59 +080016#include <linux/clk.h>
addy ke64e36822014-07-01 09:03:59 +080017#include <linux/dmaengine.h>
Suren Baghdasaryan8af0c182019-05-14 15:41:12 -070018#include <linux/interrupt.h>
Shawn Linec5c5d82016-03-10 14:51:48 +080019#include <linux/module.h>
20#include <linux/of.h>
Brian Norris23e291c2016-12-16 16:59:16 -080021#include <linux/pinctrl/consumer.h>
Shawn Linec5c5d82016-03-10 14:51:48 +080022#include <linux/platform_device.h>
23#include <linux/spi/spi.h>
24#include <linux/pm_runtime.h>
25#include <linux/scatterlist.h>
addy ke64e36822014-07-01 09:03:59 +080026
27#define DRIVER_NAME "rockchip-spi"
28
Jeffy Chenaa099382017-06-28 12:38:43 +080029#define ROCKCHIP_SPI_CLR_BITS(reg, bits) \
30 writel_relaxed(readl_relaxed(reg) & ~(bits), reg)
31#define ROCKCHIP_SPI_SET_BITS(reg, bits) \
32 writel_relaxed(readl_relaxed(reg) | (bits), reg)
33
addy ke64e36822014-07-01 09:03:59 +080034/* SPI register offsets */
35#define ROCKCHIP_SPI_CTRLR0 0x0000
36#define ROCKCHIP_SPI_CTRLR1 0x0004
37#define ROCKCHIP_SPI_SSIENR 0x0008
38#define ROCKCHIP_SPI_SER 0x000c
39#define ROCKCHIP_SPI_BAUDR 0x0010
40#define ROCKCHIP_SPI_TXFTLR 0x0014
41#define ROCKCHIP_SPI_RXFTLR 0x0018
42#define ROCKCHIP_SPI_TXFLR 0x001c
43#define ROCKCHIP_SPI_RXFLR 0x0020
44#define ROCKCHIP_SPI_SR 0x0024
45#define ROCKCHIP_SPI_IPR 0x0028
46#define ROCKCHIP_SPI_IMR 0x002c
47#define ROCKCHIP_SPI_ISR 0x0030
48#define ROCKCHIP_SPI_RISR 0x0034
49#define ROCKCHIP_SPI_ICR 0x0038
50#define ROCKCHIP_SPI_DMACR 0x003c
51#define ROCKCHIP_SPI_DMATDLR 0x0040
52#define ROCKCHIP_SPI_DMARDLR 0x0044
53#define ROCKCHIP_SPI_TXDR 0x0400
54#define ROCKCHIP_SPI_RXDR 0x0800
55
56/* Bit fields in CTRLR0 */
57#define CR0_DFS_OFFSET 0
Emil Renner Berthing65498c62018-10-31 11:57:10 +010058#define CR0_DFS_4BIT 0x0
59#define CR0_DFS_8BIT 0x1
60#define CR0_DFS_16BIT 0x2
addy ke64e36822014-07-01 09:03:59 +080061
62#define CR0_CFS_OFFSET 2
63
64#define CR0_SCPH_OFFSET 6
65
66#define CR0_SCPOL_OFFSET 7
67
68#define CR0_CSM_OFFSET 8
69#define CR0_CSM_KEEP 0x0
70/* ss_n be high for half sclk_out cycles */
71#define CR0_CSM_HALF 0X1
72/* ss_n be high for one sclk_out cycle */
73#define CR0_CSM_ONE 0x2
74
75/* ss_n to sclk_out delay */
76#define CR0_SSD_OFFSET 10
77/*
78 * The period between ss_n active and
79 * sclk_out active is half sclk_out cycles
80 */
81#define CR0_SSD_HALF 0x0
82/*
83 * The period between ss_n active and
84 * sclk_out active is one sclk_out cycle
85 */
86#define CR0_SSD_ONE 0x1
87
88#define CR0_EM_OFFSET 11
89#define CR0_EM_LITTLE 0x0
90#define CR0_EM_BIG 0x1
91
92#define CR0_FBM_OFFSET 12
93#define CR0_FBM_MSB 0x0
94#define CR0_FBM_LSB 0x1
95
96#define CR0_BHT_OFFSET 13
97#define CR0_BHT_16BIT 0x0
98#define CR0_BHT_8BIT 0x1
99
100#define CR0_RSD_OFFSET 14
Emil Renner Berthing74b7efa2018-10-31 11:57:08 +0100101#define CR0_RSD_MAX 0x3
addy ke64e36822014-07-01 09:03:59 +0800102
103#define CR0_FRF_OFFSET 16
104#define CR0_FRF_SPI 0x0
105#define CR0_FRF_SSP 0x1
106#define CR0_FRF_MICROWIRE 0x2
107
108#define CR0_XFM_OFFSET 18
109#define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET)
110#define CR0_XFM_TR 0x0
111#define CR0_XFM_TO 0x1
112#define CR0_XFM_RO 0x2
113
114#define CR0_OPM_OFFSET 20
115#define CR0_OPM_MASTER 0x0
116#define CR0_OPM_SLAVE 0x1
117
118#define CR0_MTM_OFFSET 0x21
119
120/* Bit fields in SER, 2bit */
121#define SER_MASK 0x3
122
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100123/* Bit fields in BAUDR */
124#define BAUDR_SCKDV_MIN 2
125#define BAUDR_SCKDV_MAX 65534
126
addy ke64e36822014-07-01 09:03:59 +0800127/* Bit fields in SR, 5bit */
128#define SR_MASK 0x1f
129#define SR_BUSY (1 << 0)
130#define SR_TF_FULL (1 << 1)
131#define SR_TF_EMPTY (1 << 2)
132#define SR_RF_EMPTY (1 << 3)
133#define SR_RF_FULL (1 << 4)
134
135/* Bit fields in ISR, IMR, ISR, RISR, 5bit */
136#define INT_MASK 0x1f
137#define INT_TF_EMPTY (1 << 0)
138#define INT_TF_OVERFLOW (1 << 1)
139#define INT_RF_UNDERFLOW (1 << 2)
140#define INT_RF_OVERFLOW (1 << 3)
141#define INT_RF_FULL (1 << 4)
142
143/* Bit fields in ICR, 4bit */
144#define ICR_MASK 0x0f
145#define ICR_ALL (1 << 0)
146#define ICR_RF_UNDERFLOW (1 << 1)
147#define ICR_RF_OVERFLOW (1 << 2)
148#define ICR_TF_OVERFLOW (1 << 3)
149
150/* Bit fields in DMACR */
151#define RF_DMA_EN (1 << 0)
152#define TF_DMA_EN (1 << 1)
153
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100154/* Driver state flags */
155#define RXDMA (1 << 0)
156#define TXDMA (1 << 1)
addy ke64e36822014-07-01 09:03:59 +0800157
Addy Kef9cfd522014-10-15 19:25:49 +0800158/* sclk_out: spi master internal logic in rk3x can support 50Mhz */
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100159#define MAX_SCLK_OUT 50000000U
Addy Kef9cfd522014-10-15 19:25:49 +0800160
Brian Norris5185a812016-07-14 18:30:59 -0700161/*
162 * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However,
163 * the controller seems to hang when given 0x10000, so stick with this for now.
164 */
165#define ROCKCHIP_SPI_MAX_TRANLEN 0xffff
166
Jeffy Chenaa099382017-06-28 12:38:43 +0800167#define ROCKCHIP_SPI_MAX_CS_NUM 2
168
addy ke64e36822014-07-01 09:03:59 +0800169struct rockchip_spi {
170 struct device *dev;
addy ke64e36822014-07-01 09:03:59 +0800171
172 struct clk *spiclk;
173 struct clk *apb_pclk;
174
175 void __iomem *regs;
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100176 dma_addr_t dma_addr_rx;
177 dma_addr_t dma_addr_tx;
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100178
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100179 const void *tx;
180 void *rx;
181 unsigned int tx_left;
182 unsigned int rx_left;
183
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100184 atomic_t state;
185
addy ke64e36822014-07-01 09:03:59 +0800186 /*depth of the FIFO buffer */
187 u32 fifo_len;
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100188 /* frequency of spiclk */
189 u32 freq;
addy ke64e36822014-07-01 09:03:59 +0800190
addy ke64e36822014-07-01 09:03:59 +0800191 u8 n_bytes;
Emil Renner Berthing74b7efa2018-10-31 11:57:08 +0100192 u8 rsd;
addy ke64e36822014-07-01 09:03:59 +0800193
Jeffy Chenaa099382017-06-28 12:38:43 +0800194 bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM];
addy ke64e36822014-07-01 09:03:59 +0800195};
196
Emil Renner Berthing30688e42018-10-31 11:56:58 +0100197static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable)
addy ke64e36822014-07-01 09:03:59 +0800198{
Emil Renner Berthing30688e42018-10-31 11:56:58 +0100199 writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR);
addy ke64e36822014-07-01 09:03:59 +0800200}
201
Addy Ke2df08e72014-07-11 10:08:24 +0800202static inline void wait_for_idle(struct rockchip_spi *rs)
203{
204 unsigned long timeout = jiffies + msecs_to_jiffies(5);
205
206 do {
207 if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
208 return;
Doug Anderson64bc0112014-09-03 13:44:25 -0700209 } while (!time_after(jiffies, timeout));
Addy Ke2df08e72014-07-11 10:08:24 +0800210
211 dev_warn(rs->dev, "spi controller is in busy state!\n");
212}
213
addy ke64e36822014-07-01 09:03:59 +0800214static u32 get_fifo_len(struct rockchip_spi *rs)
215{
216 u32 fifo;
217
218 for (fifo = 2; fifo < 32; fifo++) {
219 writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
220 if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
221 break;
222 }
223
224 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
225
226 return (fifo == 31) ? 0 : fifo;
227}
228
addy ke64e36822014-07-01 09:03:59 +0800229static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
230{
Huibin Hongb920cc32016-02-24 18:00:04 +0800231 struct spi_master *master = spi->master;
232 struct rockchip_spi *rs = spi_master_get_devdata(master);
Jeffy Chenaa099382017-06-28 12:38:43 +0800233 bool cs_asserted = !enable;
Huibin Hongb920cc32016-02-24 18:00:04 +0800234
Jeffy Chenaa099382017-06-28 12:38:43 +0800235 /* Return immediately for no-op */
236 if (cs_asserted == rs->cs_asserted[spi->chip_select])
237 return;
addy ke64e36822014-07-01 09:03:59 +0800238
Jeffy Chenaa099382017-06-28 12:38:43 +0800239 if (cs_asserted) {
240 /* Keep things powered as long as CS is asserted */
241 pm_runtime_get_sync(rs->dev);
addy ke64e36822014-07-01 09:03:59 +0800242
Jeffy Chenaa099382017-06-28 12:38:43 +0800243 ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER,
244 BIT(spi->chip_select));
245 } else {
246 ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER,
247 BIT(spi->chip_select));
addy ke64e36822014-07-01 09:03:59 +0800248
Jeffy Chenaa099382017-06-28 12:38:43 +0800249 /* Drop reference from when we first asserted CS */
250 pm_runtime_put(rs->dev);
251 }
Huibin Hongb920cc32016-02-24 18:00:04 +0800252
Jeffy Chenaa099382017-06-28 12:38:43 +0800253 rs->cs_asserted[spi->chip_select] = cs_asserted;
addy ke64e36822014-07-01 09:03:59 +0800254}
255
Andy Shevchenko22917932015-02-27 17:34:16 +0200256static void rockchip_spi_handle_err(struct spi_master *master,
257 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800258{
addy ke64e36822014-07-01 09:03:59 +0800259 struct rockchip_spi *rs = spi_master_get_devdata(master);
260
Emil Renner Berthingce386102018-10-31 11:57:02 +0100261 /* stop running spi transfer
262 * this also flushes both rx and tx fifos
Addy Ke5dcc44e2014-07-11 10:07:56 +0800263 */
Emil Renner Berthingce386102018-10-31 11:57:02 +0100264 spi_enable_chip(rs, false);
265
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100266 /* make sure all interrupts are masked */
267 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
268
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100269 if (atomic_read(&rs->state) & TXDMA)
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100270 dmaengine_terminate_async(master->dma_tx);
addy ke64e36822014-07-01 09:03:59 +0800271
Emil Renner Berthingce386102018-10-31 11:57:02 +0100272 if (atomic_read(&rs->state) & RXDMA)
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100273 dmaengine_terminate_async(master->dma_rx);
addy ke64e36822014-07-01 09:03:59 +0800274}
275
276static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
277{
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100278 u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
279 u32 words = min(rs->tx_left, tx_free);
addy ke64e36822014-07-01 09:03:59 +0800280
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100281 rs->tx_left -= words;
282 for (; words; words--) {
283 u32 txw;
284
addy ke64e36822014-07-01 09:03:59 +0800285 if (rs->n_bytes == 1)
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100286 txw = *(u8 *)rs->tx;
addy ke64e36822014-07-01 09:03:59 +0800287 else
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100288 txw = *(u16 *)rs->tx;
addy ke64e36822014-07-01 09:03:59 +0800289
290 writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
291 rs->tx += rs->n_bytes;
292 }
293}
294
295static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
296{
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100297 u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
298 u32 rx_left = rs->rx_left - words;
addy ke64e36822014-07-01 09:03:59 +0800299
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100300 /* the hardware doesn't allow us to change fifo threshold
301 * level while spi is enabled, so instead make sure to leave
302 * enough words in the rx fifo to get the last interrupt
303 * exactly when all words have been received
304 */
305 if (rx_left) {
306 u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1;
307
308 if (rx_left < ftl) {
309 rx_left = ftl;
310 words = rs->rx_left - rx_left;
311 }
312 }
313
314 rs->rx_left = rx_left;
315 for (; words; words--) {
316 u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
317
318 if (!rs->rx)
319 continue;
320
addy ke64e36822014-07-01 09:03:59 +0800321 if (rs->n_bytes == 1)
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100322 *(u8 *)rs->rx = (u8)rxw;
addy ke64e36822014-07-01 09:03:59 +0800323 else
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100324 *(u16 *)rs->rx = (u16)rxw;
addy ke64e36822014-07-01 09:03:59 +0800325 rs->rx += rs->n_bytes;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800326 }
addy ke64e36822014-07-01 09:03:59 +0800327}
328
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100329static irqreturn_t rockchip_spi_isr(int irq, void *dev_id)
addy ke64e36822014-07-01 09:03:59 +0800330{
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100331 struct spi_master *master = dev_id;
332 struct rockchip_spi *rs = spi_master_get_devdata(master);
addy ke64e36822014-07-01 09:03:59 +0800333
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100334 if (rs->tx_left)
335 rockchip_spi_pio_writer(rs);
336
337 rockchip_spi_pio_reader(rs);
338 if (!rs->rx_left) {
339 spi_enable_chip(rs, false);
340 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
341 spi_finalize_current_transfer(master);
342 }
343
344 return IRQ_HANDLED;
345}
346
347static int rockchip_spi_prepare_irq(struct rockchip_spi *rs,
348 struct spi_transfer *xfer)
349{
350 rs->tx = xfer->tx_buf;
351 rs->rx = xfer->rx_buf;
352 rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0;
353 rs->rx_left = xfer->len / rs->n_bytes;
354
355 writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR);
Emil Renner Berthing30688e42018-10-31 11:56:58 +0100356 spi_enable_chip(rs, true);
Emil Renner Berthinga3c17402018-10-10 11:00:38 +0200357
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100358 if (rs->tx_left)
359 rockchip_spi_pio_writer(rs);
addy ke64e36822014-07-01 09:03:59 +0800360
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100361 /* 1 means the transfer is in progress */
362 return 1;
addy ke64e36822014-07-01 09:03:59 +0800363}
364
365static void rockchip_spi_dma_rxcb(void *data)
366{
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100367 struct spi_master *master = data;
368 struct rockchip_spi *rs = spi_master_get_devdata(master);
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100369 int state = atomic_fetch_andnot(RXDMA, &rs->state);
addy ke64e36822014-07-01 09:03:59 +0800370
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100371 if (state & TXDMA)
372 return;
addy ke64e36822014-07-01 09:03:59 +0800373
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100374 spi_enable_chip(rs, false);
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100375 spi_finalize_current_transfer(master);
addy ke64e36822014-07-01 09:03:59 +0800376}
377
378static void rockchip_spi_dma_txcb(void *data)
379{
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100380 struct spi_master *master = data;
381 struct rockchip_spi *rs = spi_master_get_devdata(master);
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100382 int state = atomic_fetch_andnot(TXDMA, &rs->state);
383
384 if (state & RXDMA)
385 return;
addy ke64e36822014-07-01 09:03:59 +0800386
Addy Ke2df08e72014-07-11 10:08:24 +0800387 /* Wait until the FIFO data completely. */
388 wait_for_idle(rs);
389
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100390 spi_enable_chip(rs, false);
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100391 spi_finalize_current_transfer(master);
addy ke64e36822014-07-01 09:03:59 +0800392}
393
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100394static int rockchip_spi_prepare_dma(struct rockchip_spi *rs,
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100395 struct spi_master *master, struct spi_transfer *xfer)
addy ke64e36822014-07-01 09:03:59 +0800396{
addy ke64e36822014-07-01 09:03:59 +0800397 struct dma_async_tx_descriptor *rxdesc, *txdesc;
398
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100399 atomic_set(&rs->state, 0);
addy ke64e36822014-07-01 09:03:59 +0800400
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100401 rxdesc = NULL;
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100402 if (xfer->rx_buf) {
Emil Renner Berthing31bcb572018-10-31 11:56:59 +0100403 struct dma_slave_config rxconf = {
404 .direction = DMA_DEV_TO_MEM,
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100405 .src_addr = rs->dma_addr_rx,
Emil Renner Berthing31bcb572018-10-31 11:56:59 +0100406 .src_addr_width = rs->n_bytes,
407 .src_maxburst = 1,
408 };
409
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100410 dmaengine_slave_config(master->dma_rx, &rxconf);
addy ke64e36822014-07-01 09:03:59 +0800411
Addy Ke5dcc44e2014-07-11 10:07:56 +0800412 rxdesc = dmaengine_prep_slave_sg(
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100413 master->dma_rx,
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100414 xfer->rx_sg.sgl, xfer->rx_sg.nents,
Emil Renner Berthingd9071b72018-10-10 11:00:37 +0200415 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
Shawn Linea984912016-03-09 16:11:15 +0800416 if (!rxdesc)
417 return -EINVAL;
addy ke64e36822014-07-01 09:03:59 +0800418
419 rxdesc->callback = rockchip_spi_dma_rxcb;
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100420 rxdesc->callback_param = master;
addy ke64e36822014-07-01 09:03:59 +0800421 }
422
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100423 txdesc = NULL;
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100424 if (xfer->tx_buf) {
Emil Renner Berthing31bcb572018-10-31 11:56:59 +0100425 struct dma_slave_config txconf = {
426 .direction = DMA_MEM_TO_DEV,
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100427 .dst_addr = rs->dma_addr_tx,
Emil Renner Berthing31bcb572018-10-31 11:56:59 +0100428 .dst_addr_width = rs->n_bytes,
429 .dst_maxburst = rs->fifo_len / 2,
430 };
431
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100432 dmaengine_slave_config(master->dma_tx, &txconf);
addy ke64e36822014-07-01 09:03:59 +0800433
Addy Ke5dcc44e2014-07-11 10:07:56 +0800434 txdesc = dmaengine_prep_slave_sg(
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100435 master->dma_tx,
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100436 xfer->tx_sg.sgl, xfer->tx_sg.nents,
Emil Renner Berthingd9071b72018-10-10 11:00:37 +0200437 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
Shawn Linea984912016-03-09 16:11:15 +0800438 if (!txdesc) {
439 if (rxdesc)
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100440 dmaengine_terminate_sync(master->dma_rx);
Shawn Linea984912016-03-09 16:11:15 +0800441 return -EINVAL;
442 }
addy ke64e36822014-07-01 09:03:59 +0800443
444 txdesc->callback = rockchip_spi_dma_txcb;
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100445 txdesc->callback_param = master;
addy ke64e36822014-07-01 09:03:59 +0800446 }
447
448 /* rx must be started before tx due to spi instinct */
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100449 if (rxdesc) {
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100450 atomic_or(RXDMA, &rs->state);
addy ke64e36822014-07-01 09:03:59 +0800451 dmaengine_submit(rxdesc);
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100452 dma_async_issue_pending(master->dma_rx);
addy ke64e36822014-07-01 09:03:59 +0800453 }
454
Emil Renner Berthing30688e42018-10-31 11:56:58 +0100455 spi_enable_chip(rs, true);
Emil Renner Berthinga3c17402018-10-10 11:00:38 +0200456
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100457 if (txdesc) {
Emil Renner Berthingfab3e482018-10-31 11:57:01 +0100458 atomic_or(TXDMA, &rs->state);
addy ke64e36822014-07-01 09:03:59 +0800459 dmaengine_submit(txdesc);
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100460 dma_async_issue_pending(master->dma_tx);
addy ke64e36822014-07-01 09:03:59 +0800461 }
Shawn Linea984912016-03-09 16:11:15 +0800462
Emil Renner Berthinga3c17402018-10-10 11:00:38 +0200463 /* 1 means the transfer is in progress */
464 return 1;
addy ke64e36822014-07-01 09:03:59 +0800465}
466
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100467static void rockchip_spi_config(struct rockchip_spi *rs,
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100468 struct spi_device *spi, struct spi_transfer *xfer,
469 bool use_dma)
addy ke64e36822014-07-01 09:03:59 +0800470{
Emil Renner Berthing2410d6a2018-10-31 11:57:00 +0100471 u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET
472 | CR0_BHT_8BIT << CR0_BHT_OFFSET
473 | CR0_SSD_ONE << CR0_SSD_OFFSET
474 | CR0_EM_BIG << CR0_EM_OFFSET;
Emil Renner Berthing65498c62018-10-31 11:57:10 +0100475 u32 cr1;
476 u32 dmacr = 0;
addy ke64e36822014-07-01 09:03:59 +0800477
Emil Renner Berthing74b7efa2018-10-31 11:57:08 +0100478 cr0 |= rs->rsd << CR0_RSD_OFFSET;
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100479 cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET;
Emil Renner Berthing04290192018-10-31 11:57:11 +0100480 if (spi->mode & SPI_LSB_FIRST)
481 cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET;
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100482
483 if (xfer->rx_buf && xfer->tx_buf)
484 cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET;
485 else if (xfer->rx_buf)
486 cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET;
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100487 else if (use_dma)
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100488 cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET;
addy ke64e36822014-07-01 09:03:59 +0800489
Emil Renner Berthing65498c62018-10-31 11:57:10 +0100490 switch (xfer->bits_per_word) {
491 case 4:
492 cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET;
493 cr1 = xfer->len - 1;
494 break;
495 case 8:
496 cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET;
497 cr1 = xfer->len - 1;
498 break;
499 case 16:
500 cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET;
501 cr1 = xfer->len / 2 - 1;
502 break;
503 default:
504 /* we only whitelist 4, 8 and 16 bit words in
505 * master->bits_per_word_mask, so this shouldn't
506 * happen
507 */
508 unreachable();
509 }
510
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100511 if (use_dma) {
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100512 if (xfer->tx_buf)
addy ke64e36822014-07-01 09:03:59 +0800513 dmacr |= TF_DMA_EN;
Emil Renner Berthingfc1ad8e2018-10-31 11:57:03 +0100514 if (xfer->rx_buf)
addy ke64e36822014-07-01 09:03:59 +0800515 dmacr |= RF_DMA_EN;
516 }
517
addy ke64e36822014-07-01 09:03:59 +0800518 writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
Emil Renner Berthing65498c62018-10-31 11:57:10 +0100519 writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1);
Huibin Hong04b37d22017-08-16 10:12:02 +0800520
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100521 /* unfortunately setting the fifo threshold level to generate an
522 * interrupt exactly when the fifo is full doesn't seem to work,
523 * so we need the strict inequality here
524 */
525 if (xfer->len < rs->fifo_len)
526 writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
527 else
528 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
addy ke64e36822014-07-01 09:03:59 +0800529
Huibin Hongdcfc8612018-10-10 11:00:33 +0200530 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR);
addy ke64e36822014-07-01 09:03:59 +0800531 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
532 writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
533
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100534 /* the hardware only supports an even clock divisor, so
535 * round divisor = spiclk / speed up to nearest even number
536 * so that the resulting speed is <= the requested speed
537 */
538 writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz),
539 rs->regs + ROCKCHIP_SPI_BAUDR);
addy ke64e36822014-07-01 09:03:59 +0800540}
541
Brian Norris5185a812016-07-14 18:30:59 -0700542static size_t rockchip_spi_max_transfer_size(struct spi_device *spi)
543{
544 return ROCKCHIP_SPI_MAX_TRANLEN;
545}
546
Addy Ke5dcc44e2014-07-11 10:07:56 +0800547static int rockchip_spi_transfer_one(
548 struct spi_master *master,
addy ke64e36822014-07-01 09:03:59 +0800549 struct spi_device *spi,
550 struct spi_transfer *xfer)
551{
addy ke64e36822014-07-01 09:03:59 +0800552 struct rockchip_spi *rs = spi_master_get_devdata(master);
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100553 bool use_dma;
addy ke64e36822014-07-01 09:03:59 +0800554
Doug Anderson62946172014-09-03 13:44:26 -0700555 WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
556 (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
addy ke64e36822014-07-01 09:03:59 +0800557
558 if (!xfer->tx_buf && !xfer->rx_buf) {
559 dev_err(rs->dev, "No buffer for transfer\n");
560 return -EINVAL;
561 }
562
Brian Norris5185a812016-07-14 18:30:59 -0700563 if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) {
564 dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len);
565 return -EINVAL;
566 }
567
Emil Renner Berthing65498c62018-10-31 11:57:10 +0100568 rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2;
addy ke64e36822014-07-01 09:03:59 +0800569
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100570 use_dma = master->can_dma ? master->can_dma(master, spi, xfer) : false;
addy ke64e36822014-07-01 09:03:59 +0800571
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100572 rockchip_spi_config(rs, spi, xfer, use_dma);
addy ke64e36822014-07-01 09:03:59 +0800573
Emil Renner Berthingeff02752018-10-31 11:57:06 +0100574 if (use_dma)
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100575 return rockchip_spi_prepare_dma(rs, master, xfer);
addy ke64e36822014-07-01 09:03:59 +0800576
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100577 return rockchip_spi_prepare_irq(rs, xfer);
addy ke64e36822014-07-01 09:03:59 +0800578}
579
580static bool rockchip_spi_can_dma(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800581 struct spi_device *spi,
582 struct spi_transfer *xfer)
addy ke64e36822014-07-01 09:03:59 +0800583{
584 struct rockchip_spi *rs = spi_master_get_devdata(master);
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100585 unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2;
addy ke64e36822014-07-01 09:03:59 +0800586
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100587 /* if the numbor of spi words to transfer is less than the fifo
588 * length we can just fill the fifo and wait for a single irq,
589 * so don't bother setting up dma
590 */
591 return xfer->len / bytes_per_word >= rs->fifo_len;
addy ke64e36822014-07-01 09:03:59 +0800592}
593
594static int rockchip_spi_probe(struct platform_device *pdev)
595{
Jeffy Chen43de9792017-08-07 20:40:18 +0800596 int ret;
addy ke64e36822014-07-01 09:03:59 +0800597 struct rockchip_spi *rs;
598 struct spi_master *master;
599 struct resource *mem;
Julius Werner76b17e62015-03-26 16:30:25 -0700600 u32 rsd_nsecs;
addy ke64e36822014-07-01 09:03:59 +0800601
602 master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
Addy Ke5dcc44e2014-07-11 10:07:56 +0800603 if (!master)
addy ke64e36822014-07-01 09:03:59 +0800604 return -ENOMEM;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800605
addy ke64e36822014-07-01 09:03:59 +0800606 platform_set_drvdata(pdev, master);
607
608 rs = spi_master_get_devdata(master);
addy ke64e36822014-07-01 09:03:59 +0800609
610 /* Get basic io resource and map it */
611 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
612 rs->regs = devm_ioremap_resource(&pdev->dev, mem);
613 if (IS_ERR(rs->regs)) {
addy ke64e36822014-07-01 09:03:59 +0800614 ret = PTR_ERR(rs->regs);
Jeffy Chenc3515872017-06-13 13:25:40 +0800615 goto err_put_master;
addy ke64e36822014-07-01 09:03:59 +0800616 }
617
618 rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
619 if (IS_ERR(rs->apb_pclk)) {
620 dev_err(&pdev->dev, "Failed to get apb_pclk\n");
621 ret = PTR_ERR(rs->apb_pclk);
Jeffy Chenc3515872017-06-13 13:25:40 +0800622 goto err_put_master;
addy ke64e36822014-07-01 09:03:59 +0800623 }
624
625 rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
626 if (IS_ERR(rs->spiclk)) {
627 dev_err(&pdev->dev, "Failed to get spi_pclk\n");
628 ret = PTR_ERR(rs->spiclk);
Jeffy Chenc3515872017-06-13 13:25:40 +0800629 goto err_put_master;
addy ke64e36822014-07-01 09:03:59 +0800630 }
631
632 ret = clk_prepare_enable(rs->apb_pclk);
Jeffy Chen43de9792017-08-07 20:40:18 +0800633 if (ret < 0) {
addy ke64e36822014-07-01 09:03:59 +0800634 dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
Jeffy Chenc3515872017-06-13 13:25:40 +0800635 goto err_put_master;
addy ke64e36822014-07-01 09:03:59 +0800636 }
637
638 ret = clk_prepare_enable(rs->spiclk);
Jeffy Chen43de9792017-08-07 20:40:18 +0800639 if (ret < 0) {
addy ke64e36822014-07-01 09:03:59 +0800640 dev_err(&pdev->dev, "Failed to enable spi_clk\n");
Jeffy Chenc3515872017-06-13 13:25:40 +0800641 goto err_disable_apbclk;
addy ke64e36822014-07-01 09:03:59 +0800642 }
643
Emil Renner Berthing30688e42018-10-31 11:56:58 +0100644 spi_enable_chip(rs, false);
addy ke64e36822014-07-01 09:03:59 +0800645
Emil Renner Berthing01b59ce2018-10-31 11:57:09 +0100646 ret = platform_get_irq(pdev, 0);
647 if (ret < 0)
648 goto err_disable_spiclk;
649
650 ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL,
651 IRQF_ONESHOT, dev_name(&pdev->dev), master);
652 if (ret)
653 goto err_disable_spiclk;
654
addy ke64e36822014-07-01 09:03:59 +0800655 rs->dev = &pdev->dev;
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100656 rs->freq = clk_get_rate(rs->spiclk);
addy ke64e36822014-07-01 09:03:59 +0800657
Julius Werner76b17e62015-03-26 16:30:25 -0700658 if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
Emil Renner Berthing74b7efa2018-10-31 11:57:08 +0100659 &rsd_nsecs)) {
660 /* rx sample delay is expressed in parent clock cycles (max 3) */
661 u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8),
662 1000000000 >> 8);
663 if (!rsd) {
664 dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n",
665 rs->freq, rsd_nsecs);
666 } else if (rsd > CR0_RSD_MAX) {
667 rsd = CR0_RSD_MAX;
668 dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n",
669 rs->freq, rsd_nsecs,
670 CR0_RSD_MAX * 1000000000U / rs->freq);
671 }
672 rs->rsd = rsd;
673 }
Julius Werner76b17e62015-03-26 16:30:25 -0700674
addy ke64e36822014-07-01 09:03:59 +0800675 rs->fifo_len = get_fifo_len(rs);
676 if (!rs->fifo_len) {
677 dev_err(&pdev->dev, "Failed to get fifo length\n");
Wei Yongjundb7e8d92014-07-20 22:02:04 +0800678 ret = -EINVAL;
Jeffy Chenc3515872017-06-13 13:25:40 +0800679 goto err_disable_spiclk;
addy ke64e36822014-07-01 09:03:59 +0800680 }
681
addy ke64e36822014-07-01 09:03:59 +0800682 pm_runtime_set_active(&pdev->dev);
683 pm_runtime_enable(&pdev->dev);
684
685 master->auto_runtime_pm = true;
686 master->bus_num = pdev->id;
Emil Renner Berthing04290192018-10-31 11:57:11 +0100687 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST;
Jeffy Chenaa099382017-06-28 12:38:43 +0800688 master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM;
addy ke64e36822014-07-01 09:03:59 +0800689 master->dev.of_node = pdev->dev.of_node;
Emil Renner Berthing65498c62018-10-31 11:57:10 +0100690 master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4);
Emil Renner Berthing420b82f2018-10-31 11:57:07 +0100691 master->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX;
692 master->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT);
addy ke64e36822014-07-01 09:03:59 +0800693
694 master->set_cs = rockchip_spi_set_cs;
addy ke64e36822014-07-01 09:03:59 +0800695 master->transfer_one = rockchip_spi_transfer_one;
Brian Norris5185a812016-07-14 18:30:59 -0700696 master->max_transfer_size = rockchip_spi_max_transfer_size;
Andy Shevchenko22917932015-02-27 17:34:16 +0200697 master->handle_err = rockchip_spi_handle_err;
Jeffy Chenc8637952017-06-28 12:38:42 +0800698 master->flags = SPI_MASTER_GPIO_SS;
addy ke64e36822014-07-01 09:03:59 +0800699
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100700 master->dma_tx = dma_request_chan(rs->dev, "tx");
701 if (IS_ERR(master->dma_tx)) {
Shawn Lin61cadcf2016-03-09 16:11:32 +0800702 /* Check tx to see if we need defer probing driver */
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100703 if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) {
Shawn Lin61cadcf2016-03-09 16:11:32 +0800704 ret = -EPROBE_DEFER;
Jeffy Chenc3515872017-06-13 13:25:40 +0800705 goto err_disable_pm_runtime;
Shawn Lin61cadcf2016-03-09 16:11:32 +0800706 }
addy ke64e36822014-07-01 09:03:59 +0800707 dev_warn(rs->dev, "Failed to request TX DMA channel\n");
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100708 master->dma_tx = NULL;
Shawn Lin61cadcf2016-03-09 16:11:32 +0800709 }
addy ke64e36822014-07-01 09:03:59 +0800710
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100711 master->dma_rx = dma_request_chan(rs->dev, "rx");
712 if (IS_ERR(master->dma_rx)) {
713 if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) {
Shawn Line4c0e062016-03-31 11:11:41 +0800714 ret = -EPROBE_DEFER;
Dan Carpenter5de7ed02016-05-04 09:25:46 +0300715 goto err_free_dma_tx;
addy ke64e36822014-07-01 09:03:59 +0800716 }
717 dev_warn(rs->dev, "Failed to request RX DMA channel\n");
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100718 master->dma_rx = NULL;
addy ke64e36822014-07-01 09:03:59 +0800719 }
720
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100721 if (master->dma_tx && master->dma_rx) {
722 rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR;
723 rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR;
addy ke64e36822014-07-01 09:03:59 +0800724 master->can_dma = rockchip_spi_can_dma;
addy ke64e36822014-07-01 09:03:59 +0800725 }
726
727 ret = devm_spi_register_master(&pdev->dev, master);
Jeffy Chen43de9792017-08-07 20:40:18 +0800728 if (ret < 0) {
addy ke64e36822014-07-01 09:03:59 +0800729 dev_err(&pdev->dev, "Failed to register master\n");
Jeffy Chenc3515872017-06-13 13:25:40 +0800730 goto err_free_dma_rx;
addy ke64e36822014-07-01 09:03:59 +0800731 }
732
addy ke64e36822014-07-01 09:03:59 +0800733 return 0;
734
Jeffy Chenc3515872017-06-13 13:25:40 +0800735err_free_dma_rx:
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100736 if (master->dma_rx)
737 dma_release_channel(master->dma_rx);
Dan Carpenter5de7ed02016-05-04 09:25:46 +0300738err_free_dma_tx:
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100739 if (master->dma_tx)
740 dma_release_channel(master->dma_tx);
Jeffy Chenc3515872017-06-13 13:25:40 +0800741err_disable_pm_runtime:
742 pm_runtime_disable(&pdev->dev);
743err_disable_spiclk:
addy ke64e36822014-07-01 09:03:59 +0800744 clk_disable_unprepare(rs->spiclk);
Jeffy Chenc3515872017-06-13 13:25:40 +0800745err_disable_apbclk:
addy ke64e36822014-07-01 09:03:59 +0800746 clk_disable_unprepare(rs->apb_pclk);
Jeffy Chenc3515872017-06-13 13:25:40 +0800747err_put_master:
addy ke64e36822014-07-01 09:03:59 +0800748 spi_master_put(master);
749
750 return ret;
751}
752
753static int rockchip_spi_remove(struct platform_device *pdev)
754{
755 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
756 struct rockchip_spi *rs = spi_master_get_devdata(master);
757
Jeffy Chen6a06e892017-08-07 20:40:19 +0800758 pm_runtime_get_sync(&pdev->dev);
addy ke64e36822014-07-01 09:03:59 +0800759
760 clk_disable_unprepare(rs->spiclk);
761 clk_disable_unprepare(rs->apb_pclk);
762
Jeffy Chen6a06e892017-08-07 20:40:19 +0800763 pm_runtime_put_noidle(&pdev->dev);
764 pm_runtime_disable(&pdev->dev);
765 pm_runtime_set_suspended(&pdev->dev);
766
Emil Renner Berthingeee06a92018-10-31 11:57:04 +0100767 if (master->dma_tx)
768 dma_release_channel(master->dma_tx);
769 if (master->dma_rx)
770 dma_release_channel(master->dma_rx);
addy ke64e36822014-07-01 09:03:59 +0800771
Shawn Lin844c9f42016-02-15 16:28:12 +0800772 spi_master_put(master);
773
addy ke64e36822014-07-01 09:03:59 +0800774 return 0;
775}
776
777#ifdef CONFIG_PM_SLEEP
778static int rockchip_spi_suspend(struct device *dev)
779{
Jeffy Chen43de9792017-08-07 20:40:18 +0800780 int ret;
addy ke64e36822014-07-01 09:03:59 +0800781 struct spi_master *master = dev_get_drvdata(dev);
addy ke64e36822014-07-01 09:03:59 +0800782
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100783 ret = spi_master_suspend(master);
Jeffy Chen43de9792017-08-07 20:40:18 +0800784 if (ret < 0)
addy ke64e36822014-07-01 09:03:59 +0800785 return ret;
786
Jeffy Chend38c4ae12017-08-07 20:40:20 +0800787 ret = pm_runtime_force_suspend(dev);
788 if (ret < 0)
789 return ret;
addy ke64e36822014-07-01 09:03:59 +0800790
Brian Norris23e291c2016-12-16 16:59:16 -0800791 pinctrl_pm_select_sleep_state(dev);
792
Jeffy Chen43de9792017-08-07 20:40:18 +0800793 return 0;
addy ke64e36822014-07-01 09:03:59 +0800794}
795
796static int rockchip_spi_resume(struct device *dev)
797{
Jeffy Chen43de9792017-08-07 20:40:18 +0800798 int ret;
addy ke64e36822014-07-01 09:03:59 +0800799 struct spi_master *master = dev_get_drvdata(dev);
800 struct rockchip_spi *rs = spi_master_get_devdata(master);
801
Brian Norris23e291c2016-12-16 16:59:16 -0800802 pinctrl_pm_select_default_state(dev);
803
Jeffy Chend38c4ae12017-08-07 20:40:20 +0800804 ret = pm_runtime_force_resume(dev);
805 if (ret < 0)
806 return ret;
addy ke64e36822014-07-01 09:03:59 +0800807
Emil Renner Berthingd790c342018-10-31 11:57:05 +0100808 ret = spi_master_resume(master);
addy ke64e36822014-07-01 09:03:59 +0800809 if (ret < 0) {
810 clk_disable_unprepare(rs->spiclk);
811 clk_disable_unprepare(rs->apb_pclk);
812 }
813
Jeffy Chen43de9792017-08-07 20:40:18 +0800814 return 0;
addy ke64e36822014-07-01 09:03:59 +0800815}
816#endif /* CONFIG_PM_SLEEP */
817
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100818#ifdef CONFIG_PM
addy ke64e36822014-07-01 09:03:59 +0800819static int rockchip_spi_runtime_suspend(struct device *dev)
820{
821 struct spi_master *master = dev_get_drvdata(dev);
822 struct rockchip_spi *rs = spi_master_get_devdata(master);
823
824 clk_disable_unprepare(rs->spiclk);
825 clk_disable_unprepare(rs->apb_pclk);
826
827 return 0;
828}
829
830static int rockchip_spi_runtime_resume(struct device *dev)
831{
832 int ret;
833 struct spi_master *master = dev_get_drvdata(dev);
834 struct rockchip_spi *rs = spi_master_get_devdata(master);
835
836 ret = clk_prepare_enable(rs->apb_pclk);
Jeffy Chen43de9792017-08-07 20:40:18 +0800837 if (ret < 0)
addy ke64e36822014-07-01 09:03:59 +0800838 return ret;
839
840 ret = clk_prepare_enable(rs->spiclk);
Jeffy Chen43de9792017-08-07 20:40:18 +0800841 if (ret < 0)
addy ke64e36822014-07-01 09:03:59 +0800842 clk_disable_unprepare(rs->apb_pclk);
843
Jeffy Chen43de9792017-08-07 20:40:18 +0800844 return 0;
addy ke64e36822014-07-01 09:03:59 +0800845}
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100846#endif /* CONFIG_PM */
addy ke64e36822014-07-01 09:03:59 +0800847
848static const struct dev_pm_ops rockchip_spi_pm = {
849 SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
850 SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
851 rockchip_spi_runtime_resume, NULL)
852};
853
854static const struct of_device_id rockchip_spi_dt_match[] = {
Andy Yan6b860e62017-08-14 16:34:22 +0800855 { .compatible = "rockchip,rv1108-spi", },
Caesar Wangaa29ea32016-05-20 07:56:21 +0800856 { .compatible = "rockchip,rk3036-spi", },
addy ke64e36822014-07-01 09:03:59 +0800857 { .compatible = "rockchip,rk3066-spi", },
Addy Keb839b782014-07-11 10:09:19 +0800858 { .compatible = "rockchip,rk3188-spi", },
Caesar Wangaa29ea32016-05-20 07:56:21 +0800859 { .compatible = "rockchip,rk3228-spi", },
Addy Keb839b782014-07-11 10:09:19 +0800860 { .compatible = "rockchip,rk3288-spi", },
Caesar Wangaa29ea32016-05-20 07:56:21 +0800861 { .compatible = "rockchip,rk3368-spi", },
Xu Jianqun9b7a5622016-02-18 19:16:31 +0800862 { .compatible = "rockchip,rk3399-spi", },
addy ke64e36822014-07-01 09:03:59 +0800863 { },
864};
865MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
866
867static struct platform_driver rockchip_spi_driver = {
868 .driver = {
869 .name = DRIVER_NAME,
addy ke64e36822014-07-01 09:03:59 +0800870 .pm = &rockchip_spi_pm,
871 .of_match_table = of_match_ptr(rockchip_spi_dt_match),
872 },
873 .probe = rockchip_spi_probe,
874 .remove = rockchip_spi_remove,
875};
876
877module_platform_driver(rockchip_spi_driver);
878
Addy Ke5dcc44e2014-07-11 10:07:56 +0800879MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
addy ke64e36822014-07-01 09:03:59 +0800880MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
881MODULE_LICENSE("GPL v2");