blob: 16289bafa001e04e51af76af8a0a46920f24684c [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070022#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010023#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053025#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020026#include <linux/of.h>
27#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020028#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020029#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070030#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030032#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053033
Charulatha V6d62e212011-04-18 15:06:51 +000034struct gpio_regs {
35 u32 irqenable1;
36 u32 irqenable2;
37 u32 wake_en;
38 u32 ctrl;
39 u32 oe;
40 u32 leveldetect0;
41 u32 leveldetect1;
42 u32 risingdetect;
43 u32 fallingdetect;
44 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053045 u32 debounce;
46 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000047};
48
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053050 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010051 void __iomem *base;
Grygorii Strashko30cefea2015-09-25 12:06:02 -070052 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080053 u32 non_wakeup_gpios;
54 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000055 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080056 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080057 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080058 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020059 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070060 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080061 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080062 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070063 struct notifier_block nb;
64 unsigned int is_suspended:1;
Charulatha V058af1e2009-11-22 10:11:25 -080065 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020066 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080067 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053068 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053069 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080070 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053071 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050072 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080073 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070074 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053075 int context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070076
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020077 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Janusz Krzysztofik442af142018-07-19 01:57:08 +020078 void (*set_dataout_multiple)(struct gpio_bank *bank,
79 unsigned long *mask, unsigned long *bits);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053080 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070081
82 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010083};
84
Charulatha Vc8eef652011-05-02 15:21:42 +053085#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020087#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020088#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020089
Tony Lindgren3d009c82015-01-16 14:50:50 -080090static void omap_gpio_unmask_irq(struct irq_data *d);
91
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020092static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060093{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +020094 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +010095 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +010096}
97
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020098static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
99 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100100{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100101 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100102 u32 l;
103
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700104 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200105 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100106 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200107 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100108 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200109 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200110 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530111 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100112}
113
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700114
115/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200116static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200117 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100118{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100119 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200120 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100121
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530122 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700123 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530124 bank->context.dataout |= l;
125 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700126 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530127 bank->context.dataout &= ~l;
128 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700129
Victor Kamensky661553b2013-11-16 02:01:04 +0200130 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700131}
132
133/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200134static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200135 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700136{
137 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200138 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700139 u32 l;
140
Victor Kamensky661553b2013-11-16 02:01:04 +0200141 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700142 if (enable)
143 l |= gpio_bit;
144 else
145 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200146 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530147 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100148}
149
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200150static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100151{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700152 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200154 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100155}
156
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200157static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300158{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700159 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300160
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200161 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300162}
163
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200164/* set multiple data out values using dedicate set/clear register */
165static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
166 unsigned long *mask,
167 unsigned long *bits)
168{
169 void __iomem *reg = bank->base;
170 u32 l;
171
172 l = *bits & *mask;
173 writel_relaxed(l, reg + bank->regs->set_dataout);
174 bank->context.dataout |= l;
175
176 l = ~*bits & *mask;
177 writel_relaxed(l, reg + bank->regs->clr_dataout);
178 bank->context.dataout &= ~l;
179}
180
181/* set multiple data out values using mask register */
182static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
183 unsigned long *mask,
184 unsigned long *bits)
185{
186 void __iomem *reg = bank->base + bank->regs->dataout;
187 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
188
189 writel_relaxed(l, reg);
190 bank->context.dataout = l;
191}
192
193static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
194 unsigned long *mask)
195{
196 void __iomem *reg = bank->base + bank->regs->datain;
197
198 return readl_relaxed(reg) & *mask;
199}
200
201static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
202 unsigned long *mask)
203{
204 void __iomem *reg = bank->base + bank->regs->dataout;
205
206 return readl_relaxed(reg) & *mask;
207}
208
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200209static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700210{
Victor Kamensky661553b2013-11-16 02:01:04 +0200211 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700212
Benoit Cousson862ff642012-02-01 15:58:56 +0100213 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700214 l |= mask;
215 else
216 l &= ~mask;
217
Victor Kamensky661553b2013-11-16 02:01:04 +0200218 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700219}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100220
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200221static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530222{
223 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300224 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530225 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300226
Victor Kamensky661553b2013-11-16 02:01:04 +0200227 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300228 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530229 }
230}
231
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200232static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530233{
234 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300235 /*
236 * Disable debounce before cutting it's clock. If debounce is
237 * enabled but the clock is not, GPIO module seems to be unable
238 * to detect events and generate interrupts at least on OMAP3.
239 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200240 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300241
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300242 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530243 bank->dbck_enabled = false;
244 }
245}
246
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700247/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200248 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700249 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200250 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700251 * @debounce: debounce time to use
252 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300253 * OMAP's debounce time is in 31us steps
254 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
255 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400256 *
257 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700258 */
David Rivshin83977442017-04-24 18:56:50 -0400259static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
260 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700261{
Kevin Hilman9942da02011-04-22 12:02:05 -0700262 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700263 u32 val;
264 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300265 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700266
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800267 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400268 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800269
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300270 if (enable) {
271 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400272 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
273 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300274 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700275
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200276 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700277
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300278 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700279 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200280 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700281
Kevin Hilman9942da02011-04-22 12:02:05 -0700282 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200283 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700284
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300285 if (enable)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700286 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530287 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700288 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300289 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700290
Victor Kamensky661553b2013-11-16 02:01:04 +0200291 writel_relaxed(val, reg);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300292 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530293 /*
294 * Enable debounce clock per module.
295 * This call is mandatory because in omap_gpio_request() when
296 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
297 * runtime callbck fails to turn on dbck because dbck_enable_mask
298 * used within _gpio_dbck_enable() is still not initialized at
299 * that point. Therefore we have to enable dbck here.
300 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200301 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530302 if (bank->dbck_enable_mask) {
303 bank->context.debounce = debounce;
304 bank->context.debounce_en = val;
305 }
David Rivshin83977442017-04-24 18:56:50 -0400306
307 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700308}
309
Jon Hunterc9c55d92012-10-26 14:26:04 -0500310/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200311 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500312 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200313 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500314 *
315 * If a gpio is using debounce, then clear the debounce enable bit and if
316 * this is the only gpio in this bank using debounce, then clear the debounce
317 * time too. The debounce clock will also be disabled when calling this function
318 * if this is the only gpio in the bank using debounce.
319 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200320static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500321{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200322 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500323
324 if (!bank->dbck_flag)
325 return;
326
327 if (!(bank->dbck_enable_mask & gpio_bit))
328 return;
329
330 bank->dbck_enable_mask &= ~gpio_bit;
331 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200332 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500333 bank->base + bank->regs->debounce_en);
334
335 if (!bank->dbck_enable_mask) {
336 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200337 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500338 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300339 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500340 bank->dbck_enabled = false;
341 }
342}
343
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700344/*
345 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
346 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
347 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
348 * are capable waking up the system from off mode.
349 */
350static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
351{
352 u32 no_wake = bank->non_wakeup_gpios;
353
354 if (no_wake)
355 return !!(~no_wake & gpio_mask);
356
357 return false;
358}
359
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200360static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530361 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100362{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800363 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200364 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100365
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200366 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
367 trigger & IRQ_TYPE_LEVEL_LOW);
368 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
369 trigger & IRQ_TYPE_LEVEL_HIGH);
Russell Kinge6818d22019-04-08 12:46:53 -0700370
371 /*
372 * We need the edge detection enabled for to allow the GPIO block
373 * to be woken from idle state. Set the appropriate edge detection
374 * in addition to the level detection.
375 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200376 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700377 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200378 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700379 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530380
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530381 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200382 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530383 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200384 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530385 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200386 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530387 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200388 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530389
390 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tony Lindgren00ded242018-12-07 11:08:29 -0800391 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
392 bank->context.wake_en =
393 readl_relaxed(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530394 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530395
Ambresh K55b220c2011-06-15 13:40:45 -0700396 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700397 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000398 /*
399 * Log the edge gpio and manually trigger the IRQ
400 * after resume if the input level changes
401 * to avoid irq lost during PER RET/OFF mode
402 * Applies for omap2 non-wakeup gpio and all omap3 gpios
403 */
404 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800405 bank->enabled_non_wakeup_gpios |= gpio_bit;
406 else
407 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
408 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700409
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530410 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200411 readl_relaxed(bank->base + bank->regs->leveldetect0) |
412 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100413}
414
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800415#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800416/*
417 * This only applies to chips that can't do both rising and falling edge
418 * detection at once. For all other chips, this function is a noop.
419 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200420static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800421{
422 void __iomem *reg = bank->base;
423 u32 l = 0;
424
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530425 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800426 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530427
428 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800429
Victor Kamensky661553b2013-11-16 02:01:04 +0200430 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800431 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200432 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800433 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200434 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800435
Victor Kamensky661553b2013-11-16 02:01:04 +0200436 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800437}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530438#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200439static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800440#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800441
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200442static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
443 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100444{
445 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530446 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100447 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100448
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530449 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200450 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530451 } else if (bank->regs->irqctrl) {
452 reg += bank->regs->irqctrl;
453
Victor Kamensky661553b2013-11-16 02:01:04 +0200454 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000455 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200456 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100457 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200458 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100459 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200460 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100461 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530462 return -EINVAL;
463
Victor Kamensky661553b2013-11-16 02:01:04 +0200464 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530465 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100466 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530467 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100468 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530469 reg += bank->regs->edgectrl1;
470
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100471 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200472 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100474 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100475 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100476 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200477 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530478
479 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200480 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530481 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200482 readl_relaxed(bank->base + bank->regs->wkup_en);
483 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100485 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486}
487
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200488static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200489{
490 if (bank->regs->pinctrl) {
491 void __iomem *reg = bank->base + bank->regs->pinctrl;
492
493 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200494 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200495 }
496
497 if (bank->regs->ctrl && !BANK_USED(bank)) {
498 void __iomem *reg = bank->base + bank->regs->ctrl;
499 u32 ctrl;
500
Victor Kamensky661553b2013-11-16 02:01:04 +0200501 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200502 /* Module is enabled, clocks are not gated */
503 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200504 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200505 bank->context.ctrl = ctrl;
506 }
507}
508
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200509static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200510{
511 void __iomem *base = bank->base;
512
513 if (bank->regs->wkup_en &&
514 !LINE_USED(bank->mod_usage, offset) &&
515 !LINE_USED(bank->irq_usage, offset)) {
516 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200517 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200518 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200519 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200520 }
521
522 if (bank->regs->ctrl && !BANK_USED(bank)) {
523 void __iomem *reg = bank->base + bank->regs->ctrl;
524 u32 ctrl;
525
Victor Kamensky661553b2013-11-16 02:01:04 +0200526 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200527 /* Module is disabled, clocks are gated */
528 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200529 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200530 bank->context.ctrl = ctrl;
531 }
532}
533
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200534static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200535{
536 void __iomem *reg = bank->base + bank->regs->direction;
537
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200538 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200539}
540
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200541static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800542{
543 if (!LINE_USED(bank->mod_usage, offset)) {
544 omap_enable_gpio_module(bank, offset);
545 omap_set_gpio_direction(bank, offset, 1);
546 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200547 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800548}
549
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200550static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100551{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200552 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100553 int retval;
David Brownella6472532008-03-03 04:33:30 -0800554 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200555 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100556
David Brownelle5c56ed2006-12-06 17:13:59 -0800557 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100558 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800559
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530560 if (!bank->regs->leveldetect0 &&
561 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100562 return -EINVAL;
563
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200564 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200565 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300566 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800567 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300568 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300569 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200570 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200571 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200572 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300573 retval = -EINVAL;
574 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200575 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200576 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800577
578 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200579 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800580 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500581 /*
582 * Edge IRQs are already cleared/acked in irq_handler and
583 * not need to be masked, as result handle_edge_irq()
584 * logic is excessed here and may cause lose of interrupts.
585 * So just use handle_simple_irq.
586 */
587 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800588
Grygorii Strashko1562e462015-05-22 17:35:49 +0300589 return 0;
590
591error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100592 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593}
594
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200595static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100597 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700599 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200600 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300601
602 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700603 if (bank->regs->irqstatus2) {
604 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200605 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700606 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700607
608 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200609 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100610}
611
Grygorii Strashko9943f262015-03-23 14:18:27 +0200612static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
613 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200615 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100616}
617
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200618static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700619{
620 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700621 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200622 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700623
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700624 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200625 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700626 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700627 l = ~l;
628 l &= mask;
629 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700630}
631
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200632static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100633{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100635 u32 l;
636
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700637 if (bank->regs->set_irqenable) {
638 reg += bank->regs->set_irqenable;
639 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530640 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700641 } else {
642 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200643 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700644 if (bank->regs->irqenable_inv)
645 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100646 else
647 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530648 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100649 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700650
Victor Kamensky661553b2013-11-16 02:01:04 +0200651 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700652}
653
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200654static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700655{
656 void __iomem *reg = bank->base;
657 u32 l;
658
659 if (bank->regs->clr_irqenable) {
660 reg += bank->regs->clr_irqenable;
661 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530662 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700663 } else {
664 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200665 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700666 if (bank->regs->irqenable_inv)
667 l |= gpio_mask;
668 else
669 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530670 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700671 }
672
Victor Kamensky661553b2013-11-16 02:01:04 +0200673 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100674}
675
Grygorii Strashko9943f262015-03-23 14:18:27 +0200676static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
677 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530679 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200680 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530681 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200682 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683}
684
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200686static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100687{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200688 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100689
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300690 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100691}
692
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800693static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100695 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800696 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100697
Grygorii Strashko46748072018-09-28 16:39:50 -0500698 pm_runtime_get_sync(chip->parent);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100699
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200700 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300701 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200702 bank->mod_usage |= BIT(offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200703 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100704
705 return 0;
706}
707
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800708static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100709{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100710 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800711 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100712
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200713 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200714 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300715 if (!LINE_USED(bank->irq_usage, offset)) {
716 omap_set_gpio_direction(bank, offset, 1);
717 omap_clear_gpio_debounce(bank, offset);
718 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200719 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200720 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530721
Grygorii Strashko46748072018-09-28 16:39:50 -0500722 pm_runtime_put(chip->parent);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723}
724
725/*
726 * We need to unmask the GPIO bank interrupt as soon as possible to
727 * avoid missing GPIO interrupts for other lines in the bank.
728 * Then we need to mask-read-clear-unmask the triggered GPIO lines
729 * in the bank to avoid missing nested interrupts for a GPIO line.
730 * If we wait to unmask individual GPIO lines in the bank after the
731 * line's interrupt handler has been run, we may miss some nested
732 * interrupts.
733 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700734static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100735{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100736 void __iomem *isr_reg = NULL;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500737 u32 enabled, isr, level_mask;
Jon Hunter3513cde2013-04-04 15:16:14 -0500738 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700739 struct gpio_bank *bank = gpiobank;
740 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300741 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100742
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700743 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800744 if (WARN_ON(!isr_reg))
745 goto exit;
746
Tony Lindgren52845212018-09-20 12:35:32 -0700747 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
748 "gpio irq%i while runtime suspended?\n", irq))
749 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700750
Laurent Navete83507b2013-03-20 13:15:57 +0100751 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300752 raw_spin_lock_irqsave(&bank->lock, lock_flags);
753
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200754 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500755 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100756
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530757 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800758 level_mask = bank->level_mask & enabled;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500759 else
760 level_mask = 0;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100761
762 /* clear edge sensitive interrupts before handler(s) are
763 called so that we don't miss any interrupt occurred while
764 executing them */
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500765 if (isr & ~level_mask)
766 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100767
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300768 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
769
Tony Lindgren92105bb2005-09-07 17:20:26 +0100770 if (!isr)
771 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100772
Jon Hunter3513cde2013-04-04 15:16:14 -0500773 while (isr) {
774 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200775 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100776
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300777 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800778 /*
779 * Some chips can't respond to both rising and falling
780 * at the same time. If this irq was requested with
781 * both flags, we need to flip the ICR data for the IRQ
782 * to respond to the IRQ for the opposite direction.
783 * This will be indicated in the bank toggle_mask.
784 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200785 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200786 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800787
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300788 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
789
Grygorii Strashko450fa542015-09-25 12:28:03 -0700790 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
791
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100792 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200793 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700794
795 raw_spin_unlock_irqrestore(&bank->wa_lock,
796 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100797 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000798 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800799exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700800 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100801}
802
Tony Lindgren3d009c82015-01-16 14:50:50 -0800803static unsigned int omap_gpio_irq_startup(struct irq_data *d)
804{
805 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800806 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200807 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800808
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200809 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300810
811 if (!LINE_USED(bank->mod_usage, offset))
812 omap_set_gpio_direction(bank, offset, 1);
813 else if (!omap_gpio_is_input(bank, offset))
814 goto err;
815 omap_enable_gpio_module(bank, offset);
816 bank->irq_usage |= BIT(offset);
817
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200818 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800819 omap_gpio_unmask_irq(d);
820
821 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300822err:
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200823 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300824 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800825}
826
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200827static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300828{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200829 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700830 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200831 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300832
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200833 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200834 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300835 omap_set_gpio_irqenable(bank, offset, 0);
836 omap_clear_gpio_irqstatus(bank, offset);
837 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
838 if (!LINE_USED(bank->mod_usage, offset))
839 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200840 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200841 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700842}
843
844static void omap_gpio_irq_bus_lock(struct irq_data *data)
845{
846 struct gpio_bank *bank = omap_irq_data_get_bank(data);
847
Grygorii Strashko46748072018-09-28 16:39:50 -0500848 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700849}
850
851static void gpio_irq_bus_sync_unlock(struct irq_data *data)
852{
853 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200854
Grygorii Strashko46748072018-09-28 16:39:50 -0500855 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300856}
857
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200858static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100859{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200860 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200861 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100862
Grygorii Strashko9943f262015-03-23 14:18:27 +0200863 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100864}
865
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200866static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100867{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200868 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200869 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700870 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100871
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200872 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200873 omap_set_gpio_irqenable(bank, offset, 0);
874 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200875 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876}
877
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200878static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100879{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200880 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200881 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100882 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700883 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700884
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200885 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700886 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200887 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800888
Grygorii Strashko9943f262015-03-23 14:18:27 +0200889 omap_set_gpio_irqenable(bank, offset, 1);
Russell Kingd01849f2019-03-01 11:02:52 -0800890
891 /*
892 * For level-triggered GPIOs, clearing must be done after the source
893 * is cleared, thus after the handler has run. OMAP4 needs this done
894 * after enabing the interrupt to clear the wakeup status.
895 */
896 if (bank->level_mask & BIT(offset))
897 omap_clear_gpio_irqstatus(bank, offset);
898
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200899 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100900}
901
David Brownelle5c56ed2006-12-06 17:13:59 -0800902/*---------------------------------------------------------------------*/
903
Magnus Damm79ee0312009-07-08 13:22:04 +0200904static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800905{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200906 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800907 void __iomem *mask_reg = bank->base +
908 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800909 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800910
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200911 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200912 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200913 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800914
915 return 0;
916}
917
Magnus Damm79ee0312009-07-08 13:22:04 +0200918static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800919{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200920 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800921 void __iomem *mask_reg = bank->base +
922 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800923 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800924
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200925 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200926 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200927 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800928
929 return 0;
930}
931
Alexey Dobriyan47145212009-12-14 18:00:08 -0800932static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200933 .suspend_noirq = omap_mpuio_suspend_noirq,
934 .resume_noirq = omap_mpuio_resume_noirq,
935};
936
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200937/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800938static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800939 .driver = {
940 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200941 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800942 },
943};
944
945static struct platform_device omap_mpuio_device = {
946 .name = "mpuio",
947 .id = -1,
948 .dev = {
949 .driver = &omap_mpuio_driver.driver,
950 }
951 /* could list the /proc/iomem resources */
952};
953
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200954static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800955{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800956 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700957
David Brownell11a78b72006-12-06 17:14:11 -0800958 if (platform_driver_register(&omap_mpuio_driver) == 0)
959 (void) platform_device_register(&omap_mpuio_device);
960}
961
David Brownelle5c56ed2006-12-06 17:13:59 -0800962/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100963
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200964static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +0200965{
966 struct gpio_bank *bank;
967 unsigned long flags;
968 void __iomem *reg;
969 int dir;
970
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100971 bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +0200972 reg = bank->base + bank->regs->direction;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200973 raw_spin_lock_irqsave(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +0200974 dir = !!(readl_relaxed(reg) & BIT(offset));
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200975 raw_spin_unlock_irqrestore(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +0200976 return dir;
977}
978
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200979static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800980{
981 struct gpio_bank *bank;
982 unsigned long flags;
983
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100984 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200985 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200986 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200987 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800988 return 0;
989}
990
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200991static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800992{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300993 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300994
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100995 bank = gpiochip_get_data(chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300996
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200997 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200998 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300999 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001000 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -08001001}
1002
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001003static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001004{
1005 struct gpio_bank *bank;
1006 unsigned long flags;
1007
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001008 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001009 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001010 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001011 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001012 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +02001013 return 0;
David Brownell52e31342008-03-03 12:43:23 -08001014}
1015
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001016static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1017 unsigned long *bits)
1018{
1019 struct gpio_bank *bank = gpiochip_get_data(chip);
1020 void __iomem *reg = bank->base + bank->regs->direction;
1021 unsigned long in = readl_relaxed(reg), l;
1022
1023 *bits = 0;
1024
1025 l = in & *mask;
1026 if (l)
1027 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1028
1029 l = ~in & *mask;
1030 if (l)
1031 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1032
1033 return 0;
1034}
1035
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001036static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1037 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001038{
1039 struct gpio_bank *bank;
1040 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -04001041 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001042
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001043 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001044
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001045 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -04001046 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001047 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001048
David Rivshin83977442017-04-24 18:56:50 -04001049 if (ret)
1050 dev_info(chip->parent,
1051 "Could not set line %u debounce to %u microseconds (%d)",
1052 offset, debounce, ret);
1053
1054 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001055}
1056
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001057static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1058 unsigned long config)
1059{
1060 u32 debounce;
1061
1062 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1063 return -ENOTSUPP;
1064
1065 debounce = pinconf_to_config_argument(config);
1066 return omap_gpio_debounce(chip, offset, debounce);
1067}
1068
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001069static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001070{
1071 struct gpio_bank *bank;
1072 unsigned long flags;
1073
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001074 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001075 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001076 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001077 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001078}
1079
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001080static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1081 unsigned long *bits)
1082{
1083 struct gpio_bank *bank = gpiochip_get_data(chip);
1084 unsigned long flags;
1085
1086 raw_spin_lock_irqsave(&bank->lock, flags);
1087 bank->set_dataout_multiple(bank, mask, bits);
1088 raw_spin_unlock_irqrestore(&bank->lock, flags);
1089}
1090
David Brownell52e31342008-03-03 12:43:23 -08001091/*---------------------------------------------------------------------*/
1092
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +02001093static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001094{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001095 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001096 u32 rev;
1097
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001098 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001099 return;
1100
Victor Kamensky661553b2013-11-16 02:01:04 +02001101 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001102 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001103 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001104
1105 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001106}
1107
Charulatha V03e128c2011-05-05 19:58:01 +05301108static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001109{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301110 void __iomem *base = bank->base;
1111 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001112
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301113 if (bank->width == 16)
1114 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001115
Charulatha Vd0d665a2011-08-31 00:02:21 +05301116 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001117 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301118 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001119 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301120
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001121 omap_gpio_rmw(base, bank->regs->irqenable, l,
1122 bank->regs->irqenable_inv);
1123 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1124 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301125 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001126 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301127
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301128 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001129 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301130 /* Initialize interface clk ungated, module enabled */
1131 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001132 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001133}
1134
Nishanth Menon46824e222014-09-05 14:52:55 -05001135static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001136{
Grygorii Strashko81930322017-11-15 12:36:33 -06001137 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001138 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +01001139 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001140 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001141 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001142
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001143 /*
1144 * REVISIT eventually switch from OMAP-specific gpio structs
1145 * over to the generic ones
1146 */
1147 bank->chip.request = omap_gpio_request;
1148 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001149 bank->chip.get_direction = omap_gpio_get_direction;
1150 bank->chip.direction_input = omap_gpio_input;
1151 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001152 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001153 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001154 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001155 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001156 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301157 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001158 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301159 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001160 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001161 bank->chip.base = OMAP_MPUIO(0);
1162 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001163 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1164 gpio, gpio + bank->width - 1);
1165 if (!label)
1166 return -ENOMEM;
1167 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001168 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001169 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001170 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001171
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001172#ifdef CONFIG_ARCH_OMAP1
1173 /*
1174 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1175 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1176 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001177 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1178 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001179 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001180 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001181 return -ENODEV;
1182 }
1183#endif
1184
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001185 /* MPUIO is a bit different, reading IRQ status clears it */
1186 if (bank->is_mpuio) {
1187 irqc->irq_ack = dummy_irq_chip.irq_ack;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001188 if (!bank->regs->wkup_en)
1189 irqc->irq_set_wake = NULL;
1190 }
1191
Grygorii Strashko81930322017-11-15 12:36:33 -06001192 irq = &bank->chip.irq;
1193 irq->chip = irqc;
1194 irq->handler = handle_bad_irq;
1195 irq->default_type = IRQ_TYPE_NONE;
1196 irq->num_parents = 1;
1197 irq->parents = &bank->irq;
1198 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001199
Grygorii Strashko81930322017-11-15 12:36:33 -06001200 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001201 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001202 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001203 "Could not register gpio chip %d\n", ret);
1204 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001205 }
1206
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001207 ret = devm_request_irq(bank->chip.parent, bank->irq,
1208 omap_gpio_irq_handler,
1209 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001210 if (ret)
1211 gpiochip_remove(&bank->chip);
1212
Grygorii Strashko81930322017-11-15 12:36:33 -06001213 if (!bank->is_mpuio)
1214 gpio += bank->width;
1215
Grygorii Strashko450fa542015-09-25 12:28:03 -07001216 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001217}
1218
Arnd Bergmann7c685712019-03-07 11:33:32 +01001219static void omap_gpio_init_context(struct gpio_bank *p)
1220{
1221 struct omap_gpio_reg_offs *regs = p->regs;
1222 void __iomem *base = p->base;
1223
1224 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1225 p->context.oe = readl_relaxed(base + regs->direction);
1226 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1227 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1228 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1229 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1230 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1231 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1232 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
1233
1234 if (regs->set_dataout && p->regs->clr_dataout)
1235 p->context.dataout = readl_relaxed(base + regs->set_dataout);
1236 else
1237 p->context.dataout = readl_relaxed(base + regs->dataout);
1238
1239 p->context_valid = true;
1240}
1241
1242static void omap_gpio_restore_context(struct gpio_bank *bank)
1243{
1244 writel_relaxed(bank->context.wake_en,
1245 bank->base + bank->regs->wkup_en);
1246 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1247 writel_relaxed(bank->context.leveldetect0,
1248 bank->base + bank->regs->leveldetect0);
1249 writel_relaxed(bank->context.leveldetect1,
1250 bank->base + bank->regs->leveldetect1);
1251 writel_relaxed(bank->context.risingdetect,
1252 bank->base + bank->regs->risingdetect);
1253 writel_relaxed(bank->context.fallingdetect,
1254 bank->base + bank->regs->fallingdetect);
1255 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1256 writel_relaxed(bank->context.dataout,
1257 bank->base + bank->regs->set_dataout);
1258 else
1259 writel_relaxed(bank->context.dataout,
1260 bank->base + bank->regs->dataout);
1261 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1262
1263 if (bank->dbck_enable_mask) {
1264 writel_relaxed(bank->context.debounce, bank->base +
1265 bank->regs->debounce);
1266 writel_relaxed(bank->context.debounce_en,
1267 bank->base + bank->regs->debounce_en);
1268 }
1269
1270 writel_relaxed(bank->context.irqenable1,
1271 bank->base + bank->regs->irqenable);
1272 writel_relaxed(bank->context.irqenable2,
1273 bank->base + bank->regs->irqenable2);
1274}
1275
1276static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1277{
1278 struct device *dev = bank->chip.parent;
Tony Lindgren21e21182019-03-25 15:43:16 -07001279 void __iomem *base = bank->base;
1280 u32 nowake;
1281
1282 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001283
Arnd Bergmann7c685712019-03-07 11:33:32 +01001284 if (!bank->enabled_non_wakeup_gpios)
1285 goto update_gpio_context_count;
1286
1287 if (!may_lose_context)
1288 goto update_gpio_context_count;
1289
1290 /*
Tony Lindgren21e21182019-03-25 15:43:16 -07001291 * If going to OFF, remove triggering for all wkup domain
Arnd Bergmann7c685712019-03-07 11:33:32 +01001292 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1293 * generated. See OMAP2420 Errata item 1.101.
1294 */
Tony Lindgren21e21182019-03-25 15:43:16 -07001295 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1296 nowake = bank->enabled_non_wakeup_gpios;
1297 omap_gpio_rmw(base, bank->regs->fallingdetect, nowake, ~nowake);
1298 omap_gpio_rmw(base, bank->regs->risingdetect, nowake, ~nowake);
1299 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001300
1301update_gpio_context_count:
1302 if (bank->get_context_loss_count)
1303 bank->context_loss_count =
1304 bank->get_context_loss_count(dev);
1305
1306 omap_gpio_dbck_disable(bank);
1307}
1308
1309static void omap_gpio_unidle(struct gpio_bank *bank)
1310{
1311 struct device *dev = bank->chip.parent;
1312 u32 l = 0, gen, gen0, gen1;
1313 int c;
1314
1315 /*
1316 * On the first resume during the probe, the context has not
1317 * been initialised and so initialise it now. Also initialise
1318 * the context loss count.
1319 */
1320 if (bank->loses_context && !bank->context_valid) {
1321 omap_gpio_init_context(bank);
1322
1323 if (bank->get_context_loss_count)
1324 bank->context_loss_count =
1325 bank->get_context_loss_count(dev);
1326 }
1327
1328 omap_gpio_dbck_enable(bank);
1329
Arnd Bergmann7c685712019-03-07 11:33:32 +01001330 if (bank->loses_context) {
1331 if (!bank->get_context_loss_count) {
1332 omap_gpio_restore_context(bank);
1333 } else {
1334 c = bank->get_context_loss_count(dev);
1335 if (c != bank->context_loss_count) {
1336 omap_gpio_restore_context(bank);
1337 } else {
1338 return;
1339 }
1340 }
Tony Lindgren21e21182019-03-25 15:43:16 -07001341 } else {
1342 /* Restore changes done for OMAP2420 errata 1.101 */
1343 writel_relaxed(bank->context.fallingdetect,
1344 bank->base + bank->regs->fallingdetect);
1345 writel_relaxed(bank->context.risingdetect,
1346 bank->base + bank->regs->risingdetect);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001347 }
1348
Arnd Bergmann7c685712019-03-07 11:33:32 +01001349 l = readl_relaxed(bank->base + bank->regs->datain);
1350
1351 /*
1352 * Check if any of the non-wakeup interrupt GPIOs have changed
1353 * state. If so, generate an IRQ by software. This is
1354 * horribly racy, but it's the best we can do to work around
1355 * this silicon bug.
1356 */
1357 l ^= bank->saved_datain;
1358 l &= bank->enabled_non_wakeup_gpios;
1359
1360 /*
1361 * No need to generate IRQs for the rising edge for gpio IRQs
1362 * configured with falling edge only; and vice versa.
1363 */
1364 gen0 = l & bank->context.fallingdetect;
1365 gen0 &= bank->saved_datain;
1366
1367 gen1 = l & bank->context.risingdetect;
1368 gen1 &= ~(bank->saved_datain);
1369
1370 /* FIXME: Consider GPIO IRQs with level detections properly! */
1371 gen = l & (~(bank->context.fallingdetect) &
1372 ~(bank->context.risingdetect));
1373 /* Consider all GPIO IRQs needed to be updated */
1374 gen |= gen0 | gen1;
1375
1376 if (gen) {
1377 u32 old0, old1;
1378
1379 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1380 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1381
1382 if (!bank->regs->irqstatus_raw0) {
1383 writel_relaxed(old0 | gen, bank->base +
1384 bank->regs->leveldetect0);
1385 writel_relaxed(old1 | gen, bank->base +
1386 bank->regs->leveldetect1);
1387 }
1388
1389 if (bank->regs->irqstatus_raw0) {
1390 writel_relaxed(old0 | l, bank->base +
1391 bank->regs->leveldetect0);
1392 writel_relaxed(old1 | l, bank->base +
1393 bank->regs->leveldetect1);
1394 }
1395 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1396 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1397 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001398}
Tony Lindgrenb764a582018-09-20 12:35:31 -07001399
1400static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1401 unsigned long cmd, void *v)
1402{
1403 struct gpio_bank *bank;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001404 unsigned long flags;
1405
1406 bank = container_of(nb, struct gpio_bank, nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001407
1408 raw_spin_lock_irqsave(&bank->lock, flags);
1409 switch (cmd) {
1410 case CPU_CLUSTER_PM_ENTER:
1411 if (bank->is_suspended)
1412 break;
1413 omap_gpio_idle(bank, true);
1414 break;
1415 case CPU_CLUSTER_PM_ENTER_FAILED:
1416 case CPU_CLUSTER_PM_EXIT:
1417 if (bank->is_suspended)
1418 break;
1419 omap_gpio_unidle(bank);
1420 break;
1421 }
1422 raw_spin_unlock_irqrestore(&bank->lock, flags);
1423
1424 return NOTIFY_OK;
1425}
1426
Arnd Bergmann7c685712019-03-07 11:33:32 +01001427static struct omap_gpio_reg_offs omap2_gpio_regs = {
1428 .revision = OMAP24XX_GPIO_REVISION,
1429 .direction = OMAP24XX_GPIO_OE,
1430 .datain = OMAP24XX_GPIO_DATAIN,
1431 .dataout = OMAP24XX_GPIO_DATAOUT,
1432 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1433 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1434 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1435 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1436 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1437 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1438 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1439 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1440 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1441 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1442 .ctrl = OMAP24XX_GPIO_CTRL,
1443 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1444 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1445 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1446 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1447 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1448};
1449
1450static struct omap_gpio_reg_offs omap4_gpio_regs = {
1451 .revision = OMAP4_GPIO_REVISION,
1452 .direction = OMAP4_GPIO_OE,
1453 .datain = OMAP4_GPIO_DATAIN,
1454 .dataout = OMAP4_GPIO_DATAOUT,
1455 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1456 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1457 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1458 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1459 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1460 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1461 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1462 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1463 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1464 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1465 .ctrl = OMAP4_GPIO_CTRL,
1466 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1467 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1468 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1469 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1470 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1471};
1472
Arnd Bergmann7c685712019-03-07 11:33:32 +01001473static const struct omap_gpio_platform_data omap2_pdata = {
1474 .regs = &omap2_gpio_regs,
1475 .bank_width = 32,
1476 .dbck_flag = false,
1477};
1478
1479static const struct omap_gpio_platform_data omap3_pdata = {
1480 .regs = &omap2_gpio_regs,
1481 .bank_width = 32,
1482 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001483};
1484
1485static const struct omap_gpio_platform_data omap4_pdata = {
1486 .regs = &omap4_gpio_regs,
1487 .bank_width = 32,
1488 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001489};
1490
1491static const struct of_device_id omap_gpio_match[] = {
1492 {
1493 .compatible = "ti,omap4-gpio",
1494 .data = &omap4_pdata,
1495 },
1496 {
1497 .compatible = "ti,omap3-gpio",
1498 .data = &omap3_pdata,
1499 },
1500 {
1501 .compatible = "ti,omap2-gpio",
1502 .data = &omap2_pdata,
1503 },
1504 { },
1505};
1506MODULE_DEVICE_TABLE(of, omap_gpio_match);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001507
Bill Pemberton38363092012-11-19 13:22:34 -05001508static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001509{
Benoit Cousson862ff642012-02-01 15:58:56 +01001510 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001511 struct device_node *node = dev->of_node;
1512 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001513 const struct omap_gpio_platform_data *pdata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001514 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001515 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001516 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001517
Benoit Cousson384ebe12011-08-16 11:53:02 +02001518 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1519
Jingoo Hane56aee12013-07-30 17:08:05 +09001520 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001521 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001522 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001523
Markus Elfringf97364c2018-02-10 21:49:22 +01001524 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001525 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001526 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001527
Nishanth Menon46824e222014-09-05 14:52:55 -05001528 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1529 if (!irqc)
1530 return -ENOMEM;
1531
Tony Lindgren3d009c82015-01-16 14:50:50 -08001532 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001533 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1534 irqc->irq_ack = omap_gpio_ack_irq,
1535 irqc->irq_mask = omap_gpio_mask_irq,
1536 irqc->irq_unmask = omap_gpio_unmask_irq,
1537 irqc->irq_set_type = omap_gpio_irq_type,
1538 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001539 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1540 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001541 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001542 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001543 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001544
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001545 bank->irq = platform_get_irq(pdev, 0);
1546 if (bank->irq <= 0) {
1547 if (!bank->irq)
1548 bank->irq = -ENXIO;
1549 if (bank->irq != -EPROBE_DEFER)
1550 dev_err(dev,
1551 "can't get irq resource ret=%d\n", bank->irq);
1552 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001553 }
1554
Linus Walleij58383c782015-11-04 09:56:26 +01001555 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001556 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001557 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001558 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001559 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301560 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301561 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001562 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001563#ifdef CONFIG_OF_GPIO
1564 bank->chip.of_node = of_node_get(node);
1565#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001566
Jon Huntera2797be2013-04-04 15:16:15 -05001567 if (node) {
1568 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1569 bank->loses_context = true;
1570 } else {
1571 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001572
1573 if (bank->loses_context)
1574 bank->get_context_loss_count =
1575 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001576 }
1577
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001578 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001579 bank->set_dataout = omap_set_gpio_dataout_reg;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001580 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1581 } else {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001582 bank->set_dataout = omap_set_gpio_dataout_mask;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001583 bank->set_dataout_multiple =
1584 omap_set_gpio_dataout_mask_multiple;
1585 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001586
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001587 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001588 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001589
1590 /* Static mapping, never released */
Enrico Weigelt, metux IT consult58f57f82019-03-11 20:50:05 +01001591 bank->base = devm_platform_ioremap_resource(pdev, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001592 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001593 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001594 }
1595
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001596 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001597 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001598 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001599 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001600 "Could not get gpio dbck. Disable debounce\n");
1601 bank->dbck_flag = false;
1602 } else {
1603 clk_prepare(bank->dbck);
1604 }
1605 }
1606
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301607 platform_set_drvdata(pdev, bank);
1608
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001609 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001610 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001611
Charulatha Vd0d665a2011-08-31 00:02:21 +05301612 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001613 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301614
Charulatha V03e128c2011-05-05 19:58:01 +05301615 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001616
Nishanth Menon46824e222014-09-05 14:52:55 -05001617 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001618 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001619 pm_runtime_put_sync(dev);
1620 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301621 if (bank->dbck_flag)
1622 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001623 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001624 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001625
Tony Lindgren9a748052010-12-07 16:26:56 -08001626 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001627
Russell Kinge6818d22019-04-08 12:46:53 -07001628 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1629 cpu_pm_register_notifier(&bank->nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001630
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001631 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301632
Jon Hunter879fe322013-04-04 15:16:12 -05001633 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001634}
1635
Tony Lindgrencac089f2015-04-23 16:56:22 -07001636static int omap_gpio_remove(struct platform_device *pdev)
1637{
1638 struct gpio_bank *bank = platform_get_drvdata(pdev);
1639
Russell Kinge6818d22019-04-08 12:46:53 -07001640 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001641 list_del(&bank->node);
1642 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001643 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001644 if (bank->dbck_flag)
1645 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001646
1647 return 0;
1648}
1649
Tony Lindgrenb764a582018-09-20 12:35:31 -07001650static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1651{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001652 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001653 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001654
1655 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001656 omap_gpio_idle(bank, true);
1657 bank->is_suspended = true;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001658 raw_spin_unlock_irqrestore(&bank->lock, flags);
1659
Russell King044e4992019-04-10 12:51:13 -07001660 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001661}
1662
1663static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1664{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001665 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001666 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001667
1668 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001669 omap_gpio_unidle(bank);
1670 bank->is_suspended = false;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001671 raw_spin_unlock_irqrestore(&bank->lock, flags);
1672
Russell King044e4992019-04-10 12:51:13 -07001673 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001674}
1675
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301676static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301677 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1678 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301679};
Benoit Cousson384ebe12011-08-16 11:53:02 +02001680
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001681static struct platform_driver omap_gpio_driver = {
1682 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001683 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001684 .driver = {
1685 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301686 .pm = &gpio_pm_ops,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001687 .of_match_table = omap_gpio_match,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001688 },
1689};
1690
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001691/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001692 * gpio driver register needs to be done before
1693 * machine_init functions access gpio APIs.
1694 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001695 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001696static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001697{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001698 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001699}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001700postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001701
1702static void __exit omap_gpio_exit(void)
1703{
1704 platform_driver_unregister(&omap_gpio_driver);
1705}
1706module_exit(omap_gpio_exit);
1707
1708MODULE_DESCRIPTION("omap gpio driver");
1709MODULE_ALIAS("platform:gpio-omap");
1710MODULE_LICENSE("GPL v2");