blob: d0051ef53cc4da22c68897420f4ee063cd595b55 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010022#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080023#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020025#include <linux/of.h>
26#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020027#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020028#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070029#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053031#define OFF_MODE 1
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030032#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053033
Tony Lindgrenec0daae2018-09-20 12:35:30 -070034#define OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN BIT(1)
35
Charulatha V03e128c2011-05-05 19:58:01 +053036static LIST_HEAD(omap_gpio_list);
37
Charulatha V6d62e212011-04-18 15:06:51 +000038struct gpio_regs {
39 u32 irqenable1;
40 u32 irqenable2;
41 u32 wake_en;
42 u32 ctrl;
43 u32 oe;
44 u32 leveldetect0;
45 u32 leveldetect1;
46 u32 risingdetect;
47 u32 fallingdetect;
48 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053049 u32 debounce;
50 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000051};
52
Tony Lindgrenec0daae2018-09-20 12:35:30 -070053struct gpio_bank;
54
55struct gpio_omap_funcs {
56 void (*idle_enable_level_quirk)(struct gpio_bank *bank);
57 void (*idle_disable_level_quirk)(struct gpio_bank *bank);
58};
59
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010060struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053061 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010062 void __iomem *base;
Grygorii Strashko30cefea2015-09-25 12:06:02 -070063 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080064 u32 non_wakeup_gpios;
65 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000066 struct gpio_regs context;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070067 struct gpio_omap_funcs funcs;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080068 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080069 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080070 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020071 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070072 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080073 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080074 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080075 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020076 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080077 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053078 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053079 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080080 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053081 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050082 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080083 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070084 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053085 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053086 int power_mode;
87 bool workaround_enabled;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070088 u32 quirks;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070089
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020090 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Janusz Krzysztofik442af142018-07-19 01:57:08 +020091 void (*set_dataout_multiple)(struct gpio_bank *bank,
92 unsigned long *mask, unsigned long *bits);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053093 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070094
95 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010096};
97
Charulatha Vc8eef652011-05-02 15:21:42 +053098#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010099
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200100#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200101#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200102
Tony Lindgren3d009c82015-01-16 14:50:50 -0800103static void omap_gpio_unmask_irq(struct irq_data *d);
104
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200105static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -0600106{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200107 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100108 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +0100109}
110
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200111static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
112 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100114 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100115 u32 l;
116
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700117 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200118 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200120 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100121 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200122 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200123 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530124 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100125}
126
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700127
128/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200129static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200130 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100131{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100132 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200133 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530135 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700136 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530137 bank->context.dataout |= l;
138 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700139 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530140 bank->context.dataout &= ~l;
141 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700142
Victor Kamensky661553b2013-11-16 02:01:04 +0200143 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700144}
145
146/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200147static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200148 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700149{
150 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200151 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700152 u32 l;
153
Victor Kamensky661553b2013-11-16 02:01:04 +0200154 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700155 if (enable)
156 l |= gpio_bit;
157 else
158 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200159 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530160 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100161}
162
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200163static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100164{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700165 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100166
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200167 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100168}
169
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200170static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300171{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700172 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300173
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200174 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300175}
176
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200177/* set multiple data out values using dedicate set/clear register */
178static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
179 unsigned long *mask,
180 unsigned long *bits)
181{
182 void __iomem *reg = bank->base;
183 u32 l;
184
185 l = *bits & *mask;
186 writel_relaxed(l, reg + bank->regs->set_dataout);
187 bank->context.dataout |= l;
188
189 l = ~*bits & *mask;
190 writel_relaxed(l, reg + bank->regs->clr_dataout);
191 bank->context.dataout &= ~l;
192}
193
194/* set multiple data out values using mask register */
195static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
196 unsigned long *mask,
197 unsigned long *bits)
198{
199 void __iomem *reg = bank->base + bank->regs->dataout;
200 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
201
202 writel_relaxed(l, reg);
203 bank->context.dataout = l;
204}
205
206static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
207 unsigned long *mask)
208{
209 void __iomem *reg = bank->base + bank->regs->datain;
210
211 return readl_relaxed(reg) & *mask;
212}
213
214static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
215 unsigned long *mask)
216{
217 void __iomem *reg = bank->base + bank->regs->dataout;
218
219 return readl_relaxed(reg) & *mask;
220}
221
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200222static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700223{
Victor Kamensky661553b2013-11-16 02:01:04 +0200224 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700225
Benoit Cousson862ff642012-02-01 15:58:56 +0100226 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700227 l |= mask;
228 else
229 l &= ~mask;
230
Victor Kamensky661553b2013-11-16 02:01:04 +0200231 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700232}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200234static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530235{
236 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300237 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530238 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300239
Victor Kamensky661553b2013-11-16 02:01:04 +0200240 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300241 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530242 }
243}
244
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200245static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530246{
247 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300248 /*
249 * Disable debounce before cutting it's clock. If debounce is
250 * enabled but the clock is not, GPIO module seems to be unable
251 * to detect events and generate interrupts at least on OMAP3.
252 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200253 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300254
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300255 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530256 bank->dbck_enabled = false;
257 }
258}
259
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700260/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200261 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700262 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200263 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700264 * @debounce: debounce time to use
265 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300266 * OMAP's debounce time is in 31us steps
267 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
268 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400269 *
270 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700271 */
David Rivshin83977442017-04-24 18:56:50 -0400272static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
273 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700274{
Kevin Hilman9942da02011-04-22 12:02:05 -0700275 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700276 u32 val;
277 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300278 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700279
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800280 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400281 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800282
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300283 if (enable) {
284 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400285 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
286 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300287 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700288
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200289 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700290
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300291 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700292 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200293 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700294
Kevin Hilman9942da02011-04-22 12:02:05 -0700295 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200296 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700297
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300298 if (enable)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700299 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530300 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700301 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300302 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700303
Victor Kamensky661553b2013-11-16 02:01:04 +0200304 writel_relaxed(val, reg);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300305 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530306 /*
307 * Enable debounce clock per module.
308 * This call is mandatory because in omap_gpio_request() when
309 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
310 * runtime callbck fails to turn on dbck because dbck_enable_mask
311 * used within _gpio_dbck_enable() is still not initialized at
312 * that point. Therefore we have to enable dbck here.
313 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200314 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530315 if (bank->dbck_enable_mask) {
316 bank->context.debounce = debounce;
317 bank->context.debounce_en = val;
318 }
David Rivshin83977442017-04-24 18:56:50 -0400319
320 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700321}
322
Jon Hunterc9c55d92012-10-26 14:26:04 -0500323/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200324 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500325 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200326 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500327 *
328 * If a gpio is using debounce, then clear the debounce enable bit and if
329 * this is the only gpio in this bank using debounce, then clear the debounce
330 * time too. The debounce clock will also be disabled when calling this function
331 * if this is the only gpio in the bank using debounce.
332 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200333static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500334{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200335 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500336
337 if (!bank->dbck_flag)
338 return;
339
340 if (!(bank->dbck_enable_mask & gpio_bit))
341 return;
342
343 bank->dbck_enable_mask &= ~gpio_bit;
344 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200345 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500346 bank->base + bank->regs->debounce_en);
347
348 if (!bank->dbck_enable_mask) {
349 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200350 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500351 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300352 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500353 bank->dbck_enabled = false;
354 }
355}
356
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200357static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530358 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100359{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800360 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200361 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100362
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200363 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
364 trigger & IRQ_TYPE_LEVEL_LOW);
365 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
366 trigger & IRQ_TYPE_LEVEL_HIGH);
367 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
368 trigger & IRQ_TYPE_EDGE_RISING);
369 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
370 trigger & IRQ_TYPE_EDGE_FALLING);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530371
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530372 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200373 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530374 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200375 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530376 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200377 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530378 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200379 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530380
381 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tony Lindgrenec0daae2018-09-20 12:35:30 -0700382 /* Defer wkup_en register update until we idle? */
383 if (bank->quirks & OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN) {
384 if (trigger)
385 bank->context.wake_en |= gpio_bit;
386 else
387 bank->context.wake_en &= ~gpio_bit;
388 } else {
389 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit,
390 trigger != 0);
391 bank->context.wake_en =
392 readl_relaxed(bank->base + bank->regs->wkup_en);
393 }
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530394 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530395
Ambresh K55b220c2011-06-15 13:40:45 -0700396 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530397 if (!bank->regs->irqctrl) {
398 /* On omap24xx proceed only when valid GPIO bit is set */
399 if (bank->non_wakeup_gpios) {
400 if (!(bank->non_wakeup_gpios & gpio_bit))
401 goto exit;
402 }
403
Chunqiu Wang699117a62009-06-24 17:13:39 +0000404 /*
405 * Log the edge gpio and manually trigger the IRQ
406 * after resume if the input level changes
407 * to avoid irq lost during PER RET/OFF mode
408 * Applies for omap2 non-wakeup gpio and all omap3 gpios
409 */
410 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800411 bank->enabled_non_wakeup_gpios |= gpio_bit;
412 else
413 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
414 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700415
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530416exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530417 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200418 readl_relaxed(bank->base + bank->regs->leveldetect0) |
419 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100420}
421
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800422#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800423/*
424 * This only applies to chips that can't do both rising and falling edge
425 * detection at once. For all other chips, this function is a noop.
426 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200427static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800428{
429 void __iomem *reg = bank->base;
430 u32 l = 0;
431
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530432 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800433 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530434
435 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800436
Victor Kamensky661553b2013-11-16 02:01:04 +0200437 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800438 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200439 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800440 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200441 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800442
Victor Kamensky661553b2013-11-16 02:01:04 +0200443 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800444}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530445#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200446static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800447#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800448
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200449static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
450 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100451{
452 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530453 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100454 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530456 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200457 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530458 } else if (bank->regs->irqctrl) {
459 reg += bank->regs->irqctrl;
460
Victor Kamensky661553b2013-11-16 02:01:04 +0200461 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000462 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200463 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100464 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200465 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100466 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200467 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100468 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530469 return -EINVAL;
470
Victor Kamensky661553b2013-11-16 02:01:04 +0200471 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530472 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530474 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530476 reg += bank->regs->edgectrl1;
477
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100478 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200479 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100480 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100481 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100482 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100483 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200484 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530485
486 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200487 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530488 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200489 readl_relaxed(bank->base + bank->regs->wkup_en);
490 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100491 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100492 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100493}
494
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200495static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200496{
497 if (bank->regs->pinctrl) {
498 void __iomem *reg = bank->base + bank->regs->pinctrl;
499
500 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200501 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200502 }
503
504 if (bank->regs->ctrl && !BANK_USED(bank)) {
505 void __iomem *reg = bank->base + bank->regs->ctrl;
506 u32 ctrl;
507
Victor Kamensky661553b2013-11-16 02:01:04 +0200508 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200509 /* Module is enabled, clocks are not gated */
510 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200511 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200512 bank->context.ctrl = ctrl;
513 }
514}
515
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200516static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200517{
518 void __iomem *base = bank->base;
519
520 if (bank->regs->wkup_en &&
521 !LINE_USED(bank->mod_usage, offset) &&
522 !LINE_USED(bank->irq_usage, offset)) {
523 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200524 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200525 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200526 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200527 }
528
529 if (bank->regs->ctrl && !BANK_USED(bank)) {
530 void __iomem *reg = bank->base + bank->regs->ctrl;
531 u32 ctrl;
532
Victor Kamensky661553b2013-11-16 02:01:04 +0200533 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200534 /* Module is disabled, clocks are gated */
535 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200536 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200537 bank->context.ctrl = ctrl;
538 }
539}
540
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200541static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200542{
543 void __iomem *reg = bank->base + bank->regs->direction;
544
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200545 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200546}
547
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200548static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800549{
550 if (!LINE_USED(bank->mod_usage, offset)) {
551 omap_enable_gpio_module(bank, offset);
552 omap_set_gpio_direction(bank, offset, 1);
553 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200554 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800555}
556
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200557static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200559 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100560 int retval;
David Brownella6472532008-03-03 04:33:30 -0800561 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200562 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563
David Brownelle5c56ed2006-12-06 17:13:59 -0800564 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100565 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800566
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530567 if (!bank->regs->leveldetect0 &&
568 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100569 return -EINVAL;
570
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200571 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200572 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300573 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800574 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300575 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300576 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200577 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200578 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200579 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300580 retval = -EINVAL;
581 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200582 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200583 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800584
585 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200586 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800587 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500588 /*
589 * Edge IRQs are already cleared/acked in irq_handler and
590 * not need to be masked, as result handle_edge_irq()
591 * logic is excessed here and may cause lose of interrupts.
592 * So just use handle_simple_irq.
593 */
594 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800595
Grygorii Strashko1562e462015-05-22 17:35:49 +0300596 return 0;
597
598error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100599 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100600}
601
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200602static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100603{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700606 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200607 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300608
609 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700610 if (bank->regs->irqstatus2) {
611 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200612 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700613 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700614
615 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200616 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100617}
618
Grygorii Strashko9943f262015-03-23 14:18:27 +0200619static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
620 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200622 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623}
624
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200625static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700626{
627 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700628 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200629 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700630
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700631 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200632 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700633 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700634 l = ~l;
635 l &= mask;
636 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700637}
638
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200639static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100641 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642 u32 l;
643
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700644 if (bank->regs->set_irqenable) {
645 reg += bank->regs->set_irqenable;
646 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530647 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700648 } else {
649 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200650 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700651 if (bank->regs->irqenable_inv)
652 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653 else
654 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530655 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700657
Victor Kamensky661553b2013-11-16 02:01:04 +0200658 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700659}
660
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200661static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700662{
663 void __iomem *reg = bank->base;
664 u32 l;
665
666 if (bank->regs->clr_irqenable) {
667 reg += bank->regs->clr_irqenable;
668 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530669 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700670 } else {
671 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200672 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700673 if (bank->regs->irqenable_inv)
674 l |= gpio_mask;
675 else
676 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530677 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700678 }
679
Victor Kamensky661553b2013-11-16 02:01:04 +0200680 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100681}
682
Grygorii Strashko9943f262015-03-23 14:18:27 +0200683static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
684 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530686 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200687 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530688 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200689 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100690}
691
Tony Lindgren92105bb2005-09-07 17:20:26 +0100692/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200693static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100694{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200695 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300697 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698}
699
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800700static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100702 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800703 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100704
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530705 /*
706 * If this is the first gpio_request for the bank,
707 * enable the bank module.
708 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200709 if (!BANK_USED(bank))
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200710 pm_runtime_get_sync(chip->parent);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100711
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200712 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300713 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200714 bank->mod_usage |= BIT(offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200715 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100716
717 return 0;
718}
719
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800720static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100721{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100722 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800723 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100724
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200725 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200726 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300727 if (!LINE_USED(bank->irq_usage, offset)) {
728 omap_set_gpio_direction(bank, offset, 1);
729 omap_clear_gpio_debounce(bank, offset);
730 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200731 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200732 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530733
734 /*
735 * If this is the last gpio to be freed in the bank,
736 * disable the bank module.
737 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200738 if (!BANK_USED(bank))
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200739 pm_runtime_put(chip->parent);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100740}
741
742/*
743 * We need to unmask the GPIO bank interrupt as soon as possible to
744 * avoid missing GPIO interrupts for other lines in the bank.
745 * Then we need to mask-read-clear-unmask the triggered GPIO lines
746 * in the bank to avoid missing nested interrupts for a GPIO line.
747 * If we wait to unmask individual GPIO lines in the bank after the
748 * line's interrupt handler has been run, we may miss some nested
749 * interrupts.
750 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700751static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100752{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100753 void __iomem *isr_reg = NULL;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500754 u32 enabled, isr, level_mask;
Jon Hunter3513cde2013-04-04 15:16:14 -0500755 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700756 struct gpio_bank *bank = gpiobank;
757 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300758 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100759
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700760 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800761 if (WARN_ON(!isr_reg))
762 goto exit;
763
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200764 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashko450fa542015-09-25 12:28:03 -0700765
Laurent Navete83507b2013-03-20 13:15:57 +0100766 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300767 raw_spin_lock_irqsave(&bank->lock, lock_flags);
768
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200769 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500770 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100771
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530772 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800773 level_mask = bank->level_mask & enabled;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500774 else
775 level_mask = 0;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100776
777 /* clear edge sensitive interrupts before handler(s) are
778 called so that we don't miss any interrupt occurred while
779 executing them */
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500780 if (isr & ~level_mask)
781 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100782
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300783 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
784
Tony Lindgren92105bb2005-09-07 17:20:26 +0100785 if (!isr)
786 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100787
Jon Hunter3513cde2013-04-04 15:16:14 -0500788 while (isr) {
789 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200790 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100791
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300792 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800793 /*
794 * Some chips can't respond to both rising and falling
795 * at the same time. If this irq was requested with
796 * both flags, we need to flip the ICR data for the IRQ
797 * to respond to the IRQ for the opposite direction.
798 * This will be indicated in the bank toggle_mask.
799 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200800 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200801 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800802
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300803 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
804
Grygorii Strashko450fa542015-09-25 12:28:03 -0700805 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
806
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100807 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200808 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700809
810 raw_spin_unlock_irqrestore(&bank->wa_lock,
811 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100812 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000813 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800814exit:
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200815 pm_runtime_put(bank->chip.parent);
Grygorii Strashko450fa542015-09-25 12:28:03 -0700816 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100817}
818
Tony Lindgren3d009c82015-01-16 14:50:50 -0800819static unsigned int omap_gpio_irq_startup(struct irq_data *d)
820{
821 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800822 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200823 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800824
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200825 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300826
827 if (!LINE_USED(bank->mod_usage, offset))
828 omap_set_gpio_direction(bank, offset, 1);
829 else if (!omap_gpio_is_input(bank, offset))
830 goto err;
831 omap_enable_gpio_module(bank, offset);
832 bank->irq_usage |= BIT(offset);
833
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200834 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800835 omap_gpio_unmask_irq(d);
836
837 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300838err:
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200839 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300840 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800841}
842
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200843static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300844{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200845 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700846 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200847 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300848
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200849 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200850 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300851 omap_set_gpio_irqenable(bank, offset, 0);
852 omap_clear_gpio_irqstatus(bank, offset);
853 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
854 if (!LINE_USED(bank->mod_usage, offset))
855 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200856 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200857 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700858}
859
860static void omap_gpio_irq_bus_lock(struct irq_data *data)
861{
862 struct gpio_bank *bank = omap_irq_data_get_bank(data);
863
864 if (!BANK_USED(bank))
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200865 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700866}
867
868static void gpio_irq_bus_sync_unlock(struct irq_data *data)
869{
870 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200871
872 /*
873 * If this is the last IRQ to be freed in the bank,
874 * disable the bank module.
875 */
876 if (!BANK_USED(bank))
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +0200877 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300878}
879
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200880static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100881{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200882 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200883 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100884
Grygorii Strashko9943f262015-03-23 14:18:27 +0200885 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100886}
887
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200888static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100889{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200890 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200891 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700892 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100893
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200894 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200895 omap_set_gpio_irqenable(bank, offset, 0);
896 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200897 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100898}
899
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200900static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100901{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200902 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200903 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100904 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700905 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700906
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200907 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700908 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200909 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800910
911 /* For level-triggered GPIOs, the clearing must be done after
912 * the HW source is cleared, thus after the handler has run */
Grygorii Strashko9943f262015-03-23 14:18:27 +0200913 if (bank->level_mask & BIT(offset)) {
914 omap_set_gpio_irqenable(bank, offset, 0);
915 omap_clear_gpio_irqstatus(bank, offset);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800916 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100917
Grygorii Strashko9943f262015-03-23 14:18:27 +0200918 omap_set_gpio_irqenable(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200919 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100920}
921
Tony Lindgrenec0daae2018-09-20 12:35:30 -0700922/*
923 * Only edges can generate a wakeup event to the PRCM.
924 *
925 * Therefore, ensure any wake-up capable GPIOs have
926 * edge-detection enabled before going idle to ensure a wakeup
927 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
928 * NDA TRM 25.5.3.1)
929 *
930 * The normal values will be restored upon ->runtime_resume()
931 * by writing back the values saved in bank->context.
932 */
933static void __maybe_unused
934omap2_gpio_enable_level_quirk(struct gpio_bank *bank)
935{
936 u32 wake_low, wake_hi;
937
938 /* Enable additional edge detection for level gpios for idle */
939 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
940 if (wake_low)
941 writel_relaxed(wake_low | bank->context.fallingdetect,
942 bank->base + bank->regs->fallingdetect);
943
944 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
945 if (wake_hi)
946 writel_relaxed(wake_hi | bank->context.risingdetect,
947 bank->base + bank->regs->risingdetect);
948}
949
950static void __maybe_unused
951omap2_gpio_disable_level_quirk(struct gpio_bank *bank)
952{
953 /* Disable edge detection for level gpios after idle */
954 writel_relaxed(bank->context.fallingdetect,
955 bank->base + bank->regs->fallingdetect);
956 writel_relaxed(bank->context.risingdetect,
957 bank->base + bank->regs->risingdetect);
958}
959
960/*
961 * On omap4 and later SoC variants a level interrupt with wkup_en
962 * enabled blocks the GPIO functional clock from idling until the GPIO
963 * instance has been reset. To avoid that, we must set wkup_en only for
964 * idle for level interrupts, and clear level registers for the duration
965 * of idle. The level interrupts will be still there on wakeup by their
966 * nature.
967 */
968static void __maybe_unused
969omap4_gpio_enable_level_quirk(struct gpio_bank *bank)
970{
971 /* Update wake register for idle, edge bits might be already set */
972 writel_relaxed(bank->context.wake_en,
973 bank->base + bank->regs->wkup_en);
974
975 /* Clear level registers for idle */
976 writel_relaxed(0, bank->base + bank->regs->leveldetect0);
977 writel_relaxed(0, bank->base + bank->regs->leveldetect1);
978}
979
980static void __maybe_unused
981omap4_gpio_disable_level_quirk(struct gpio_bank *bank)
982{
983 /* Restore level registers after idle */
984 writel_relaxed(bank->context.leveldetect0,
985 bank->base + bank->regs->leveldetect0);
986 writel_relaxed(bank->context.leveldetect1,
987 bank->base + bank->regs->leveldetect1);
988
989 /* Clear saved wkup_en for level, it will be set for next idle again */
990 bank->context.wake_en &= ~(bank->context.leveldetect0 |
991 bank->context.leveldetect1);
992
993 /* Update wake with only edge configuration */
994 writel_relaxed(bank->context.wake_en,
995 bank->base + bank->regs->wkup_en);
996}
997
David Brownelle5c56ed2006-12-06 17:13:59 -0800998/*---------------------------------------------------------------------*/
999
Magnus Damm79ee0312009-07-08 13:22:04 +02001000static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001001{
Magnus Damm79ee0312009-07-08 13:22:04 +02001002 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001003 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001004 void __iomem *mask_reg = bank->base +
1005 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001006 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001007
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001008 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +02001009 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001010 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001011
1012 return 0;
1013}
1014
Magnus Damm79ee0312009-07-08 13:22:04 +02001015static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001016{
Magnus Damm79ee0312009-07-08 13:22:04 +02001017 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001018 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001019 void __iomem *mask_reg = bank->base +
1020 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001021 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001022
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001023 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +02001024 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001025 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001026
1027 return 0;
1028}
1029
Alexey Dobriyan47145212009-12-14 18:00:08 -08001030static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001031 .suspend_noirq = omap_mpuio_suspend_noirq,
1032 .resume_noirq = omap_mpuio_resume_noirq,
1033};
1034
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +02001035/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -08001036static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001037 .driver = {
1038 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001039 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001040 },
1041};
1042
1043static struct platform_device omap_mpuio_device = {
1044 .name = "mpuio",
1045 .id = -1,
1046 .dev = {
1047 .driver = &omap_mpuio_driver.driver,
1048 }
1049 /* could list the /proc/iomem resources */
1050};
1051
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001052static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -08001053{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001054 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001055
David Brownell11a78b72006-12-06 17:14:11 -08001056 if (platform_driver_register(&omap_mpuio_driver) == 0)
1057 (void) platform_device_register(&omap_mpuio_device);
1058}
1059
David Brownelle5c56ed2006-12-06 17:13:59 -08001060/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001061
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001062static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +02001063{
1064 struct gpio_bank *bank;
1065 unsigned long flags;
1066 void __iomem *reg;
1067 int dir;
1068
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001069 bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +02001070 reg = bank->base + bank->regs->direction;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001071 raw_spin_lock_irqsave(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001072 dir = !!(readl_relaxed(reg) & BIT(offset));
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001073 raw_spin_unlock_irqrestore(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001074 return dir;
1075}
1076
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001077static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001078{
1079 struct gpio_bank *bank;
1080 unsigned long flags;
1081
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001082 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001083 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001084 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001085 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001086 return 0;
1087}
1088
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001089static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001090{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001091 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001092
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001093 bank = gpiochip_get_data(chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001094
Grygorii Strashkob2b20042015-03-23 14:18:23 +02001095 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001096 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001097 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001098 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -08001099}
1100
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001101static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001102{
1103 struct gpio_bank *bank;
1104 unsigned long flags;
1105
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001106 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001107 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001108 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001109 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001110 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +02001111 return 0;
David Brownell52e31342008-03-03 12:43:23 -08001112}
1113
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001114static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1115 unsigned long *bits)
1116{
1117 struct gpio_bank *bank = gpiochip_get_data(chip);
1118 void __iomem *reg = bank->base + bank->regs->direction;
1119 unsigned long in = readl_relaxed(reg), l;
1120
1121 *bits = 0;
1122
1123 l = in & *mask;
1124 if (l)
1125 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1126
1127 l = ~in & *mask;
1128 if (l)
1129 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1130
1131 return 0;
1132}
1133
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001134static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1135 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001136{
1137 struct gpio_bank *bank;
1138 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -04001139 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001140
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001141 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001142
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001143 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -04001144 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001145 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001146
David Rivshin83977442017-04-24 18:56:50 -04001147 if (ret)
1148 dev_info(chip->parent,
1149 "Could not set line %u debounce to %u microseconds (%d)",
1150 offset, debounce, ret);
1151
1152 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001153}
1154
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001155static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1156 unsigned long config)
1157{
1158 u32 debounce;
1159
1160 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1161 return -ENOTSUPP;
1162
1163 debounce = pinconf_to_config_argument(config);
1164 return omap_gpio_debounce(chip, offset, debounce);
1165}
1166
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001167static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001168{
1169 struct gpio_bank *bank;
1170 unsigned long flags;
1171
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001172 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001173 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001174 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001175 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001176}
1177
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001178static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1179 unsigned long *bits)
1180{
1181 struct gpio_bank *bank = gpiochip_get_data(chip);
1182 unsigned long flags;
1183
1184 raw_spin_lock_irqsave(&bank->lock, flags);
1185 bank->set_dataout_multiple(bank, mask, bits);
1186 raw_spin_unlock_irqrestore(&bank->lock, flags);
1187}
1188
David Brownell52e31342008-03-03 12:43:23 -08001189/*---------------------------------------------------------------------*/
1190
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +02001191static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001192{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001193 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001194 u32 rev;
1195
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001196 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001197 return;
1198
Victor Kamensky661553b2013-11-16 02:01:04 +02001199 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001200 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001201 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001202
1203 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001204}
1205
Charulatha V03e128c2011-05-05 19:58:01 +05301206static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001207{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301208 void __iomem *base = bank->base;
1209 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001210
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301211 if (bank->width == 16)
1212 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001213
Charulatha Vd0d665a2011-08-31 00:02:21 +05301214 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001215 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301216 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001217 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301218
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001219 omap_gpio_rmw(base, bank->regs->irqenable, l,
1220 bank->regs->irqenable_inv);
1221 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1222 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301223 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001224 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301225
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301226 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001227 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301228 /* Initialize interface clk ungated, module enabled */
1229 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001230 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001231}
1232
Nishanth Menon46824e222014-09-05 14:52:55 -05001233static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001234{
Grygorii Strashko81930322017-11-15 12:36:33 -06001235 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001236 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +01001237 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001238 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001239 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001240
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001241 /*
1242 * REVISIT eventually switch from OMAP-specific gpio structs
1243 * over to the generic ones
1244 */
1245 bank->chip.request = omap_gpio_request;
1246 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001247 bank->chip.get_direction = omap_gpio_get_direction;
1248 bank->chip.direction_input = omap_gpio_input;
1249 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001250 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001251 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001252 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001253 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001254 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301255 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001256 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301257 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001258 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001259 bank->chip.base = OMAP_MPUIO(0);
1260 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001261 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1262 gpio, gpio + bank->width - 1);
1263 if (!label)
1264 return -ENOMEM;
1265 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001266 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001267 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001268 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001269
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001270#ifdef CONFIG_ARCH_OMAP1
1271 /*
1272 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1273 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1274 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001275 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1276 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001277 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001278 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001279 return -ENODEV;
1280 }
1281#endif
1282
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001283 /* MPUIO is a bit different, reading IRQ status clears it */
1284 if (bank->is_mpuio) {
1285 irqc->irq_ack = dummy_irq_chip.irq_ack;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001286 if (!bank->regs->wkup_en)
1287 irqc->irq_set_wake = NULL;
1288 }
1289
Grygorii Strashko81930322017-11-15 12:36:33 -06001290 irq = &bank->chip.irq;
1291 irq->chip = irqc;
1292 irq->handler = handle_bad_irq;
1293 irq->default_type = IRQ_TYPE_NONE;
1294 irq->num_parents = 1;
1295 irq->parents = &bank->irq;
1296 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001297
Grygorii Strashko81930322017-11-15 12:36:33 -06001298 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001299 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001300 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001301 "Could not register gpio chip %d\n", ret);
1302 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001303 }
1304
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001305 ret = devm_request_irq(bank->chip.parent, bank->irq,
1306 omap_gpio_irq_handler,
1307 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001308 if (ret)
1309 gpiochip_remove(&bank->chip);
1310
Grygorii Strashko81930322017-11-15 12:36:33 -06001311 if (!bank->is_mpuio)
1312 gpio += bank->width;
1313
Grygorii Strashko450fa542015-09-25 12:28:03 -07001314 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001315}
1316
Benoit Cousson384ebe12011-08-16 11:53:02 +02001317static const struct of_device_id omap_gpio_match[];
1318
Bill Pemberton38363092012-11-19 13:22:34 -05001319static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001320{
Benoit Cousson862ff642012-02-01 15:58:56 +01001321 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001322 struct device_node *node = dev->of_node;
1323 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001324 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001325 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001326 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001327 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001328 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001329
Benoit Cousson384ebe12011-08-16 11:53:02 +02001330 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1331
Jingoo Hane56aee12013-07-30 17:08:05 +09001332 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001333 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001334 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001335
Markus Elfringf97364c2018-02-10 21:49:22 +01001336 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001337 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001338 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001339
Nishanth Menon46824e222014-09-05 14:52:55 -05001340 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1341 if (!irqc)
1342 return -ENOMEM;
1343
Tony Lindgren3d009c82015-01-16 14:50:50 -08001344 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001345 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1346 irqc->irq_ack = omap_gpio_ack_irq,
1347 irqc->irq_mask = omap_gpio_mask_irq,
1348 irqc->irq_unmask = omap_gpio_unmask_irq,
1349 irqc->irq_set_type = omap_gpio_irq_type,
1350 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001351 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1352 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001353 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001354 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Nishanth Menon46824e222014-09-05 14:52:55 -05001355
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001356 bank->irq = platform_get_irq(pdev, 0);
1357 if (bank->irq <= 0) {
1358 if (!bank->irq)
1359 bank->irq = -ENXIO;
1360 if (bank->irq != -EPROBE_DEFER)
1361 dev_err(dev,
1362 "can't get irq resource ret=%d\n", bank->irq);
1363 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001364 }
1365
Linus Walleij58383c782015-11-04 09:56:26 +01001366 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001367 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001368 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001369 bank->quirks = pdata->quirks;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001370 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001371 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301372 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301373 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001374 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001375#ifdef CONFIG_OF_GPIO
1376 bank->chip.of_node = of_node_get(node);
1377#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001378
Jon Huntera2797be2013-04-04 15:16:15 -05001379 if (node) {
1380 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1381 bank->loses_context = true;
1382 } else {
1383 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001384
1385 if (bank->loses_context)
1386 bank->get_context_loss_count =
1387 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001388 }
1389
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001390 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001391 bank->set_dataout = omap_set_gpio_dataout_reg;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001392 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1393 } else {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001394 bank->set_dataout = omap_set_gpio_dataout_mask;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001395 bank->set_dataout_multiple =
1396 omap_set_gpio_dataout_mask_multiple;
1397 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001398
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001399 if (bank->quirks & OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN) {
1400 bank->funcs.idle_enable_level_quirk =
1401 omap4_gpio_enable_level_quirk;
1402 bank->funcs.idle_disable_level_quirk =
1403 omap4_gpio_disable_level_quirk;
1404 } else {
1405 bank->funcs.idle_enable_level_quirk =
1406 omap2_gpio_enable_level_quirk;
1407 bank->funcs.idle_disable_level_quirk =
1408 omap2_gpio_disable_level_quirk;
1409 }
1410
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001411 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001412 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001413
1414 /* Static mapping, never released */
1415 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001416 bank->base = devm_ioremap_resource(dev, res);
1417 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001418 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001419 }
1420
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001421 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001422 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001423 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001424 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001425 "Could not get gpio dbck. Disable debounce\n");
1426 bank->dbck_flag = false;
1427 } else {
1428 clk_prepare(bank->dbck);
1429 }
1430 }
1431
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301432 platform_set_drvdata(pdev, bank);
1433
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001434 pm_runtime_enable(dev);
1435 pm_runtime_irq_safe(dev);
1436 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001437
Charulatha Vd0d665a2011-08-31 00:02:21 +05301438 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001439 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301440
Charulatha V03e128c2011-05-05 19:58:01 +05301441 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001442
Nishanth Menon46824e222014-09-05 14:52:55 -05001443 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001444 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001445 pm_runtime_put_sync(dev);
1446 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301447 if (bank->dbck_flag)
1448 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001449 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001450 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001451
Tony Lindgren9a748052010-12-07 16:26:56 -08001452 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001453
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001454 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301455
Charulatha V03e128c2011-05-05 19:58:01 +05301456 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001457
Jon Hunter879fe322013-04-04 15:16:12 -05001458 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001459}
1460
Tony Lindgrencac089f2015-04-23 16:56:22 -07001461static int omap_gpio_remove(struct platform_device *pdev)
1462{
1463 struct gpio_bank *bank = platform_get_drvdata(pdev);
1464
1465 list_del(&bank->node);
1466 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001467 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001468 if (bank->dbck_flag)
1469 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001470
1471 return 0;
1472}
1473
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301474#ifdef CONFIG_ARCH_OMAP2PLUS
1475
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001476#if defined(CONFIG_PM)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301477static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001478
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301479static int omap_gpio_runtime_suspend(struct device *dev)
1480{
1481 struct platform_device *pdev = to_platform_device(dev);
1482 struct gpio_bank *bank = platform_get_drvdata(pdev);
1483 u32 l1 = 0, l2 = 0;
1484 unsigned long flags;
1485
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001486 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001487
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001488 if (bank->funcs.idle_enable_level_quirk)
1489 bank->funcs.idle_enable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001490
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001491 if (!bank->enabled_non_wakeup_gpios)
1492 goto update_gpio_context_count;
1493
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301494 if (bank->power_mode != OFF_MODE) {
1495 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301496 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301497 }
1498 /*
1499 * If going to OFF, remove triggering for all
1500 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1501 * generated. See OMAP2420 Errata item 1.101.
1502 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001503 bank->saved_datain = readl_relaxed(bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301504 bank->regs->datain);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301505 l1 = bank->context.fallingdetect;
1506 l2 = bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301507
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301508 l1 &= ~bank->enabled_non_wakeup_gpios;
1509 l2 &= ~bank->enabled_non_wakeup_gpios;
1510
Victor Kamensky661553b2013-11-16 02:01:04 +02001511 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1512 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301513
1514 bank->workaround_enabled = true;
1515
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301516update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301517 if (bank->get_context_loss_count)
1518 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001519 bank->get_context_loss_count(dev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301520
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001521 omap_gpio_dbck_disable(bank);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001522 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301523
1524 return 0;
1525}
1526
Jon Hunter352a2d52013-04-15 13:06:54 -05001527static void omap_gpio_init_context(struct gpio_bank *p);
1528
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301529static int omap_gpio_runtime_resume(struct device *dev)
1530{
1531 struct platform_device *pdev = to_platform_device(dev);
1532 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301533 u32 l = 0, gen, gen0, gen1;
1534 unsigned long flags;
Jon Huntera2797be2013-04-04 15:16:15 -05001535 int c;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301536
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001537 raw_spin_lock_irqsave(&bank->lock, flags);
Jon Hunter352a2d52013-04-15 13:06:54 -05001538
1539 /*
1540 * On the first resume during the probe, the context has not
1541 * been initialised and so initialise it now. Also initialise
1542 * the context loss count.
1543 */
1544 if (bank->loses_context && !bank->context_valid) {
1545 omap_gpio_init_context(bank);
1546
1547 if (bank->get_context_loss_count)
1548 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001549 bank->get_context_loss_count(dev);
Jon Hunter352a2d52013-04-15 13:06:54 -05001550 }
1551
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001552 omap_gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001553
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001554 if (bank->funcs.idle_disable_level_quirk)
1555 bank->funcs.idle_disable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001556
Jon Huntera2797be2013-04-04 15:16:15 -05001557 if (bank->loses_context) {
1558 if (!bank->get_context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301559 omap_gpio_restore_context(bank);
1560 } else {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001561 c = bank->get_context_loss_count(dev);
Jon Huntera2797be2013-04-04 15:16:15 -05001562 if (c != bank->context_loss_count) {
1563 omap_gpio_restore_context(bank);
1564 } else {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001565 raw_spin_unlock_irqrestore(&bank->lock, flags);
Jon Huntera2797be2013-04-04 15:16:15 -05001566 return 0;
1567 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301568 }
1569 }
1570
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301571 if (!bank->workaround_enabled) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001572 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301573 return 0;
1574 }
1575
Victor Kamensky661553b2013-11-16 02:01:04 +02001576 l = readl_relaxed(bank->base + bank->regs->datain);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301577
1578 /*
1579 * Check if any of the non-wakeup interrupt GPIOs have changed
1580 * state. If so, generate an IRQ by software. This is
1581 * horribly racy, but it's the best we can do to work around
1582 * this silicon bug.
1583 */
1584 l ^= bank->saved_datain;
1585 l &= bank->enabled_non_wakeup_gpios;
1586
1587 /*
1588 * No need to generate IRQs for the rising edge for gpio IRQs
1589 * configured with falling edge only; and vice versa.
1590 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301591 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301592 gen0 &= bank->saved_datain;
1593
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301594 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301595 gen1 &= ~(bank->saved_datain);
1596
1597 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301598 gen = l & (~(bank->context.fallingdetect) &
1599 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301600 /* Consider all GPIO IRQs needed to be updated */
1601 gen |= gen0 | gen1;
1602
1603 if (gen) {
1604 u32 old0, old1;
1605
Victor Kamensky661553b2013-11-16 02:01:04 +02001606 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1607 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301608
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301609 if (!bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001610 writel_relaxed(old0 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301611 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001612 writel_relaxed(old1 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301613 bank->regs->leveldetect1);
1614 }
1615
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301616 if (bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001617 writel_relaxed(old0 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301618 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001619 writel_relaxed(old1 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301620 bank->regs->leveldetect1);
1621 }
Victor Kamensky661553b2013-11-16 02:01:04 +02001622 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1623 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301624 }
1625
1626 bank->workaround_enabled = false;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001627 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301628
1629 return 0;
1630}
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001631#endif /* CONFIG_PM */
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301632
Tony Lindgrencac089f2015-04-23 16:56:22 -07001633#if IS_BUILTIN(CONFIG_GPIO_OMAP)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301634void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001635{
Charulatha V03e128c2011-05-05 19:58:01 +05301636 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001637
Charulatha V03e128c2011-05-05 19:58:01 +05301638 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001639 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301640 continue;
1641
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301642 bank->power_mode = pwr_mode;
1643
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001644 pm_runtime_put_sync_suspend(bank->chip.parent);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001645 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001646}
1647
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001648void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001649{
Charulatha V03e128c2011-05-05 19:58:01 +05301650 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001651
Charulatha V03e128c2011-05-05 19:58:01 +05301652 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001653 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301654 continue;
1655
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001656 pm_runtime_get_sync(bank->chip.parent);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001657 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001658}
Tony Lindgrencac089f2015-04-23 16:56:22 -07001659#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001660
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001661#if defined(CONFIG_PM)
Jon Hunter352a2d52013-04-15 13:06:54 -05001662static void omap_gpio_init_context(struct gpio_bank *p)
1663{
1664 struct omap_gpio_reg_offs *regs = p->regs;
1665 void __iomem *base = p->base;
1666
Victor Kamensky661553b2013-11-16 02:01:04 +02001667 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1668 p->context.oe = readl_relaxed(base + regs->direction);
1669 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1670 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1671 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1672 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1673 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1674 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1675 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Jon Hunter352a2d52013-04-15 13:06:54 -05001676
1677 if (regs->set_dataout && p->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001678 p->context.dataout = readl_relaxed(base + regs->set_dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001679 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001680 p->context.dataout = readl_relaxed(base + regs->dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001681
1682 p->context_valid = true;
1683}
1684
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301685static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301686{
Victor Kamensky661553b2013-11-16 02:01:04 +02001687 writel_relaxed(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301688 bank->base + bank->regs->wkup_en);
Victor Kamensky661553b2013-11-16 02:01:04 +02001689 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1690 writel_relaxed(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301691 bank->base + bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001692 writel_relaxed(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301693 bank->base + bank->regs->leveldetect1);
Victor Kamensky661553b2013-11-16 02:01:04 +02001694 writel_relaxed(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301695 bank->base + bank->regs->risingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001696 writel_relaxed(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301697 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301698 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001699 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301700 bank->base + bank->regs->set_dataout);
1701 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001702 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301703 bank->base + bank->regs->dataout);
Victor Kamensky661553b2013-11-16 02:01:04 +02001704 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301705
Nishanth Menonae547352011-09-09 19:08:58 +05301706 if (bank->dbck_enable_mask) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001707 writel_relaxed(bank->context.debounce, bank->base +
Nishanth Menonae547352011-09-09 19:08:58 +05301708 bank->regs->debounce);
Victor Kamensky661553b2013-11-16 02:01:04 +02001709 writel_relaxed(bank->context.debounce_en,
Nishanth Menonae547352011-09-09 19:08:58 +05301710 bank->base + bank->regs->debounce_en);
1711 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301712
Victor Kamensky661553b2013-11-16 02:01:04 +02001713 writel_relaxed(bank->context.irqenable1,
Nishanth Menonba805be2011-08-29 18:41:08 +05301714 bank->base + bank->regs->irqenable);
Victor Kamensky661553b2013-11-16 02:01:04 +02001715 writel_relaxed(bank->context.irqenable2,
Nishanth Menonba805be2011-08-29 18:41:08 +05301716 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301717}
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001718#endif /* CONFIG_PM */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301719#else
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301720#define omap_gpio_runtime_suspend NULL
1721#define omap_gpio_runtime_resume NULL
Arnd Bergmannea4a21a2013-05-31 17:59:46 +02001722static inline void omap_gpio_init_context(struct gpio_bank *p) {}
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301723#endif
1724
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301725static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301726 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1727 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301728};
1729
Benoit Cousson384ebe12011-08-16 11:53:02 +02001730#if defined(CONFIG_OF)
1731static struct omap_gpio_reg_offs omap2_gpio_regs = {
1732 .revision = OMAP24XX_GPIO_REVISION,
1733 .direction = OMAP24XX_GPIO_OE,
1734 .datain = OMAP24XX_GPIO_DATAIN,
1735 .dataout = OMAP24XX_GPIO_DATAOUT,
1736 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1737 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1738 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1739 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1740 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1741 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1742 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1743 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1744 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1745 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1746 .ctrl = OMAP24XX_GPIO_CTRL,
1747 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1748 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1749 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1750 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1751 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1752};
1753
1754static struct omap_gpio_reg_offs omap4_gpio_regs = {
1755 .revision = OMAP4_GPIO_REVISION,
1756 .direction = OMAP4_GPIO_OE,
1757 .datain = OMAP4_GPIO_DATAIN,
1758 .dataout = OMAP4_GPIO_DATAOUT,
1759 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1760 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1761 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1762 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1763 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1764 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1765 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1766 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1767 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1768 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1769 .ctrl = OMAP4_GPIO_CTRL,
1770 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1771 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1772 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1773 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1774 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1775};
1776
Chen Gange9a65bb2013-02-06 18:44:32 +08001777static const struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001778 .regs = &omap2_gpio_regs,
1779 .bank_width = 32,
1780 .dbck_flag = false,
1781};
1782
Chen Gange9a65bb2013-02-06 18:44:32 +08001783static const struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001784 .regs = &omap2_gpio_regs,
1785 .bank_width = 32,
1786 .dbck_flag = true,
1787};
1788
Chen Gange9a65bb2013-02-06 18:44:32 +08001789static const struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001790 .regs = &omap4_gpio_regs,
1791 .bank_width = 32,
1792 .dbck_flag = true,
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001793 .quirks = OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001794};
1795
1796static const struct of_device_id omap_gpio_match[] = {
1797 {
1798 .compatible = "ti,omap4-gpio",
1799 .data = &omap4_pdata,
1800 },
1801 {
1802 .compatible = "ti,omap3-gpio",
1803 .data = &omap3_pdata,
1804 },
1805 {
1806 .compatible = "ti,omap2-gpio",
1807 .data = &omap2_pdata,
1808 },
1809 { },
1810};
1811MODULE_DEVICE_TABLE(of, omap_gpio_match);
1812#endif
1813
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001814static struct platform_driver omap_gpio_driver = {
1815 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001816 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001817 .driver = {
1818 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301819 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001820 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001821 },
1822};
1823
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001824/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001825 * gpio driver register needs to be done before
1826 * machine_init functions access gpio APIs.
1827 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001828 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001829static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001830{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001831 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001832}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001833postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001834
1835static void __exit omap_gpio_exit(void)
1836{
1837 platform_driver_unregister(&omap_gpio_driver);
1838}
1839module_exit(omap_gpio_exit);
1840
1841MODULE_DESCRIPTION("omap gpio driver");
1842MODULE_ALIAS("platform:gpio-omap");
1843MODULE_LICENSE("GPL v2");