blob: 1aa2586fa597b8d51bdb8ae1af6b493050b20eb1 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Russell Kingd111e8f2006-09-27 15:27:33 +01002/*
3 * linux/arch/arm/mm/mmu.c
4 *
5 * Copyright (C) 1995-2005 Russell King
Russell Kingd111e8f2006-09-27 15:27:33 +01006 */
Russell Kingae8f1542006-09-27 15:38:34 +01007#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +01008#include <linux/kernel.h>
9#include <linux/errno.h>
10#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/mman.h>
12#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010013#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010014#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040015#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010016#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010017
Russell King15d07dc2012-03-28 18:30:01 +010018#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Kees Cook99b4ac92014-04-04 23:27:49 +020022#include <asm/fixmap.h>
Russell Kingebd49222013-10-24 08:12:39 +010023#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010025#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040027#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010028#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010029#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040030#include <asm/procinfo.h>
31#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010032
33#include <asm/mach/arch.h>
34#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060035#include <asm/mach/pci.h>
Liu Huaa05e54c2014-04-18 09:43:32 +010036#include <asm/fixmap.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010037
Lucas Stach92549702015-10-19 13:38:09 +010038#include "fault.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010039#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010040#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010041
Russell Kingd111e8f2006-09-27 15:27:33 +010042/*
43 * empty_zero_page is a special page that is used for
44 * zero-initialized data and COW.
45 */
46struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040047EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010048
49/*
50 * The pmd table for the upper-most set of pages.
51 */
52pmd_t *top_pmd;
53
Jungseung Lee1d4d3712014-11-29 02:33:30 +010054pmdval_t user_pmd_table = _PAGE_USER_TABLE;
55
Russell Kingae8f1542006-09-27 15:38:34 +010056#define CPOLICY_UNCACHED 0
57#define CPOLICY_BUFFERED 1
58#define CPOLICY_WRITETHROUGH 2
59#define CPOLICY_WRITEBACK 3
60#define CPOLICY_WRITEALLOC 4
61
62static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
63static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010064pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010065pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050066pgprot_t pgprot_hyp_device;
67pgprot_t pgprot_s2;
68pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010069
Imre_Deak44b18692007-02-11 13:45:13 +010070EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010071EXPORT_SYMBOL(pgprot_kernel);
72
73struct cachepolicy {
74 const char policy[16];
75 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010076 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000077 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050078 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010079};
80
Christoffer Dallcc577c22013-01-20 18:28:04 -050081#ifdef CONFIG_ARM_LPAE
82#define s2_policy(policy) policy
83#else
84#define s2_policy(policy) 0
85#endif
86
Marc Zyngiercf763e42017-04-03 19:37:50 +010087unsigned long kimage_voffset __ro_after_init;
88
Russell Kingae8f1542006-09-27 15:38:34 +010089static struct cachepolicy cache_policies[] __initdata = {
90 {
91 .policy = "uncached",
92 .cr_mask = CR_W|CR_C,
93 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010094 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050095 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010096 }, {
97 .policy = "buffered",
98 .cr_mask = CR_C,
99 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +0100100 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500101 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +0100102 }, {
103 .policy = "writethrough",
104 .cr_mask = 0,
105 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100106 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500107 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100108 }, {
109 .policy = "writeback",
110 .cr_mask = 0,
111 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100112 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500113 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100114 }, {
115 .policy = "writealloc",
116 .cr_mask = 0,
117 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100118 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500119 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100120 }
121};
122
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100123#ifdef CONFIG_CPU_CP15
Russell King20e7e362014-06-02 09:29:37 +0100124static unsigned long initial_pmd_value __initdata = 0;
125
Russell Kingae8f1542006-09-27 15:38:34 +0100126/*
Russell Kingca8f0b02014-05-27 20:34:28 +0100127 * Initialise the cache_policy variable with the initial state specified
128 * via the "pmd" value. This is used to ensure that on ARMv6 and later,
129 * the C code sets the page tables up with the same policy as the head
130 * assembly code, which avoids an illegal state where the TLBs can get
131 * confused. See comments in early_cachepolicy() for more information.
132 */
133void __init init_default_cache_policy(unsigned long pmd)
134{
135 int i;
136
Russell King20e7e362014-06-02 09:29:37 +0100137 initial_pmd_value = pmd;
138
Stefan Agner6b3142b2016-09-07 21:56:09 +0100139 pmd &= PMD_SECT_CACHE_MASK;
Russell Kingca8f0b02014-05-27 20:34:28 +0100140
141 for (i = 0; i < ARRAY_SIZE(cache_policies); i++)
142 if (cache_policies[i].pmd == pmd) {
143 cachepolicy = i;
144 break;
145 }
146
147 if (i == ARRAY_SIZE(cache_policies))
148 pr_err("ERROR: could not find cache policy\n");
149}
150
151/*
152 * These are useful for identifying cache coherency problems by allowing
153 * the cache or the cache and writebuffer to be turned off. (Note: the
154 * write buffer should not be on and the cache off).
Russell Kingae8f1542006-09-27 15:38:34 +0100155 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100157{
Russell Kingca8f0b02014-05-27 20:34:28 +0100158 int i, selected = -1;
Russell Kingae8f1542006-09-27 15:38:34 +0100159
160 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
161 int len = strlen(cache_policies[i].policy);
162
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingca8f0b02014-05-27 20:34:28 +0100164 selected = i;
Russell Kingae8f1542006-09-27 15:38:34 +0100165 break;
166 }
167 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100168
169 if (selected == -1)
170 pr_err("ERROR: unknown or unsupported cache policy\n");
171
Russell King4b46d642009-11-01 17:44:24 +0000172 /*
173 * This restriction is partly to do with the way we boot; it is
174 * unpredictable to have memory mapped using two different sets of
175 * memory attributes (shared, type, and cache attribs). We can not
176 * change these attributes once the initial assembly has setup the
177 * page tables.
178 */
Russell Kingca8f0b02014-05-27 20:34:28 +0100179 if (cpu_architecture() >= CPU_ARCH_ARMv6 && selected != cachepolicy) {
180 pr_warn("Only cachepolicy=%s supported on ARMv6 and later\n",
181 cache_policies[cachepolicy].policy);
182 return 0;
Catalin Marinas11179d82007-07-20 11:42:24 +0100183 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100184
185 if (selected != cachepolicy) {
186 unsigned long cr = __clear_cr(cache_policies[selected].cr_mask);
187 cachepolicy = selected;
188 flush_cache_all();
189 set_cr(cr);
190 }
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100191 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100192}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100193early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100194
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100195static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100196{
197 char *p = "buffered";
Russell King4ed89f22014-10-28 11:26:42 +0000198 pr_warn("nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100199 early_cachepolicy(p);
200 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100201}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100202early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100203
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100204static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100205{
206 char *p = "uncached";
Russell King4ed89f22014-10-28 11:26:42 +0000207 pr_warn("nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100208 early_cachepolicy(p);
209 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100210}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100211early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100212
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000213#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100214static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100215{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100216 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100217 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100218 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100219 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100220 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100221}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100222early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000223#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100224
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100225#else /* ifdef CONFIG_CPU_CP15 */
226
227static int __init early_cachepolicy(char *p)
228{
Joe Perches8b521cb2014-09-16 20:41:43 +0100229 pr_warn("cachepolicy kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100230}
231early_param("cachepolicy", early_cachepolicy);
232
233static int __init noalign_setup(char *__unused)
234{
Joe Perches8b521cb2014-09-16 20:41:43 +0100235 pr_warn("noalign kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100236}
237__setup("noalign", noalign_setup);
238
239#endif /* ifdef CONFIG_CPU_CP15 / else */
240
Russell King36bb94b2010-11-16 08:40:36 +0000241#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100242#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000243#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100244
Kees Cook76197512016-08-10 22:46:49 +0100245static struct mem_type mem_types[] __ro_after_init = {
Russell King0af92be2007-05-05 20:28:16 +0100246 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100247 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
248 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100249 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
250 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
251 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100252 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000253 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100254 .domain = DOMAIN_IO,
255 },
256 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100257 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100258 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000259 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100260 .domain = DOMAIN_IO,
261 },
262 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100263 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100264 .prot_l1 = PMD_TYPE_TABLE,
265 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
266 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600267 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100268 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100269 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100270 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000271 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100272 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100273 },
Russell Kingebb4c652008-11-09 11:18:36 +0000274 [MT_UNCACHED] = {
275 .prot_pte = PROT_PTE_DEVICE,
276 .prot_l1 = PMD_TYPE_TABLE,
277 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
278 .domain = DOMAIN_IO,
279 },
Russell Kingae8f1542006-09-27 15:38:34 +0100280 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100281 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100282 .domain = DOMAIN_KERNEL,
283 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000284#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100285 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100286 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100287 .domain = DOMAIN_KERNEL,
288 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000289#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100290 [MT_LOW_VECTORS] = {
291 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000292 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100293 .prot_l1 = PMD_TYPE_TABLE,
Russell Kinga02d8df2015-08-21 09:38:31 +0100294 .domain = DOMAIN_VECTORS,
Russell Kingae8f1542006-09-27 15:38:34 +0100295 },
296 [MT_HIGH_VECTORS] = {
297 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000298 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100299 .prot_l1 = PMD_TYPE_TABLE,
Russell Kinga02d8df2015-08-21 09:38:31 +0100300 .domain = DOMAIN_VECTORS,
Russell Kingae8f1542006-09-27 15:38:34 +0100301 },
Russell King2e2c9de2013-10-24 10:26:40 +0100302 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000303 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100304 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100305 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100306 .domain = DOMAIN_KERNEL,
307 },
Russell Kingebd49222013-10-24 08:12:39 +0100308 [MT_MEMORY_RW] = {
309 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
310 L_PTE_XN,
311 .prot_l1 = PMD_TYPE_TABLE,
312 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
313 .domain = DOMAIN_KERNEL,
314 },
Russell Kingae8f1542006-09-27 15:38:34 +0100315 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100316 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100317 .domain = DOMAIN_KERNEL,
318 },
Russell King2e2c9de2013-10-24 10:26:40 +0100319 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100320 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000321 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100322 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100323 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
324 .domain = DOMAIN_KERNEL,
325 },
Russell King2e2c9de2013-10-24 10:26:40 +0100326 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100327 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000328 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100329 .prot_l1 = PMD_TYPE_TABLE,
330 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
331 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100332 },
Russell King2e2c9de2013-10-24 10:26:40 +0100333 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000334 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100335 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100336 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100337 },
Russell King2e2c9de2013-10-24 10:26:40 +0100338 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700339 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100340 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700341 .prot_l1 = PMD_TYPE_TABLE,
342 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
343 PMD_SECT_UNCACHED | PMD_SECT_XN,
344 .domain = DOMAIN_KERNEL,
345 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100346 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000347 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
348 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100349 .prot_l1 = PMD_TYPE_TABLE,
350 .domain = DOMAIN_KERNEL,
351 },
Russell Kingae8f1542006-09-27 15:38:34 +0100352};
353
Russell Kingb29e9f52007-04-21 10:47:29 +0100354const struct mem_type *get_mem_type(unsigned int type)
355{
356 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
357}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200358EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100359
Stefan Agnera5f4c562015-08-13 00:01:52 +0100360static pte_t *(*pte_offset_fixmap)(pmd_t *dir, unsigned long addr);
361
362static pte_t bm_pte[PTRS_PER_PTE + PTE_HWTABLE_PTRS]
363 __aligned(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE) __initdata;
364
365static pte_t * __init pte_offset_early_fixmap(pmd_t *dir, unsigned long addr)
366{
367 return &bm_pte[pte_index(addr)];
368}
369
370static pte_t *pte_offset_late_fixmap(pmd_t *dir, unsigned long addr)
371{
372 return pte_offset_kernel(dir, addr);
373}
374
375static inline pmd_t * __init fixmap_pmd(unsigned long addr)
376{
377 pgd_t *pgd = pgd_offset_k(addr);
378 pud_t *pud = pud_offset(pgd, addr);
379 pmd_t *pmd = pmd_offset(pud, addr);
380
381 return pmd;
382}
383
384void __init early_fixmap_init(void)
385{
386 pmd_t *pmd;
387
388 /*
389 * The early fixmap range spans multiple pmds, for which
390 * we are not prepared:
391 */
Ard Biesheuvel29373672015-09-01 08:59:28 +0200392 BUILD_BUG_ON((__fix_to_virt(__end_of_early_ioremap_region) >> PMD_SHIFT)
Stefan Agnera5f4c562015-08-13 00:01:52 +0100393 != FIXADDR_TOP >> PMD_SHIFT);
394
395 pmd = fixmap_pmd(FIXADDR_TOP);
396 pmd_populate_kernel(&init_mm, pmd, bm_pte);
397
398 pte_offset_fixmap = pte_offset_early_fixmap;
399}
400
Russell Kingae8f1542006-09-27 15:38:34 +0100401/*
Kees Cook99b4ac92014-04-04 23:27:49 +0200402 * To avoid TLB flush broadcasts, this uses local_flush_tlb_kernel_range().
403 * As a result, this can only be called with preemption disabled, as under
404 * stop_machine().
405 */
406void __set_fixmap(enum fixed_addresses idx, phys_addr_t phys, pgprot_t prot)
407{
408 unsigned long vaddr = __fix_to_virt(idx);
Stefan Agnera5f4c562015-08-13 00:01:52 +0100409 pte_t *pte = pte_offset_fixmap(pmd_off_k(vaddr), vaddr);
Kees Cook99b4ac92014-04-04 23:27:49 +0200410
411 /* Make sure fixmap region does not exceed available allocation. */
412 BUILD_BUG_ON(FIXADDR_START + (__end_of_fixed_addresses * PAGE_SIZE) >
413 FIXADDR_END);
414 BUG_ON(idx >= __end_of_fixed_addresses);
415
Jon Medhurstb089c312017-04-10 11:13:59 +0100416 /* we only support device mappings until pgprot_kernel has been set */
417 if (WARN_ON(pgprot_val(prot) != pgprot_val(FIXMAP_PAGE_IO) &&
418 pgprot_val(pgprot_kernel) == 0))
419 return;
420
Kees Cook99b4ac92014-04-04 23:27:49 +0200421 if (pgprot_val(prot))
422 set_pte_at(NULL, vaddr, pte,
423 pfn_pte(phys >> PAGE_SHIFT, prot));
424 else
425 pte_clear(NULL, vaddr, pte);
426 local_flush_tlb_kernel_range(vaddr, vaddr + PAGE_SIZE);
427}
428
429/*
Russell Kingae8f1542006-09-27 15:38:34 +0100430 * Adjust the PMD section entries according to the CPU in use.
431 */
432static void __init build_mem_type_table(void)
433{
434 struct cachepolicy *cp;
435 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100436 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500437 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100438 int cpu_arch = cpu_architecture();
439 int i;
440
Catalin Marinas11179d82007-07-20 11:42:24 +0100441 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100442#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100443 if (cachepolicy > CPOLICY_BUFFERED)
444 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100445#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100446 if (cachepolicy > CPOLICY_WRITETHROUGH)
447 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100448#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100449 }
Russell Kingae8f1542006-09-27 15:38:34 +0100450 if (cpu_arch < CPU_ARCH_ARMv5) {
451 if (cachepolicy >= CPOLICY_WRITEALLOC)
452 cachepolicy = CPOLICY_WRITEBACK;
453 ecc_mask = 0;
454 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100455
Russell King20e7e362014-06-02 09:29:37 +0100456 if (is_smp()) {
457 if (cachepolicy != CPOLICY_WRITEALLOC) {
458 pr_warn("Forcing write-allocate cache policy for SMP\n");
459 cachepolicy = CPOLICY_WRITEALLOC;
460 }
461 if (!(initial_pmd_value & PMD_SECT_S)) {
462 pr_warn("Forcing shared mappings for SMP\n");
463 initial_pmd_value |= PMD_SECT_S;
464 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100465 }
Russell Kingae8f1542006-09-27 15:38:34 +0100466
467 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000468 * Strip out features not present on earlier architectures.
469 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
470 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100471 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000472 if (cpu_arch < CPU_ARCH_ARMv5)
473 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
474 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
475 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
476 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
477 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100478
479 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000480 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
481 * "update-able on write" bit on ARM610). However, Xscale and
482 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100483 */
Arnd Bergmannd33c43a2014-04-15 15:38:39 +0200484 if (cpu_is_xscale_family()) {
Russell King9ef79632007-05-05 20:03:35 +0100485 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100486 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100487 mem_types[i].prot_l1 &= ~PMD_BIT4;
488 }
489 } else if (cpu_arch < CPU_ARCH_ARMv6) {
490 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100491 if (mem_types[i].prot_l1)
492 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100493 if (mem_types[i].prot_sect)
494 mem_types[i].prot_sect |= PMD_BIT4;
495 }
496 }
Russell Kingae8f1542006-09-27 15:38:34 +0100497
Russell Kingb1cce6b2008-11-04 10:52:28 +0000498 /*
499 * Mark the device areas according to the CPU/architecture.
500 */
501 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
502 if (!cpu_is_xsc3()) {
503 /*
504 * Mark device regions on ARMv6+ as execute-never
505 * to prevent speculative instruction fetches.
506 */
507 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
508 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
509 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
510 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100511
512 /* Also setup NX memory mapping */
513 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000514 }
515 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
516 /*
517 * For ARMv7 with TEX remapping,
518 * - shared device is SXCB=1100
519 * - nonshared device is SXCB=0100
520 * - write combine device mem is SXCB=0001
521 * (Uncached Normal memory)
522 */
523 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
524 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
525 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
526 } else if (cpu_is_xsc3()) {
527 /*
528 * For Xscale3,
529 * - shared device is TEXCB=00101
530 * - nonshared device is TEXCB=01000
531 * - write combine device mem is TEXCB=00100
532 * (Inner/Outer Uncacheable in xsc3 parlance)
533 */
534 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
535 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
536 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
537 } else {
538 /*
539 * For ARMv6 and ARMv7 without TEX remapping,
540 * - shared device is TEXCB=00001
541 * - nonshared device is TEXCB=01000
542 * - write combine device mem is TEXCB=00100
543 * (Uncached Normal in ARMv6 parlance).
544 */
545 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
546 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
547 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
548 }
549 } else {
550 /*
551 * On others, write combining is "Uncached/Buffered"
552 */
553 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
554 }
555
556 /*
557 * Now deal with the memory-type mappings
558 */
Russell Kingae8f1542006-09-27 15:38:34 +0100559 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100560 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500561 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100562 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
563 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100564
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100565#ifndef CONFIG_ARM_LPAE
Russell Kingbb30f362008-09-06 20:04:59 +0100566 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100567 * We don't use domains on ARMv6 (since this causes problems with
568 * v6/v7 kernels), so we must use a separate memory type for user
569 * r/o, kernel r/w to map the vectors page.
570 */
Will Deaconb6ccb982014-02-07 19:12:27 +0100571 if (cpu_arch == CPU_ARCH_ARMv6)
572 vecs_pgprot |= L_PTE_MT_VECTORS;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100573
574 /*
575 * Check is it with support for the PXN bit
576 * in the Short-descriptor translation table format descriptors.
577 */
578 if (cpu_arch == CPU_ARCH_ARMv7 &&
Jungseung Leead84f562015-12-29 05:47:00 +0100579 (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xF) >= 4) {
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100580 user_pmd_table |= PMD_PXNTABLE;
581 }
Will Deaconb6ccb982014-02-07 19:12:27 +0100582#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100583
584 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100585 * ARMv6 and above have extended page tables.
586 */
587 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000588#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100589 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100590 * Mark cache clean areas and XIP ROM read only
591 * from SVC mode and no access from userspace.
592 */
593 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
594 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
595 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000596#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100597
Russell King20e7e362014-06-02 09:29:37 +0100598 /*
599 * If the initial page tables were created with the S bit
600 * set, then we need to do the same here for the same
601 * reasons given in early_cachepolicy().
602 */
603 if (initial_pmd_value & PMD_SECT_S) {
Russell Kingf00ec482010-09-04 10:47:48 +0100604 user_pgprot |= L_PTE_SHARED;
605 kern_pgprot |= L_PTE_SHARED;
606 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500607 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100608 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
609 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
610 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
611 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100612 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
613 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100614 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
615 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100616 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100617 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
618 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100619 }
Russell Kingae8f1542006-09-27 15:38:34 +0100620 }
621
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100622 /*
623 * Non-cacheable Normal - intended for memory areas that must
624 * not cause dirty cache line writebacks when used
625 */
626 if (cpu_arch >= CPU_ARCH_ARMv6) {
627 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
628 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100629 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100630 PMD_SECT_BUFFERED;
631 } else {
632 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100633 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100634 PMD_SECT_TEX(1);
635 }
636 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100637 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100638 }
639
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000640#ifdef CONFIG_ARM_LPAE
641 /*
642 * Do not generate access flag faults for the kernel mappings.
643 */
644 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
645 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100646 if (mem_types[i].prot_sect)
647 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000648 }
649 kern_pgprot |= PTE_EXT_AF;
650 vecs_pgprot |= PTE_EXT_AF;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100651
652 /*
653 * Set PXN for user mappings
654 */
655 user_pgprot |= PTE_EXT_PXN;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000656#endif
657
Russell Kingae8f1542006-09-27 15:38:34 +0100658 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100659 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100660 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100661 }
662
Russell Kingbb30f362008-09-06 20:04:59 +0100663 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
664 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100665
Imre_Deak44b18692007-02-11 13:45:13 +0100666 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100667 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000668 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500669 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
670 pgprot_s2_device = __pgprot(s2_device_pgprot);
671 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100672
673 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
674 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100675 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
676 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100677 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
678 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100679 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100680 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100681 mem_types[MT_ROM].prot_sect |= cp->pmd;
682
683 switch (cp->pmd) {
684 case PMD_SECT_WT:
685 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
686 break;
687 case PMD_SECT_WB:
688 case PMD_SECT_WBWA:
689 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
690 break;
691 }
Michal Simek905b5792013-11-07 12:49:53 +0100692 pr_info("Memory policy: %sData cache %s\n",
693 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100694
695 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
696 struct mem_type *t = &mem_types[i];
697 if (t->prot_l1)
698 t->prot_l1 |= PMD_DOMAIN(t->domain);
699 if (t->prot_sect)
700 t->prot_sect |= PMD_DOMAIN(t->domain);
701 }
Russell Kingae8f1542006-09-27 15:38:34 +0100702}
703
Catalin Marinasd9073872010-09-13 16:01:24 +0100704#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
705pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
706 unsigned long size, pgprot_t vma_prot)
707{
708 if (!pfn_valid(pfn))
709 return pgprot_noncached(vma_prot);
710 else if (file->f_flags & O_SYNC)
711 return pgprot_writecombine(vma_prot);
712 return vma_prot;
713}
714EXPORT_SYMBOL(phys_mem_access_prot);
715#endif
716
Russell Kingae8f1542006-09-27 15:38:34 +0100717#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
718
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400719static void __init *early_alloc(unsigned long sz)
720{
Mike Rapoport8a7f97b2019-03-11 23:30:31 -0700721 void *ptr = memblock_alloc(sz, sz);
722
723 if (!ptr)
724 panic("%s: Failed to allocate %lu bytes align=0x%lx\n",
725 __func__, sz, sz);
726
727 return ptr;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400728}
729
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200730static void *__init late_alloc(unsigned long sz)
731{
732 void *ptr = (void *)__get_free_pages(PGALLOC_GFP, get_order(sz));
733
Ard Biesheuvel61444cd2016-07-28 19:48:44 +0100734 if (!ptr || !pgtable_page_ctor(virt_to_page(ptr)))
735 BUG();
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200736 return ptr;
737}
738
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700739static pte_t * __init arm_pte_alloc(pmd_t *pmd, unsigned long addr,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200740 unsigned long prot,
741 void *(*alloc)(unsigned long sz))
Russell King4bb2e272010-07-01 18:33:29 +0100742{
743 if (pmd_none(*pmd)) {
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200744 pte_t *pte = alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000745 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100746 }
747 BUG_ON(pmd_bad(*pmd));
748 return pte_offset_kernel(pmd, addr);
749}
750
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200751static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr,
752 unsigned long prot)
753{
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700754 return arm_pte_alloc(pmd, addr, prot, early_alloc);
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200755}
756
Russell King24e6c692007-04-21 10:21:28 +0100757static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
758 unsigned long end, unsigned long pfn,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200759 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100760 void *(*alloc)(unsigned long sz),
761 bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100762{
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700763 pte_t *pte = arm_pte_alloc(pmd, addr, type->prot_l1, alloc);
Russell King24e6c692007-04-21 10:21:28 +0100764 do {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100765 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)),
766 ng ? PTE_EXT_NG : 0);
Russell King24e6c692007-04-21 10:21:28 +0100767 pfn++;
768 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100769}
770
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100771static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100772 unsigned long end, phys_addr_t phys,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100773 const struct mem_type *type, bool ng)
Sricharan Re651eab2013-03-18 12:24:04 +0100774{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100775 pmd_t *p = pmd;
776
Sricharan Re651eab2013-03-18 12:24:04 +0100777#ifndef CONFIG_ARM_LPAE
778 /*
779 * In classic MMU format, puds and pmds are folded in to
780 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
781 * group of L1 entries making up one logical pointer to
782 * an L2 table (2MB), where as PMDs refer to the individual
783 * L1 entries (1MB). Hence increment to get the correct
784 * offset for odd 1MB sections.
785 * (See arch/arm/include/asm/pgtable-2level.h)
786 */
787 if (addr & SECTION_SIZE)
788 pmd++;
789#endif
790 do {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100791 *pmd = __pmd(phys | type->prot_sect | (ng ? PMD_SECT_nG : 0));
Sricharan Re651eab2013-03-18 12:24:04 +0100792 phys += SECTION_SIZE;
793 } while (pmd++, addr += SECTION_SIZE, addr != end);
794
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100795 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100796}
797
798static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000799 unsigned long end, phys_addr_t phys,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200800 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100801 void *(*alloc)(unsigned long sz), bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100802{
Russell King516295e2010-11-21 16:27:49 +0000803 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100804 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100805
Sricharan Re651eab2013-03-18 12:24:04 +0100806 do {
Russell King24e6c692007-04-21 10:21:28 +0100807 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100808 * With LPAE, we must loop over to map
809 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100810 */
Sricharan Re651eab2013-03-18 12:24:04 +0100811 next = pmd_addr_end(addr, end);
812
813 /*
814 * Try a section mapping - addr, next and phys must all be
815 * aligned to a section boundary.
816 */
817 if (type->prot_sect &&
818 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100819 __map_init_section(pmd, addr, next, phys, type, ng);
Sricharan Re651eab2013-03-18 12:24:04 +0100820 } else {
821 alloc_init_pte(pmd, addr, next,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100822 __phys_to_pfn(phys), type, alloc, ng);
Sricharan Re651eab2013-03-18 12:24:04 +0100823 }
824
825 phys += next - addr;
826
827 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100828}
829
Stephen Boyd14904922012-04-27 01:40:10 +0100830static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400831 unsigned long end, phys_addr_t phys,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200832 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100833 void *(*alloc)(unsigned long sz), bool ng)
Russell King516295e2010-11-21 16:27:49 +0000834{
835 pud_t *pud = pud_offset(pgd, addr);
836 unsigned long next;
837
838 do {
839 next = pud_addr_end(addr, end);
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100840 alloc_init_pmd(pud, addr, next, phys, type, alloc, ng);
Russell King516295e2010-11-21 16:27:49 +0000841 phys += next - addr;
842 } while (pud++, addr = next, addr != end);
843}
844
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000845#ifndef CONFIG_ARM_LPAE
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200846static void __init create_36bit_mapping(struct mm_struct *mm,
847 struct map_desc *md,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100848 const struct mem_type *type,
849 bool ng)
Russell King4a56c1e2007-04-21 10:16:48 +0100850{
Russell King97092e02010-11-16 00:16:01 +0000851 unsigned long addr, length, end;
852 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100853 pgd_t *pgd;
854
855 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100856 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100857 length = PAGE_ALIGN(md->length);
858
859 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
Russell King4ed89f22014-10-28 11:26:42 +0000860 pr_err("MM: CPU does not support supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100861 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100862 return;
863 }
864
865 /* N.B. ARMv6 supersections are only defined to work with domain 0.
866 * Since domain assignments can in fact be arbitrary, the
867 * 'domain == 0' check below is required to insure that ARMv6
868 * supersections are only allocated for domain 0 regardless
869 * of the actual domain assignments in use.
870 */
871 if (type->domain) {
Russell King4ed89f22014-10-28 11:26:42 +0000872 pr_err("MM: invalid domain in supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100873 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100874 return;
875 }
876
877 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Russell King4ed89f22014-10-28 11:26:42 +0000878 pr_err("MM: cannot create mapping for 0x%08llx at 0x%08lx invalid alignment\n",
Will Deacon29a38192011-02-15 14:31:37 +0100879 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100880 return;
881 }
882
883 /*
884 * Shift bits [35:32] of address into bits [23:20] of PMD
885 * (See ARMv6 spec).
886 */
887 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
888
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200889 pgd = pgd_offset(mm, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100890 end = addr + length;
891 do {
Russell King516295e2010-11-21 16:27:49 +0000892 pud_t *pud = pud_offset(pgd, addr);
893 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100894 int i;
895
896 for (i = 0; i < 16; i++)
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100897 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER |
898 (ng ? PMD_SECT_nG : 0));
Russell King4a56c1e2007-04-21 10:16:48 +0100899
900 addr += SUPERSECTION_SIZE;
901 phys += SUPERSECTION_SIZE;
902 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
903 } while (addr != end);
904}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000905#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100906
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200907static void __init __create_mapping(struct mm_struct *mm, struct map_desc *md,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100908 void *(*alloc)(unsigned long sz),
909 bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100910{
Will Deaconcae62922011-02-15 12:42:57 +0100911 unsigned long addr, length, end;
912 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100913 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100914 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100915
Russell Kingd5c98172007-04-21 10:05:32 +0100916 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100917
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000918#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100919 /*
920 * Catch 36-bit addresses
921 */
Russell King4a56c1e2007-04-21 10:16:48 +0100922 if (md->pfn >= 0x100000) {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100923 create_36bit_mapping(mm, md, type, ng);
Russell King4a56c1e2007-04-21 10:16:48 +0100924 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100925 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000926#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100927
Russell King7b9c7b42007-07-04 21:16:33 +0100928 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100929 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100930 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100931
Russell King24e6c692007-04-21 10:21:28 +0100932 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell King4ed89f22014-10-28 11:26:42 +0000933 pr_warn("BUG: map for 0x%08llx at 0x%08lx can not be mapped using pages, ignoring.\n",
934 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100935 return;
936 }
937
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200938 pgd = pgd_offset(mm, addr);
Russell King24e6c692007-04-21 10:21:28 +0100939 end = addr + length;
940 do {
941 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100942
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100943 alloc_init_pud(pgd, addr, next, phys, type, alloc, ng);
Russell Kingae8f1542006-09-27 15:38:34 +0100944
Russell King24e6c692007-04-21 10:21:28 +0100945 phys += next - addr;
946 addr = next;
947 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100948}
949
950/*
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200951 * Create the page directory entries and any necessary
952 * page tables for the mapping specified by `md'. We
953 * are able to cope here with varying sizes and address
954 * offsets, and we take full advantage of sections and
955 * supersections.
956 */
957static void __init create_mapping(struct map_desc *md)
958{
959 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
960 pr_warn("BUG: not creating mapping for 0x%08llx at 0x%08lx in user region\n",
961 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
962 return;
963 }
964
965 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
966 md->virtual >= PAGE_OFFSET && md->virtual < FIXADDR_START &&
967 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
968 pr_warn("BUG: mapping for 0x%08llx at 0x%08lx out of vmalloc space\n",
969 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
970 }
971
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100972 __create_mapping(&init_mm, md, early_alloc, false);
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200973}
974
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200975void __init create_mapping_late(struct mm_struct *mm, struct map_desc *md,
976 bool ng)
977{
978#ifdef CONFIG_ARM_LPAE
979 pud_t *pud = pud_alloc(mm, pgd_offset(mm, md->virtual), md->virtual);
980 if (WARN_ON(!pud))
981 return;
982 pmd_alloc(mm, pud, 0);
983#endif
984 __create_mapping(mm, md, late_alloc, ng);
985}
986
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200987/*
Russell Kingae8f1542006-09-27 15:38:34 +0100988 * Create the architecture specific mappings
989 */
990void __init iotable_init(struct map_desc *io_desc, int nr)
991{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400992 struct map_desc *md;
993 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100994 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100995
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400996 if (!nr)
997 return;
998
Mike Rapoportc2938ee2019-03-07 16:31:10 -0800999 svm = memblock_alloc(sizeof(*svm) * nr, __alignof__(*svm));
Mike Rapoport8a7f97b2019-03-11 23:30:31 -07001000 if (!svm)
1001 panic("%s: Failed to allocate %zu bytes align=0x%zx\n",
1002 __func__, sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001003
1004 for (md = io_desc; nr; md++, nr--) {
1005 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001006
1007 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001008 vm->addr = (void *)(md->virtual & PAGE_MASK);
1009 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -06001010 vm->phys_addr = __pfn_to_phys(md->pfn);
1011 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -04001012 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001013 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001014 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001015 }
Russell Kingae8f1542006-09-27 15:38:34 +01001016}
1017
Rob Herringc2794432012-02-29 18:10:58 -06001018void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
1019 void *caller)
1020{
1021 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001022 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001023
Mike Rapoportc2938ee2019-03-07 16:31:10 -08001024 svm = memblock_alloc(sizeof(*svm), __alignof__(*svm));
Mike Rapoport8a7f97b2019-03-11 23:30:31 -07001025 if (!svm)
1026 panic("%s: Failed to allocate %zu bytes align=0x%zx\n",
1027 __func__, sizeof(*svm), __alignof__(*svm));
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001028
1029 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -06001030 vm->addr = (void *)addr;
1031 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +02001032 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -06001033 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001034 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -06001035}
1036
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001037#ifndef CONFIG_ARM_LPAE
1038
1039/*
1040 * The Linux PMD is made of two consecutive section entries covering 2MB
1041 * (see definition in include/asm/pgtable-2level.h). However a call to
1042 * create_mapping() may optimize static mappings by using individual
1043 * 1MB section mappings. This leaves the actual PMD potentially half
1044 * initialized if the top or bottom section entry isn't used, leaving it
1045 * open to problems if a subsequent ioremap() or vmalloc() tries to use
1046 * the virtual space left free by that unused section entry.
1047 *
1048 * Let's avoid the issue by inserting dummy vm entries covering the unused
1049 * PMD halves once the static mappings are in place.
1050 */
1051
1052static void __init pmd_empty_section_gap(unsigned long addr)
1053{
Rob Herringc2794432012-02-29 18:10:58 -06001054 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001055}
1056
1057static void __init fill_pmd_gaps(void)
1058{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001059 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001060 struct vm_struct *vm;
1061 unsigned long addr, next = 0;
1062 pmd_t *pmd;
1063
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001064 list_for_each_entry(svm, &static_vmlist, list) {
1065 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001066 addr = (unsigned long)vm->addr;
1067 if (addr < next)
1068 continue;
1069
1070 /*
1071 * Check if this vm starts on an odd section boundary.
1072 * If so and the first section entry for this PMD is free
1073 * then we block the corresponding virtual address.
1074 */
1075 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1076 pmd = pmd_off_k(addr);
1077 if (pmd_none(*pmd))
1078 pmd_empty_section_gap(addr & PMD_MASK);
1079 }
1080
1081 /*
1082 * Then check if this vm ends on an odd section boundary.
1083 * If so and the second section entry for this PMD is empty
1084 * then we block the corresponding virtual address.
1085 */
1086 addr += vm->size;
1087 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1088 pmd = pmd_off_k(addr) + 1;
1089 if (pmd_none(*pmd))
1090 pmd_empty_section_gap(addr);
1091 }
1092
1093 /* no need to look at any vm entry until we hit the next PMD */
1094 next = (addr + PMD_SIZE - 1) & PMD_MASK;
1095 }
1096}
1097
1098#else
1099#define fill_pmd_gaps() do { } while (0)
1100#endif
1101
Rob Herringc2794432012-02-29 18:10:58 -06001102#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
1103static void __init pci_reserve_io(void)
1104{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001105 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001106
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001107 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
1108 if (svm)
1109 return;
Rob Herringc2794432012-02-29 18:10:58 -06001110
Rob Herringc2794432012-02-29 18:10:58 -06001111 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
1112}
1113#else
1114#define pci_reserve_io() do { } while (0)
1115#endif
1116
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001117#ifdef CONFIG_DEBUG_LL
1118void __init debug_ll_io_init(void)
1119{
1120 struct map_desc map;
1121
1122 debug_ll_addr(&map.pfn, &map.virtual);
1123 if (!map.pfn || !map.virtual)
1124 return;
1125 map.pfn = __phys_to_pfn(map.pfn);
1126 map.virtual &= PAGE_MASK;
1127 map.length = PAGE_SIZE;
1128 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001129 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001130}
1131#endif
1132
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001133static void * __initdata vmalloc_min =
1134 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001135
1136/*
1137 * vmalloc=size forces the vmalloc area to be exactly 'size'
1138 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001139 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001140 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001141static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001142{
Russell King79612392010-05-22 16:20:14 +01001143 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001144
1145 if (vmalloc_reserve < SZ_16M) {
1146 vmalloc_reserve = SZ_16M;
Russell King4ed89f22014-10-28 11:26:42 +00001147 pr_warn("vmalloc area too small, limiting to %luMB\n",
Russell King6c5da7a2008-09-30 19:31:44 +01001148 vmalloc_reserve >> 20);
1149 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001150
1151 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1152 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
Russell King4ed89f22014-10-28 11:26:42 +00001153 pr_warn("vmalloc area is too big, limiting to %luMB\n",
Nicolas Pitre92108072008-09-19 10:43:06 -04001154 vmalloc_reserve >> 20);
1155 }
Russell King79612392010-05-22 16:20:14 +01001156
1157 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001158 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001159}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001160early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001161
Marek Szyprowskic7909502011-12-29 13:09:51 +01001162phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001163
Laura Abbott374d446d2017-01-13 22:51:08 +01001164void __init adjust_lowmem_bounds(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001165{
Russell Kingc65b7e92013-07-17 17:53:04 +01001166 phys_addr_t memblock_limit = 0;
Nicolas Pitreb9a01982016-07-28 19:38:07 +01001167 u64 vmalloc_limit;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001168 struct memblock_region *reg;
Laura Abbott98562652017-01-13 22:51:45 +01001169 phys_addr_t lowmem_limit = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001170
Nicolas Pitreb9a01982016-07-28 19:38:07 +01001171 /*
1172 * Let's use our own (unoptimized) equivalent of __pa() that is
1173 * not affected by wrap-arounds when sizeof(phys_addr_t) == 4.
1174 * The result is used as the upper bound on physical memory address
1175 * and may itself be outside the valid range for which phys_addr_t
1176 * and therefore __pa() is defined.
1177 */
1178 vmalloc_limit = (u64)(uintptr_t)vmalloc_min - PAGE_OFFSET + PHYS_OFFSET;
1179
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001180 for_each_memblock(memory, reg) {
1181 phys_addr_t block_start = reg->base;
1182 phys_addr_t block_end = reg->base + reg->size;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001183
Laura Abbott374d446d2017-01-13 22:51:08 +01001184 if (reg->base < vmalloc_limit) {
Laura Abbott98562652017-01-13 22:51:45 +01001185 if (block_end > lowmem_limit)
Laura Abbott374d446d2017-01-13 22:51:08 +01001186 /*
1187 * Compare as u64 to ensure vmalloc_limit does
1188 * not get truncated. block_end should always
1189 * fit in phys_addr_t so there should be no
1190 * issue with assignment.
1191 */
Laura Abbott98562652017-01-13 22:51:45 +01001192 lowmem_limit = min_t(u64,
Laura Abbott374d446d2017-01-13 22:51:08 +01001193 vmalloc_limit,
1194 block_end);
Russell Kingc65b7e92013-07-17 17:53:04 +01001195
1196 /*
Mark Rutland965278d2015-05-13 15:07:54 +01001197 * Find the first non-pmd-aligned page, and point
Russell Kingc65b7e92013-07-17 17:53:04 +01001198 * memblock_limit at it. This relies on rounding the
Mark Rutland965278d2015-05-13 15:07:54 +01001199 * limit down to be pmd-aligned, which happens at the
1200 * end of this function.
Russell Kingc65b7e92013-07-17 17:53:04 +01001201 *
1202 * With this algorithm, the start or end of almost any
Mark Rutland965278d2015-05-13 15:07:54 +01001203 * bank can be non-pmd-aligned. The only exception is
1204 * that the start of the bank 0 must be section-
Russell Kingc65b7e92013-07-17 17:53:04 +01001205 * aligned, since otherwise memory would need to be
1206 * allocated when mapping the start of bank 0, which
1207 * occurs before any free memory is mapped.
1208 */
1209 if (!memblock_limit) {
Mark Rutland965278d2015-05-13 15:07:54 +01001210 if (!IS_ALIGNED(block_start, PMD_SIZE))
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001211 memblock_limit = block_start;
Mark Rutland965278d2015-05-13 15:07:54 +01001212 else if (!IS_ALIGNED(block_end, PMD_SIZE))
Laura Abbott98562652017-01-13 22:51:45 +01001213 memblock_limit = lowmem_limit;
Russell Kingc65b7e92013-07-17 17:53:04 +01001214 }
Russell Kinge616c592009-09-27 20:55:43 +01001215
Russell Kinge616c592009-09-27 20:55:43 +01001216 }
1217 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001218
Laura Abbott98562652017-01-13 22:51:45 +01001219 arm_lowmem_limit = lowmem_limit;
1220
Marek Szyprowskic7909502011-12-29 13:09:51 +01001221 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001222
Doug Berger9e25ebf2017-06-29 18:41:36 +01001223 if (!memblock_limit)
1224 memblock_limit = arm_lowmem_limit;
1225
Russell Kingc65b7e92013-07-17 17:53:04 +01001226 /*
Mark Rutland965278d2015-05-13 15:07:54 +01001227 * Round the memblock limit down to a pmd size. This
Russell Kingc65b7e92013-07-17 17:53:04 +01001228 * helps to ensure that we will allocate memory from the
Mark Rutland965278d2015-05-13 15:07:54 +01001229 * last full pmd, which should be mapped.
Russell Kingc65b7e92013-07-17 17:53:04 +01001230 */
Doug Berger9e25ebf2017-06-29 18:41:36 +01001231 memblock_limit = round_down(memblock_limit, PMD_SIZE);
Russell Kingc65b7e92013-07-17 17:53:04 +01001232
Laura Abbott374d446d2017-01-13 22:51:08 +01001233 if (!IS_ENABLED(CONFIG_HIGHMEM) || cache_is_vipt_aliasing()) {
1234 if (memblock_end_of_DRAM() > arm_lowmem_limit) {
1235 phys_addr_t end = memblock_end_of_DRAM();
1236
1237 pr_notice("Ignoring RAM at %pa-%pa\n",
1238 &memblock_limit, &end);
1239 pr_notice("Consider using a HIGHMEM enabled kernel.\n");
1240
1241 memblock_remove(memblock_limit, end - memblock_limit);
1242 }
1243 }
1244
Russell Kingc65b7e92013-07-17 17:53:04 +01001245 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001246}
1247
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001248static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001249{
1250 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001251 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001252
1253 /*
1254 * Clear out all the mappings below the kernel image.
1255 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001256 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001257 pmd_clear(pmd_off_k(addr));
1258
1259#ifdef CONFIG_XIP_KERNEL
1260 /* The XIP kernel is mapped in the module area -- skip over it */
Chris Brandt02afa9a2016-02-09 19:34:43 +01001261 addr = ((unsigned long)_exiprom + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001262#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001263 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001264 pmd_clear(pmd_off_k(addr));
1265
1266 /*
Russell King8df65162010-10-27 19:57:38 +01001267 * Find the end of the first block of lowmem.
1268 */
1269 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001270 if (end >= arm_lowmem_limit)
1271 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001272
1273 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001274 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001275 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001276 */
Russell King8df65162010-10-27 19:57:38 +01001277 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001278 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001279 pmd_clear(pmd_off_k(addr));
1280}
1281
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001282#ifdef CONFIG_ARM_LPAE
1283/* the first page is reserved for pgd */
1284#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1285 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1286#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001287#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001288#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001289
Russell Kingd111e8f2006-09-27 15:27:33 +01001290/*
Russell King2778f622010-07-09 16:27:52 +01001291 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001292 */
Russell King2778f622010-07-09 16:27:52 +01001293void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001294{
Russell Kingd111e8f2006-09-27 15:27:33 +01001295 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001296 * Reserve the page tables. These are already in use,
1297 * and can only be in node 0.
1298 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001299 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001300
Russell Kingd111e8f2006-09-27 15:27:33 +01001301#ifdef CONFIG_SA1111
1302 /*
1303 * Because of the SA1111 DMA bug, we want to preserve our
1304 * precious DMA-able memory...
1305 */
Russell King2778f622010-07-09 16:27:52 +01001306 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001307#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001308}
1309
1310/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001311 * Set up the device mappings. Since we clear out the page tables for all
Stefan Agnera5f4c562015-08-13 00:01:52 +01001312 * mappings above VMALLOC_START, except early fixmap, we might remove debug
1313 * device mappings. This means earlycon can be used to debug this function
1314 * Any other function or debugging method which may touch any device _will_
1315 * crash the kernel.
Russell Kingd111e8f2006-09-27 15:27:33 +01001316 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001317static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001318{
1319 struct map_desc map;
1320 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001321 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001322
1323 /*
1324 * Allocate the vector page early.
1325 */
Russell King19accfd2013-07-04 11:40:32 +01001326 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001327
1328 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001329
Stefan Agnera5f4c562015-08-13 00:01:52 +01001330 /*
1331 * Clear page table except top pmd used by early fixmaps
1332 */
1333 for (addr = VMALLOC_START; addr < (FIXADDR_TOP & PMD_MASK); addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001334 pmd_clear(pmd_off_k(addr));
1335
1336 /*
1337 * Map the kernel if it is XIP.
1338 * It is always first in the modulearea.
1339 */
1340#ifdef CONFIG_XIP_KERNEL
1341 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001342 map.virtual = MODULES_VADDR;
Chris Brandt02afa9a2016-02-09 19:34:43 +01001343 map.length = ((unsigned long)_exiprom - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001344 map.type = MT_ROM;
1345 create_mapping(&map);
1346#endif
1347
1348 /*
1349 * Map the cache flushing regions.
1350 */
1351#ifdef FLUSH_BASE
1352 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1353 map.virtual = FLUSH_BASE;
1354 map.length = SZ_1M;
1355 map.type = MT_CACHECLEAN;
1356 create_mapping(&map);
1357#endif
1358#ifdef FLUSH_BASE_MINICACHE
1359 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1360 map.virtual = FLUSH_BASE_MINICACHE;
1361 map.length = SZ_1M;
1362 map.type = MT_MINICLEAN;
1363 create_mapping(&map);
1364#endif
1365
1366 /*
1367 * Create a mapping for the machine vectors at the high-vectors
1368 * location (0xffff0000). If we aren't using high-vectors, also
1369 * create a mapping at the low-vectors virtual address.
1370 */
Russell King94e5a852012-01-18 15:32:49 +00001371 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001372 map.virtual = 0xffff0000;
1373 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001374#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001375 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001376#else
1377 map.type = MT_LOW_VECTORS;
1378#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001379 create_mapping(&map);
1380
1381 if (!vectors_high()) {
1382 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001383 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001384 map.type = MT_LOW_VECTORS;
1385 create_mapping(&map);
1386 }
1387
Russell King19accfd2013-07-04 11:40:32 +01001388 /* Now create a kernel read-only mapping */
1389 map.pfn += 1;
1390 map.virtual = 0xffff0000 + PAGE_SIZE;
1391 map.length = PAGE_SIZE;
1392 map.type = MT_LOW_VECTORS;
1393 create_mapping(&map);
1394
Russell Kingd111e8f2006-09-27 15:27:33 +01001395 /*
1396 * Ask the machine support to map in the statically mapped devices.
1397 */
1398 if (mdesc->map_io)
1399 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001400 else
1401 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001402 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001403
Rob Herringc2794432012-02-29 18:10:58 -06001404 /* Reserve fixed i/o space in VMALLOC region */
1405 pci_reserve_io();
1406
Russell Kingd111e8f2006-09-27 15:27:33 +01001407 /*
1408 * Finally flush the caches and tlb to ensure that we're in a
1409 * consistent state wrt the writebuffer. This also ensures that
1410 * any write-allocated cache lines in the vector page are written
1411 * back. After this point, we can start to touch devices again.
1412 */
1413 local_flush_tlb_all();
1414 flush_cache_all();
Lucas Stachbbeb9202015-08-25 13:52:09 +01001415
1416 /* Enable asynchronous aborts */
Lucas Stach92549702015-10-19 13:38:09 +01001417 early_abt_enable();
Russell Kingd111e8f2006-09-27 15:27:33 +01001418}
1419
Nicolas Pitred73cd422008-09-15 16:44:55 -04001420static void __init kmap_init(void)
1421{
1422#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001423 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1424 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001425#endif
Rob Herring836a2412014-07-02 02:01:15 -05001426
1427 early_pte_alloc(pmd_off_k(FIXADDR_START), FIXADDR_START,
1428 _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001429}
1430
Russell Kinga2227122010-03-25 18:56:05 +00001431static void __init map_lowmem(void)
1432{
Russell King8df65162010-10-27 19:57:38 +01001433 struct memblock_region *reg;
Florian Fainellia09975b2017-01-15 03:57:40 +01001434 phys_addr_t kernel_x_start = round_down(__pa(KERNEL_START), SECTION_SIZE);
Grygorii Strashkoac084682014-12-23 19:36:55 +01001435 phys_addr_t kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001436
1437 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001438 for_each_memblock(memory, reg) {
1439 phys_addr_t start = reg->base;
1440 phys_addr_t end = start + reg->size;
1441 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001442
Ard Biesheuvel09414d02015-10-01 17:58:11 +02001443 if (memblock_is_nomap(reg))
1444 continue;
1445
Marek Szyprowskic7909502011-12-29 13:09:51 +01001446 if (end > arm_lowmem_limit)
1447 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001448 if (start >= end)
1449 break;
1450
Kees Cook1e6b4812014-04-03 17:28:11 -07001451 if (end < kernel_x_start) {
Russell Kingebd49222013-10-24 08:12:39 +01001452 map.pfn = __phys_to_pfn(start);
1453 map.virtual = __phys_to_virt(start);
1454 map.length = end - start;
1455 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001456
Russell Kingebd49222013-10-24 08:12:39 +01001457 create_mapping(&map);
Kees Cook1e6b4812014-04-03 17:28:11 -07001458 } else if (start >= kernel_x_end) {
1459 map.pfn = __phys_to_pfn(start);
1460 map.virtual = __phys_to_virt(start);
1461 map.length = end - start;
1462 map.type = MT_MEMORY_RW;
1463
1464 create_mapping(&map);
Russell Kingebd49222013-10-24 08:12:39 +01001465 } else {
1466 /* This better cover the entire kernel */
1467 if (start < kernel_x_start) {
1468 map.pfn = __phys_to_pfn(start);
1469 map.virtual = __phys_to_virt(start);
1470 map.length = kernel_x_start - start;
1471 map.type = MT_MEMORY_RW;
1472
1473 create_mapping(&map);
1474 }
1475
1476 map.pfn = __phys_to_pfn(kernel_x_start);
1477 map.virtual = __phys_to_virt(kernel_x_start);
1478 map.length = kernel_x_end - kernel_x_start;
1479 map.type = MT_MEMORY_RWX;
1480
1481 create_mapping(&map);
1482
1483 if (kernel_x_end < end) {
1484 map.pfn = __phys_to_pfn(kernel_x_end);
1485 map.virtual = __phys_to_virt(kernel_x_end);
1486 map.length = end - kernel_x_end;
1487 map.type = MT_MEMORY_RW;
1488
1489 create_mapping(&map);
1490 }
1491 }
Russell Kinga2227122010-03-25 18:56:05 +00001492 }
1493}
1494
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001495#ifdef CONFIG_ARM_PV_FIXUP
1496extern unsigned long __atags_pointer;
1497typedef void pgtables_remap(long long offset, unsigned long pgd, void *bdata);
1498pgtables_remap lpae_pgtables_remap_asm;
1499
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001500/*
1501 * early_paging_init() recreates boot time page table setup, allowing machines
1502 * to switch over to a high (>4G) address space on LPAE systems
1503 */
Jon Medhurstb089c312017-04-10 11:13:59 +01001504static void __init early_paging_init(const struct machine_desc *mdesc)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001505{
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001506 pgtables_remap *lpae_pgtables_remap;
1507 unsigned long pa_pgd;
1508 unsigned int cr, ttbcr;
Russell Kingc8ca2b42015-04-04 09:53:38 +01001509 long long offset;
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001510 void *boot_data;
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001511
Russell Kingc0b759d2015-04-04 10:01:10 +01001512 if (!mdesc->pv_fixup)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001513 return;
1514
Russell Kingc0b759d2015-04-04 10:01:10 +01001515 offset = mdesc->pv_fixup();
Russell Kingc8ca2b42015-04-04 09:53:38 +01001516 if (offset == 0)
1517 return;
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001518
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001519 /*
1520 * Get the address of the remap function in the 1:1 identity
1521 * mapping setup by the early page table assembly code. We
1522 * must get this prior to the pv update. The following barrier
1523 * ensures that this is complete before we fixup any P:V offsets.
1524 */
1525 lpae_pgtables_remap = (pgtables_remap *)(unsigned long)__pa(lpae_pgtables_remap_asm);
1526 pa_pgd = __pa(swapper_pg_dir);
1527 boot_data = __va(__atags_pointer);
1528 barrier();
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001529
Russell King39b74fe2015-04-04 10:25:28 +01001530 pr_info("Switching physical address space to 0x%08llx\n",
1531 (u64)PHYS_OFFSET + offset);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001532
Russell Kingc8ca2b42015-04-04 09:53:38 +01001533 /* Re-set the phys pfn offset, and the pv offset */
1534 __pv_offset += offset;
1535 __pv_phys_pfn_offset += PFN_DOWN(offset);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001536
1537 /* Run the patch stub to update the constants */
1538 fixup_pv_table(&__pv_table_begin,
1539 (&__pv_table_end - &__pv_table_begin) << 2);
1540
1541 /*
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001542 * We changing not only the virtual to physical mapping, but also
1543 * the physical addresses used to access memory. We need to flush
1544 * all levels of cache in the system with caching disabled to
1545 * ensure that all data is written back, and nothing is prefetched
1546 * into the caches. We also need to prevent the TLB walkers
1547 * allocating into the caches too. Note that this is ARMv7 LPAE
1548 * specific.
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001549 */
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001550 cr = get_cr();
1551 set_cr(cr & ~(CR_I | CR_C));
1552 asm("mrc p15, 0, %0, c2, c0, 2" : "=r" (ttbcr));
1553 asm volatile("mcr p15, 0, %0, c2, c0, 2"
1554 : : "r" (ttbcr & ~(3 << 8 | 3 << 10)));
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001555 flush_cache_all();
Russell King3bb70de2014-07-29 09:27:13 +01001556
1557 /*
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001558 * Fixup the page tables - this must be in the idmap region as
1559 * we need to disable the MMU to do this safely, and hence it
1560 * needs to be assembly. It's fairly simple, as we're using the
1561 * temporary tables setup by the initial assembly code.
Russell King3bb70de2014-07-29 09:27:13 +01001562 */
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001563 lpae_pgtables_remap(offset, pa_pgd, boot_data);
Russell King3bb70de2014-07-29 09:27:13 +01001564
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001565 /* Re-enable the caches and cacheable TLB walks */
1566 asm volatile("mcr p15, 0, %0, c2, c0, 2" : : "r" (ttbcr));
1567 set_cr(cr);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001568}
1569
1570#else
1571
Jon Medhurstb089c312017-04-10 11:13:59 +01001572static void __init early_paging_init(const struct machine_desc *mdesc)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001573{
Russell Kingc8ca2b42015-04-04 09:53:38 +01001574 long long offset;
1575
Russell Kingc0b759d2015-04-04 10:01:10 +01001576 if (!mdesc->pv_fixup)
Russell Kingc8ca2b42015-04-04 09:53:38 +01001577 return;
1578
Russell Kingc0b759d2015-04-04 10:01:10 +01001579 offset = mdesc->pv_fixup();
Russell Kingc8ca2b42015-04-04 09:53:38 +01001580 if (offset == 0)
1581 return;
1582
1583 pr_crit("Physical address space modification is only to support Keystone2.\n");
1584 pr_crit("Please enable ARM_LPAE and ARM_PATCH_PHYS_VIRT support to use this\n");
1585 pr_crit("feature. Your kernel may crash now, have a good day.\n");
1586 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001587}
1588
1589#endif
1590
Stefan Agnera5f4c562015-08-13 00:01:52 +01001591static void __init early_fixmap_shutdown(void)
1592{
1593 int i;
1594 unsigned long va = fix_to_virt(__end_of_permanent_fixed_addresses - 1);
1595
1596 pte_offset_fixmap = pte_offset_late_fixmap;
1597 pmd_clear(fixmap_pmd(va));
1598 local_flush_tlb_kernel_page(va);
1599
1600 for (i = 0; i < __end_of_permanent_fixed_addresses; i++) {
1601 pte_t *pte;
1602 struct map_desc map;
1603
1604 map.virtual = fix_to_virt(i);
1605 pte = pte_offset_early_fixmap(pmd_off_k(map.virtual), map.virtual);
1606
1607 /* Only i/o device mappings are supported ATM */
1608 if (pte_none(*pte) ||
1609 (pte_val(*pte) & L_PTE_MT_MASK) != L_PTE_MT_DEV_SHARED)
1610 continue;
1611
1612 map.pfn = pte_pfn(*pte);
1613 map.type = MT_DEVICE;
1614 map.length = PAGE_SIZE;
1615
1616 create_mapping(&map);
1617 }
1618}
1619
Russell Kingd111e8f2006-09-27 15:27:33 +01001620/*
1621 * paging_init() sets up the page tables, initialises the zone memory
1622 * maps, and sets up the zero page, bad page and bad page tables.
1623 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001624void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001625{
1626 void *zero_page;
1627
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001628 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001629 map_lowmem();
Laura Abbott3de1f522015-06-25 01:04:20 +01001630 memblock_set_current_limit(arm_lowmem_limit);
Marek Szyprowskic7909502011-12-29 13:09:51 +01001631 dma_contiguous_remap();
Stefan Agnera5f4c562015-08-13 00:01:52 +01001632 early_fixmap_shutdown();
Russell Kingd111e8f2006-09-27 15:27:33 +01001633 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001634 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001635 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001636
1637 top_pmd = pmd_off_k(0xffff0000);
1638
Russell King3abe9d32010-03-25 17:02:59 +00001639 /* allocate the zero page. */
1640 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001641
Russell King8d717a52010-05-22 19:47:18 +01001642 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001643
Russell Kingd111e8f2006-09-27 15:27:33 +01001644 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001645 __flush_dcache_page(NULL, empty_zero_page);
Marc Zyngiercf763e42017-04-03 19:37:50 +01001646
1647 /* Compute the virt/idmap offset, mostly for the sake of KVM */
1648 kimage_voffset = (unsigned long)&kimage_voffset - virt_to_idmap(&kimage_voffset);
Russell Kingd111e8f2006-09-27 15:27:33 +01001649}
Jon Medhurstb089c312017-04-10 11:13:59 +01001650
1651void __init early_mm_init(const struct machine_desc *mdesc)
1652{
1653 build_mem_type_table();
1654 early_paging_init(mdesc);
1655}