blob: 19cea63265993ceac3ad6ea658af1438bec79157 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Bartosz Golaszewski707188f2017-05-31 18:06:56 +020025#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/irq.h>
28#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010029#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010031struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040032struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080033struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000034enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000049 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010055 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020060 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010061 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090066 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010067 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030071 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010072 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010073 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020076 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010078enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000087 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070090
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010091 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090099 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100100 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100101 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200102 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100103};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800104
Thomas Gleixner44247182010-09-28 10:40:18 +0200105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200110
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100113/*
114 * Return value for chip->irq_set_affinity()
115 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800125 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100126};
127
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700128struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600129struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700130
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700131/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800135 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800136 * @handler_data: per-IRQ data for the irq_chip methods
Qais Yousef955bfe52015-12-08 13:20:17 +0000137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200140 * @effective_affinity: The effective IRQ affinity on SMP as some irq
141 * chips do not allow multi CPU destinations.
142 * A subset of @affinity.
Jiang Liub2377212015-06-01 16:05:43 +0800143 * @msi_desc: MSI descriptor
Qais Youseff256c9a2015-12-08 13:20:16 +0000144 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800145 */
146struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800147 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800148#ifdef CONFIG_NUMA
149 unsigned int node;
150#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800151 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800152 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800153 cpumask_var_t affinity;
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200154#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
155 cpumask_var_t effective_affinity;
156#endif
Qais Youseff256c9a2015-12-08 13:20:16 +0000157#ifdef CONFIG_GENERIC_IRQ_IPI
158 unsigned int ipi_offset;
159#endif
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800160};
161
162/**
163 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000164 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000165 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600166 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800167 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000168 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600169 * @domain: Interrupt translation domain; responsible for mapping
170 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800171 * @parent_data: pointer to parent struct irq_data to support hierarchy
172 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000173 * @chip_data: platform-specific per-chip private data for the chip
174 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000175 */
176struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000177 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000178 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600179 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800180 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000181 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600182 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800183#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
184 struct irq_data *parent_data;
185#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000186 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000187};
188
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100189/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800190 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100191 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100192 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100193 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Marc Zyngier08d85f32017-01-17 16:00:48 +0000194 * IRQD_ACTIVATED - Interrupt has already been activated
Thomas Gleixnera0056772011-02-08 17:11:03 +0100195 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
196 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100197 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100198 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100199 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
200 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100201 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
202 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200203 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
204 * IRQD_IRQ_MASKED - Masked state of the interrupt
205 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200206 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200207 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixner9c255582016-07-04 17:39:23 +0900208 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
Thomas Gleixner1bb04012017-06-20 01:37:18 +0200209 * IRQD_IRQ_STARTED - Startup state of the interrupt
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200210 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
211 * mask. Applies only to affinity managed irqs.
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100212 */
213enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100214 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100215 IRQD_SETAFFINITY_PENDING = (1 << 8),
Marc Zyngier08d85f32017-01-17 16:00:48 +0000216 IRQD_ACTIVATED = (1 << 9),
Thomas Gleixnera0056772011-02-08 17:11:03 +0100217 IRQD_NO_BALANCING = (1 << 10),
218 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100219 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100220 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100221 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100222 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200223 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200224 IRQD_IRQ_MASKED = (1 << 17),
225 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200226 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200227 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixner9c255582016-07-04 17:39:23 +0900228 IRQD_AFFINITY_MANAGED = (1 << 21),
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200229 IRQD_IRQ_STARTED = (1 << 22),
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200230 IRQD_MANAGED_SHUTDOWN = (1 << 23),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100231};
232
Boqun Fengb3542862015-12-29 12:18:48 +0800233#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800234
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100235static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
236{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800237 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100238}
239
Thomas Gleixnera0056772011-02-08 17:11:03 +0100240static inline bool irqd_is_per_cpu(struct irq_data *d)
241{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800242 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100243}
244
245static inline bool irqd_can_balance(struct irq_data *d)
246{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800247 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100248}
249
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100250static inline bool irqd_affinity_was_set(struct irq_data *d)
251{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800252 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100253}
254
Thomas Gleixneree38c042011-03-28 17:11:13 +0200255static inline void irqd_mark_affinity_was_set(struct irq_data *d)
256{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800257 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200258}
259
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100260static inline u32 irqd_get_trigger_type(struct irq_data *d)
261{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800262 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100263}
264
265/*
266 * Must only be called inside irq_chip.irq_set_type() functions.
267 */
268static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
269{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800270 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
271 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100272}
273
274static inline bool irqd_is_level_type(struct irq_data *d)
275{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800276 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100277}
278
Thomas Gleixner7f942262011-02-10 19:46:26 +0100279static inline bool irqd_is_wakeup_set(struct irq_data *d)
280{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800281 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100282}
283
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100284static inline bool irqd_can_move_in_process_context(struct irq_data *d)
285{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800286 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100287}
288
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200289static inline bool irqd_irq_disabled(struct irq_data *d)
290{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800291 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200292}
293
Thomas Gleixner32f41252011-03-28 14:10:52 +0200294static inline bool irqd_irq_masked(struct irq_data *d)
295{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800296 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200297}
298
299static inline bool irqd_irq_inprogress(struct irq_data *d)
300{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800301 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200302}
303
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200304static inline bool irqd_is_wakeup_armed(struct irq_data *d)
305{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800306 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200307}
308
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200309static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
310{
311 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
312}
313
314static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
315{
316 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
317}
318
319static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
320{
321 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
322}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200323
Thomas Gleixner9c255582016-07-04 17:39:23 +0900324static inline bool irqd_affinity_is_managed(struct irq_data *d)
325{
326 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
327}
328
Marc Zyngier08d85f32017-01-17 16:00:48 +0000329static inline bool irqd_is_activated(struct irq_data *d)
330{
331 return __irqd_to_state(d) & IRQD_ACTIVATED;
332}
333
334static inline void irqd_set_activated(struct irq_data *d)
335{
336 __irqd_to_state(d) |= IRQD_ACTIVATED;
337}
338
339static inline void irqd_clr_activated(struct irq_data *d)
340{
341 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
342}
343
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200344static inline bool irqd_is_started(struct irq_data *d)
345{
346 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
347}
348
Thomas Gleixner761ea382017-06-20 01:37:50 +0200349static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200350{
351 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
352}
353
Boqun Fengb3542862015-12-29 12:18:48 +0800354#undef __irqd_to_state
355
Grant Likelya699e4e2012-04-03 07:11:04 -0600356static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
357{
358 return d->hwirq;
359}
360
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000361/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700362 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700363 *
Jon Hunterbe45beb2016-06-07 16:12:29 +0100364 * @parent_device: pointer to parent device for irqchip
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700365 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000366 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
367 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
368 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
369 * @irq_disable: disable the interrupt
370 * @irq_ack: start of a new interrupt
371 * @irq_mask: mask an interrupt source
372 * @irq_mask_ack: ack and mask an interrupt source
373 * @irq_unmask: unmask an interrupt source
374 * @irq_eoi: end of interrupt
375 * @irq_set_affinity: set the CPU affinity on SMP machines
376 * @irq_retrigger: resend an IRQ to the CPU
377 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
378 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
379 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
380 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700381 * @irq_cpu_online: configure an interrupt source for a secondary CPU
382 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700383 * @irq_suspend: function called from core code on suspend once per
384 * chip, when one or more interrupts are installed
385 * @irq_resume: function called from core code on resume once per chip,
386 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200387 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000388 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100389 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100390 * @irq_request_resources: optional to request resources before calling
391 * any other callback related to this irq
392 * @irq_release_resources: optional to release resources acquired with
393 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800394 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800395 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000396 * @irq_get_irqchip_state: return the internal state of an interrupt
397 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800398 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000399 * @ipi_send_single: send a single IPI to destination cpus
400 * @ipi_send_mask: send an IPI to destination cpus in cpumask
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100401 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700403struct irq_chip {
Jon Hunterbe45beb2016-06-07 16:12:29 +0100404 struct device *parent_device;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700405 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000406 unsigned int (*irq_startup)(struct irq_data *data);
407 void (*irq_shutdown)(struct irq_data *data);
408 void (*irq_enable)(struct irq_data *data);
409 void (*irq_disable)(struct irq_data *data);
410
411 void (*irq_ack)(struct irq_data *data);
412 void (*irq_mask)(struct irq_data *data);
413 void (*irq_mask_ack)(struct irq_data *data);
414 void (*irq_unmask)(struct irq_data *data);
415 void (*irq_eoi)(struct irq_data *data);
416
417 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
418 int (*irq_retrigger)(struct irq_data *data);
419 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
420 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
421
422 void (*irq_bus_lock)(struct irq_data *data);
423 void (*irq_bus_sync_unlock)(struct irq_data *data);
424
David Daney0fdb4b22011-03-25 12:38:49 -0700425 void (*irq_cpu_online)(struct irq_data *data);
426 void (*irq_cpu_offline)(struct irq_data *data);
427
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200428 void (*irq_suspend)(struct irq_data *data);
429 void (*irq_resume)(struct irq_data *data);
430 void (*irq_pm_shutdown)(struct irq_data *data);
431
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000432 void (*irq_calc_mask)(struct irq_data *data);
433
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100434 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100435 int (*irq_request_resources)(struct irq_data *data);
436 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100437
Jiang Liu515085e2014-11-06 22:20:17 +0800438 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800439 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800440
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000441 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
442 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
443
Jiang Liu0a4377d2015-05-19 17:07:14 +0800444 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
445
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000446 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
447 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
448
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100449 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450};
451
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100452/*
453 * irq_chip specific flags
454 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100455 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
456 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100457 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200458 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
459 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530460 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100461 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100462 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100463 */
464enum {
465 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100466 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100467 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200468 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530469 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200470 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100471 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100472};
473
Thomas Gleixnere1447102010-10-01 16:03:45 +0200474#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200475
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700476/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700477 * Pick up the arch-dependent methods:
478 */
479#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200481#ifndef NR_IRQS_LEGACY
482# define NR_IRQS_LEGACY 0
483#endif
484
Thomas Gleixner1318a482010-09-27 21:01:37 +0200485#ifndef ARCH_IRQ_INIT_FLAGS
486# define ARCH_IRQ_INIT_FLAGS 0
487#endif
488
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100489#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200490
Thomas Gleixnere1447102010-10-01 16:03:45 +0200491struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700492extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900493extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100494extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
495extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
David Daney0fdb4b22011-03-25 12:38:49 -0700497extern void irq_cpu_online(void);
498extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000499extern int irq_set_affinity_locked(struct irq_data *data,
500 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800501extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700502
Thomas Gleixnerc5cb83b2017-06-20 01:37:51 +0200503#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800504extern void irq_migrate_all_off_this_cpu(void);
Thomas Gleixnerc5cb83b2017-06-20 01:37:51 +0200505extern int irq_affinity_online_cpu(unsigned int cpu);
506#else
507# define irq_affinity_online_cpu NULL
508#endif
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800509
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200510#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100511void irq_move_irq(struct irq_data *data);
512void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200513void irq_force_complete_move(struct irq_desc *desc);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200514#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100515static inline void irq_move_irq(struct irq_data *data) { }
516static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200517static inline void irq_force_complete_move(struct irq_desc *desc) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200518#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700522#ifdef CONFIG_HARDIRQS_SW_RESEND
523int irq_set_parent(int irq, int parent_irq);
524#else
525static inline int irq_set_parent(int irq, int parent_irq)
526{
527 return 0;
528}
529#endif
530
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700531/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700532 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100533 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700534 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200535extern void handle_level_irq(struct irq_desc *desc);
536extern void handle_fasteoi_irq(struct irq_desc *desc);
537extern void handle_edge_irq(struct irq_desc *desc);
538extern void handle_edge_eoi_irq(struct irq_desc *desc);
539extern void handle_simple_irq(struct irq_desc *desc);
Keith Buschedd14cf2016-06-17 16:00:20 -0600540extern void handle_untracked_irq(struct irq_desc *desc);
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200541extern void handle_percpu_irq(struct irq_desc *desc);
542extern void handle_percpu_devid_irq(struct irq_desc *desc);
543extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100544extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700545
Jiang Liu515085e2014-11-06 22:20:17 +0800546extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jon Hunterbe45beb2016-06-07 16:12:29 +0100547extern int irq_chip_pm_get(struct irq_data *data);
548extern int irq_chip_pm_put(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800549#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200550extern void irq_chip_enable_parent(struct irq_data *data);
551extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800552extern void irq_chip_ack_parent(struct irq_data *data);
553extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800554extern void irq_chip_mask_parent(struct irq_data *data);
555extern void irq_chip_unmask_parent(struct irq_data *data);
556extern void irq_chip_eoi_parent(struct irq_data *data);
557extern int irq_chip_set_affinity_parent(struct irq_data *data,
558 const struct cpumask *dest,
559 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000560extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800561extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
562 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300563extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800564#endif
565
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700566/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800567extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700569
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700570/* Enable/disable irq debugging output: */
571extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700573/* Checks whether the interrupt can be requested by request_irq(): */
574extern int can_request_irq(unsigned int irq, unsigned long irqflags);
575
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100576/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700577extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100578extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700579
580extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100581irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700582 irq_flow_handler_t handle, const char *name);
583
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100584static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
585 irq_flow_handler_t handle)
586{
587 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
588}
589
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100590extern int irq_set_percpu_devid(unsigned int irq);
Marc Zyngier222df542016-04-11 09:57:52 +0100591extern int irq_set_percpu_devid_partition(unsigned int irq,
592 const struct cpumask *affinity);
593extern int irq_get_percpu_devid_partition(unsigned int irq,
594 struct cpumask *affinity);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100595
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700596extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100597__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700598 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700599
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700600static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100601irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700602{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100603 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700604}
605
606/*
607 * Set a highlevel chained flow handler for a given IRQ.
608 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900609 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700610 */
611static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100612irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700613{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100614 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700615}
616
Russell King3b0f95b2015-06-16 23:06:20 +0100617/*
618 * Set a highlevel chained flow handler and its data for a given IRQ.
619 * (a chained handler is automatically enabled and set to
620 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
621 */
622void
623irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
624 void *data);
625
Thomas Gleixner44247182010-09-28 10:40:18 +0200626void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
627
628static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
629{
630 irq_modify_status(irq, 0, set);
631}
632
633static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
634{
635 irq_modify_status(irq, clr, 0);
636}
637
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100638static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200639{
640 irq_modify_status(irq, 0, IRQ_NOPROBE);
641}
642
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100643static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200644{
645 irq_modify_status(irq, IRQ_NOPROBE, 0);
646}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800647
Paul Mundt7f1b1242011-04-07 06:01:44 +0900648static inline void irq_set_nothread(unsigned int irq)
649{
650 irq_modify_status(irq, 0, IRQ_NOTHREAD);
651}
652
653static inline void irq_set_thread(unsigned int irq)
654{
655 irq_modify_status(irq, IRQ_NOTHREAD, 0);
656}
657
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100658static inline void irq_set_nested_thread(unsigned int irq, bool nest)
659{
660 if (nest)
661 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
662 else
663 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
664}
665
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100666static inline void irq_set_percpu_devid_flags(unsigned int irq)
667{
668 irq_set_status_flags(irq,
669 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
670 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
671}
672
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700673/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100674extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
675extern int irq_set_handler_data(unsigned int irq, void *data);
676extern int irq_set_chip_data(unsigned int irq, void *data);
677extern int irq_set_irq_type(unsigned int irq, unsigned int type);
678extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100679extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
680 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200681extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700682
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100683static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200684{
685 struct irq_data *d = irq_get_irq_data(irq);
686 return d ? d->chip : NULL;
687}
688
689static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
690{
691 return d->chip;
692}
693
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100694static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200695{
696 struct irq_data *d = irq_get_irq_data(irq);
697 return d ? d->chip_data : NULL;
698}
699
700static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
701{
702 return d->chip_data;
703}
704
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100705static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200706{
707 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800708 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200709}
710
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100711static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200712{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800713 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200714}
715
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100716static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200717{
718 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800719 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200720}
721
Jiang Liuc391f262015-06-01 16:05:41 +0800722static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200723{
Jiang Liub2377212015-06-01 16:05:43 +0800724 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200725}
726
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200727static inline u32 irq_get_trigger_type(unsigned int irq)
728{
729 struct irq_data *d = irq_get_irq_data(irq);
730 return d ? irqd_get_trigger_type(d) : 0;
731}
732
Jiang Liu449e9ca2015-06-01 16:05:16 +0800733static inline int irq_common_data_get_node(struct irq_common_data *d)
734{
735#ifdef CONFIG_NUMA
736 return d->node;
737#else
738 return 0;
739#endif
740}
741
Jiang Liu67830112015-06-01 16:05:13 +0800742static inline int irq_data_get_node(struct irq_data *d)
743{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800744 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800745}
746
Jiang Liuc64301a2015-06-01 16:05:23 +0800747static inline struct cpumask *irq_get_affinity_mask(int irq)
748{
749 struct irq_data *d = irq_get_irq_data(irq);
750
Jiang Liu9df872f2015-06-03 11:47:50 +0800751 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800752}
753
754static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
755{
Jiang Liu9df872f2015-06-03 11:47:50 +0800756 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800757}
758
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200759#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
760static inline
761struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
762{
763 return d->common->effective_affinity;
764}
765static inline void irq_data_update_effective_affinity(struct irq_data *d,
766 const struct cpumask *m)
767{
768 cpumask_copy(d->common->effective_affinity, m);
769}
770#else
771static inline void irq_data_update_effective_affinity(struct irq_data *d,
772 const struct cpumask *m)
773{
774}
775static inline
776struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
777{
778 return d->common->affinity;
779}
780#endif
781
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200782unsigned int arch_dynirq_lower_bound(unsigned int from);
783
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200784int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900785 struct module *owner, const struct cpumask *affinity);
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200786
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100787int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
788 unsigned int cnt, int node, struct module *owner,
789 const struct cpumask *affinity);
790
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400791/* use macros to avoid needing export.h for THIS_MODULE */
792#define irq_alloc_descs(irq, from, cnt, node) \
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900793 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400794
795#define irq_alloc_desc(node) \
796 irq_alloc_descs(-1, 0, 1, node)
797
798#define irq_alloc_desc_at(at, node) \
799 irq_alloc_descs(at, at, 1, node)
800
801#define irq_alloc_desc_from(from, node) \
802 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200803
Alexander Gordeev51906e72012-11-19 16:01:29 +0100804#define irq_alloc_descs_from(from, cnt, node) \
805 irq_alloc_descs(-1, from, cnt, node)
806
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100807#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
808 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
809
810#define devm_irq_alloc_desc(dev, node) \
811 devm_irq_alloc_descs(dev, -1, 0, 1, node)
812
813#define devm_irq_alloc_desc_at(dev, at, node) \
814 devm_irq_alloc_descs(dev, at, at, 1, node)
815
816#define devm_irq_alloc_desc_from(dev, from, node) \
817 devm_irq_alloc_descs(dev, -1, from, 1, node)
818
819#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
820 devm_irq_alloc_descs(dev, -1, from, cnt, node)
821
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200822void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200823static inline void irq_free_desc(unsigned int irq)
824{
825 irq_free_descs(irq, 1);
826}
827
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000828#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
829unsigned int irq_alloc_hwirqs(int cnt, int node);
830static inline unsigned int irq_alloc_hwirq(int node)
831{
832 return irq_alloc_hwirqs(1, node);
833}
834void irq_free_hwirqs(unsigned int from, int cnt);
835static inline void irq_free_hwirq(unsigned int irq)
836{
837 return irq_free_hwirqs(irq, 1);
838}
839int arch_setup_hwirq(unsigned int irq, int node);
840void arch_teardown_hwirq(unsigned int irq);
841#endif
842
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000843#ifdef CONFIG_GENERIC_IRQ_LEGACY
844void irq_init_desc(unsigned int irq);
845#endif
846
Thomas Gleixner7d828062011-04-03 11:42:53 +0200847/**
848 * struct irq_chip_regs - register offsets for struct irq_gci
849 * @enable: Enable register offset to reg_base
850 * @disable: Disable register offset to reg_base
851 * @mask: Mask register offset to reg_base
852 * @ack: Ack register offset to reg_base
853 * @eoi: Eoi register offset to reg_base
854 * @type: Type configuration register offset to reg_base
855 * @polarity: Polarity configuration register offset to reg_base
856 */
857struct irq_chip_regs {
858 unsigned long enable;
859 unsigned long disable;
860 unsigned long mask;
861 unsigned long ack;
862 unsigned long eoi;
863 unsigned long type;
864 unsigned long polarity;
865};
866
867/**
868 * struct irq_chip_type - Generic interrupt chip instance for a flow type
869 * @chip: The real interrupt chip which provides the callbacks
870 * @regs: Register offsets for this chip
871 * @handler: Flow handler associated with this chip
872 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000873 * @mask_cache_priv: Cached mask register private to the chip type
874 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200875 *
876 * A irq_generic_chip can have several instances of irq_chip_type when
877 * it requires different functions and register offsets for different
878 * flow types.
879 */
880struct irq_chip_type {
881 struct irq_chip chip;
882 struct irq_chip_regs regs;
883 irq_flow_handler_t handler;
884 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000885 u32 mask_cache_priv;
886 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200887};
888
889/**
890 * struct irq_chip_generic - Generic irq chip data structure
891 * @lock: Lock to protect register and cache data access
892 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800893 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
894 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700895 * @suspend: Function called from core code on suspend once per
896 * chip; can be useful instead of irq_chip::suspend to
897 * handle chip details even when no interrupts are in use
898 * @resume: Function called from core code on resume once per chip;
899 * can be useful instead of irq_chip::suspend to handle
900 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200901 * @irq_base: Interrupt base nr for this chip
902 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000903 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200904 * @type_cache: Cached type register
905 * @polarity_cache: Cached polarity register
906 * @wake_enabled: Interrupt can wakeup from suspend
907 * @wake_active: Interrupt is marked as an wakeup from suspend source
908 * @num_ct: Number of available irq_chip_type instances (usually 1)
909 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000910 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100911 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000912 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200913 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200914 * @chip_types: Array of interrupt irq_chip_types
915 *
916 * Note, that irq_chip_generic can have multiple irq_chip_type
917 * implementations which can be associated to a particular irq line of
918 * an irq_chip_generic instance. That allows to share and protect
919 * state in an irq_chip_generic instance when we need to implement
920 * different flow mechanisms (level/edge) for it.
921 */
922struct irq_chip_generic {
923 raw_spinlock_t lock;
924 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800925 u32 (*reg_readl)(void __iomem *addr);
926 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700927 void (*suspend)(struct irq_chip_generic *gc);
928 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200929 unsigned int irq_base;
930 unsigned int irq_cnt;
931 u32 mask_cache;
932 u32 type_cache;
933 u32 polarity_cache;
934 u32 wake_enabled;
935 u32 wake_active;
936 unsigned int num_ct;
937 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000938 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100939 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000940 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200941 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200942 struct irq_chip_type chip_types[0];
943};
944
945/**
946 * enum irq_gc_flags - Initialization flags for generic irq chips
947 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
948 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
949 * irq chips which need to call irq_set_wake() on
950 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000951 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000952 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800953 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200954 */
955enum irq_gc_flags {
956 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
957 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000958 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000959 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800960 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200961};
962
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000963/*
964 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
965 * @irqs_per_chip: Number of interrupts per chip
966 * @num_chips: Number of chips
967 * @irq_flags_to_set: IRQ* flags to set on irq setup
968 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
969 * @gc_flags: Generic chip specific setup flags
970 * @gc: Array of pointers to generic interrupt chips
971 */
972struct irq_domain_chip_generic {
973 unsigned int irqs_per_chip;
974 unsigned int num_chips;
975 unsigned int irq_flags_to_clear;
976 unsigned int irq_flags_to_set;
977 enum irq_gc_flags gc_flags;
978 struct irq_chip_generic *gc[0];
979};
980
Thomas Gleixner7d828062011-04-03 11:42:53 +0200981/* Generic chip callback functions */
982void irq_gc_noop(struct irq_data *d);
983void irq_gc_mask_disable_reg(struct irq_data *d);
984void irq_gc_mask_set_bit(struct irq_data *d);
985void irq_gc_mask_clr_bit(struct irq_data *d);
986void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400987void irq_gc_ack_set_bit(struct irq_data *d);
988void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200989void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
990void irq_gc_eoi(struct irq_data *d);
991int irq_gc_set_wake(struct irq_data *d, unsigned int on);
992
993/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200994int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
995 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200996struct irq_chip_generic *
997irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
998 void __iomem *reg_base, irq_flow_handler_t handler);
999void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1000 enum irq_gc_flags flags, unsigned int clr,
1001 unsigned int set);
1002int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +02001003void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1004 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +02001005
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +02001006struct irq_chip_generic *
1007devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1008 unsigned int irq_base, void __iomem *reg_base,
1009 irq_flow_handler_t handler);
Bartosz Golaszewski30fd8fc2017-05-31 18:07:00 +02001010int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1011 u32 msk, enum irq_gc_flags flags,
1012 unsigned int clr, unsigned int set);
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +02001013
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001014struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001015
Sebastian Friasf88eecf2016-08-16 16:05:08 +02001016int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1017 int num_ct, const char *name,
1018 irq_flow_handler_t handler,
1019 unsigned int clr, unsigned int set,
1020 enum irq_gc_flags flags);
1021
1022#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1023 handler, clr, set, flags) \
1024({ \
1025 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1026 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1027 handler, clr, set, flags); \
1028})
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001029
Bartosz Golaszewski707188f2017-05-31 18:06:56 +02001030static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1031{
1032 kfree(gc);
1033}
1034
Bartosz Golaszewski32bb6cb2017-05-31 18:06:57 +02001035static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1036 u32 msk, unsigned int clr,
1037 unsigned int set)
1038{
1039 irq_remove_generic_chip(gc, msk, clr, set);
1040 irq_free_generic_chip(gc);
1041}
1042
Thomas Gleixner7d828062011-04-03 11:42:53 +02001043static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1044{
1045 return container_of(d->chip, struct irq_chip_type, chip);
1046}
1047
1048#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1049
1050#ifdef CONFIG_SMP
1051static inline void irq_gc_lock(struct irq_chip_generic *gc)
1052{
1053 raw_spin_lock(&gc->lock);
1054}
1055
1056static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1057{
1058 raw_spin_unlock(&gc->lock);
1059}
1060#else
1061static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1062static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1063#endif
1064
Boris Brezillonebf9ff72016-09-13 15:58:28 +02001065/*
1066 * The irqsave variants are for usage in non interrupt code. Do not use
1067 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1068 */
1069#define irq_gc_lock_irqsave(gc, flags) \
1070 raw_spin_lock_irqsave(&(gc)->lock, flags)
1071
1072#define irq_gc_unlock_irqrestore(gc, flags) \
1073 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1074
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001075static inline void irq_reg_writel(struct irq_chip_generic *gc,
1076 u32 val, int reg_offset)
1077{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001078 if (gc->reg_writel)
1079 gc->reg_writel(val, gc->reg_base + reg_offset);
1080 else
1081 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001082}
1083
1084static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1085 int reg_offset)
1086{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001087 if (gc->reg_readl)
1088 return gc->reg_readl(gc->reg_base + reg_offset);
1089 else
1090 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001091}
1092
Qais Yousefd17bf242015-12-08 13:20:19 +00001093/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1094#define INVALID_HWIRQ (~0UL)
Qais Youseff9bce792015-12-08 13:20:20 +00001095irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
Qais Yousef3b8e29a2015-12-08 13:20:22 +00001096int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1097int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1098int ipi_send_single(unsigned int virq, unsigned int cpu);
1099int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
Qais Yousefd17bf242015-12-08 13:20:19 +00001100
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001101#endif /* _LINUX_IRQ_H */