blob: 98023d5bfc35bfe544eb38a675d8757c9c81f541 [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040015#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053016#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053017#include <linux/jiffies.h>
18#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070019#include <linux/mtd/mtd.h>
20#include <linux/mtd/nand.h>
21#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010022#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070023#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053025#include <linux/of.h>
26#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070027
Pekon Gupta32d42a82013-10-24 18:20:23 +053028#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053029#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020030
Roger Quadrosc509aef2015-08-05 14:01:50 +030031#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020032#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070033
Vimal Singh67ce04b2009-05-12 13:47:03 -070034#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053035#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070036
Vimal Singh67ce04b2009-05-12 13:47:03 -070037#define NAND_Ecc_P1e (1 << 0)
38#define NAND_Ecc_P2e (1 << 1)
39#define NAND_Ecc_P4e (1 << 2)
40#define NAND_Ecc_P8e (1 << 3)
41#define NAND_Ecc_P16e (1 << 4)
42#define NAND_Ecc_P32e (1 << 5)
43#define NAND_Ecc_P64e (1 << 6)
44#define NAND_Ecc_P128e (1 << 7)
45#define NAND_Ecc_P256e (1 << 8)
46#define NAND_Ecc_P512e (1 << 9)
47#define NAND_Ecc_P1024e (1 << 10)
48#define NAND_Ecc_P2048e (1 << 11)
49
50#define NAND_Ecc_P1o (1 << 16)
51#define NAND_Ecc_P2o (1 << 17)
52#define NAND_Ecc_P4o (1 << 18)
53#define NAND_Ecc_P8o (1 << 19)
54#define NAND_Ecc_P16o (1 << 20)
55#define NAND_Ecc_P32o (1 << 21)
56#define NAND_Ecc_P64o (1 << 22)
57#define NAND_Ecc_P128o (1 << 23)
58#define NAND_Ecc_P256o (1 << 24)
59#define NAND_Ecc_P512o (1 << 25)
60#define NAND_Ecc_P1024o (1 << 26)
61#define NAND_Ecc_P2048o (1 << 27)
62
63#define TF(value) (value ? 1 : 0)
64
65#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
66#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
67#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
68#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
69#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
70#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
71#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
72#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
73
74#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
75#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
76#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
77#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
78#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
79#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
80#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
81#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
82
83#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
84#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
85#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
86#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
87#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
88#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
89#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
90#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
91
92#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
93#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
94#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
95#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
96#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
97#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
98#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
99#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
100
101#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
102#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
103
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700104#define PREFETCH_CONFIG1_CS_SHIFT 24
105#define ECC_CONFIG_CS_SHIFT 1
106#define CS_MASK 0x7
107#define ENABLE_PREFETCH (0x1 << 7)
108#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530109#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700110#define ECCSIZE1_SHIFT 22
111#define ECC1RESULTSIZE 0x1
112#define ECCCLEAR 0x100
113#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530114#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
115#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
116#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
117#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
118#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700119
Lokesh Vutlad5e7c862012-10-15 14:03:51 -0700120#define OMAP24XX_DMA_GPMC 4
121
Philip Avinash62116e52013-01-04 13:26:51 +0530122#define SECTOR_BYTES 512
123/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
124#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530125
126/* GPMC ecc engine settings for read */
127#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
128#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
129#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
130#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
131#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
132
133/* GPMC ecc engine settings for write */
134#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
135#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
136#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
137
Pekon Guptab491da72013-10-24 18:20:22 +0530138#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530139
pekon gupta9748fff2014-03-24 16:50:05 +0530140static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
141 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
142 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
143 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530144static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
145 0xac, 0x6b, 0xff, 0x99, 0x7b};
146static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530147
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +0100148/* Shared among all NAND instances to synchronize access to the ECC Engine */
149static struct nand_hw_control omap_gpmc_controller = {
150 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
151 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
152};
vimal singh59e9c5a2009-07-13 16:26:24 +0530153
Vimal Singh67ce04b2009-05-12 13:47:03 -0700154struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700155 struct omap_nand_platform_data *pdata;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700156 struct nand_chip nand;
157 struct platform_device *pdev;
158
159 int gpmc_cs;
160 unsigned long phys_base;
Pekon Gupta4e558072014-03-18 18:56:42 +0530161 enum omap_ecc ecc_opt;
vimal singhdfe32892009-07-13 16:29:16 +0530162 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100163 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700164 int gpmc_irq_fifo;
165 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530166 enum {
167 OMAP_NAND_IO_READ = 0, /* read */
168 OMAP_NAND_IO_WRITE, /* write */
169 } iomode;
170 u_char *buf;
171 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300172 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700173 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300174 struct gpmc_nand_ops *ops;
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +0200175 /* generated at runtime depending on ECC algorithm and layout selected */
176 struct nand_ecclayout oobinfo;
Pekon Guptaa919e512013-10-24 18:20:21 +0530177 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530178 struct device *elm_dev;
179 struct device_node *of_node;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700180};
181
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100182static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
183{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100184 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100185}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100186
Vimal Singh67ce04b2009-05-12 13:47:03 -0700187/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700188 * omap_prefetch_enable - configures and starts prefetch transfer
189 * @cs: cs (chip select) number
190 * @fifo_th: fifo threshold to be used for read/ write
191 * @dma_mode: dma mode enable (1) or disable (0)
192 * @u32_count: number of bytes to be transferred
193 * @is_write: prefetch read(0) or write post(1) mode
194 */
195static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
196 unsigned int u32_count, int is_write, struct omap_nand_info *info)
197{
198 u32 val;
199
200 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
201 return -1;
202
203 if (readl(info->reg.gpmc_prefetch_control))
204 return -EBUSY;
205
206 /* Set the amount of bytes to be prefetched */
207 writel(u32_count, info->reg.gpmc_prefetch_config2);
208
209 /* Set dma/mpu mode, the prefetch read / post write and
210 * enable the engine. Set which cs is has requested for.
211 */
212 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
213 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
214 (dma_mode << DMA_MPU_MODE_SHIFT) | (0x1 & is_write));
215 writel(val, info->reg.gpmc_prefetch_config1);
216
217 /* Start the prefetch engine */
218 writel(0x1, info->reg.gpmc_prefetch_control);
219
220 return 0;
221}
222
223/**
224 * omap_prefetch_reset - disables and stops the prefetch engine
225 */
226static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
227{
228 u32 config1;
229
230 /* check if the same module/cs is trying to reset */
231 config1 = readl(info->reg.gpmc_prefetch_config1);
232 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
233 return -EINVAL;
234
235 /* Stop the PFPW engine */
236 writel(0x0, info->reg.gpmc_prefetch_control);
237
238 /* Reset/disable the PFPW engine */
239 writel(0x0, info->reg.gpmc_prefetch_config1);
240
241 return 0;
242}
243
244/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700245 * omap_hwcontrol - hardware specific access to control-lines
246 * @mtd: MTD device structure
247 * @cmd: command to device
248 * @ctrl:
249 * NAND_NCE: bit 0 -> don't care
250 * NAND_CLE: bit 1 -> Command Latch
251 * NAND_ALE: bit 2 -> Address Latch
252 *
253 * NOTE: boards may use different bits for these!!
254 */
255static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
256{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100257 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700258
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000259 if (cmd != NAND_CMD_NONE) {
260 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700261 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700262
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000263 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000265
266 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700267 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700268 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700269}
270
271/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530272 * omap_read_buf8 - read data from NAND controller into buffer
273 * @mtd: MTD device structure
274 * @buf: buffer to store date
275 * @len: number of bytes to read
276 */
277static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
278{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100279 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530280
281 ioread8_rep(nand->IO_ADDR_R, buf, len);
282}
283
284/**
285 * omap_write_buf8 - write buffer to NAND controller
286 * @mtd: MTD device structure
287 * @buf: data buffer
288 * @len: number of bytes to write
289 */
290static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
291{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100292 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530293 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300294 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530295
296 while (len--) {
297 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000298 /* wait until buffer is available for write */
299 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300300 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000301 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530302 }
303}
304
305/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700306 * omap_read_buf16 - read data from NAND controller into buffer
307 * @mtd: MTD device structure
308 * @buf: buffer to store date
309 * @len: number of bytes to read
310 */
311static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
312{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100313 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700314
vimal singh59e9c5a2009-07-13 16:26:24 +0530315 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700316}
317
318/**
319 * omap_write_buf16 - write buffer to NAND controller
320 * @mtd: MTD device structure
321 * @buf: data buffer
322 * @len: number of bytes to write
323 */
324static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
325{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100326 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700327 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300328 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700329 /* FIXME try bursts of writesw() or DMA ... */
330 len >>= 1;
331
332 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530333 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000334 /* wait until buffer is available for write */
335 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300336 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000337 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700338 }
339}
vimal singh59e9c5a2009-07-13 16:26:24 +0530340
341/**
342 * omap_read_buf_pref - read data from NAND controller into buffer
343 * @mtd: MTD device structure
344 * @buf: buffer to store date
345 * @len: number of bytes to read
346 */
347static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
348{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100349 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000350 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530351 int ret = 0;
352 u32 *p = (u32 *)buf;
353
354 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530355 if (len % 4) {
356 if (info->nand.options & NAND_BUSWIDTH_16)
357 omap_read_buf16(mtd, buf, len % 4);
358 else
359 omap_read_buf8(mtd, buf, len % 4);
360 p = (u32 *) (buf + len % 4);
361 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530362 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530363
364 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700365 ret = omap_prefetch_enable(info->gpmc_cs,
366 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530367 if (ret) {
368 /* PFPW engine is busy, use cpu copy method */
369 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530370 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530371 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530372 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530373 } else {
374 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700375 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530376 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000377 r_count = r_count >> 2;
378 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530379 p += r_count;
380 len -= r_count << 2;
381 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530382 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700383 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530384 }
385}
386
387/**
388 * omap_write_buf_pref - write buffer to NAND controller
389 * @mtd: MTD device structure
390 * @buf: data buffer
391 * @len: number of bytes to write
392 */
393static void omap_write_buf_pref(struct mtd_info *mtd,
394 const u_char *buf, int len)
395{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100396 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530397 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530398 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530399 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530400 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700401 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530402
403 /* take care of subpage writes */
404 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000405 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530406 p = (u16 *)(buf + 1);
407 len--;
408 }
409
410 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700411 ret = omap_prefetch_enable(info->gpmc_cs,
412 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530413 if (ret) {
414 /* PFPW engine is busy, use cpu copy method */
415 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530416 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530417 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530418 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530419 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000420 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700421 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530422 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000423 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530424 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000425 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530426 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000427 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530428 tim = 0;
429 limit = (loops_per_jiffy *
430 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700431 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530432 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700433 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530434 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700435 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530436
vimal singh59e9c5a2009-07-13 16:26:24 +0530437 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700438 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530439 }
440}
441
vimal singhdfe32892009-07-13 16:29:16 +0530442/*
Russell King2df41d02012-04-25 00:19:39 +0100443 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530444 * @data: pointer to completion data structure
445 */
Russell King763e7352012-04-25 00:16:00 +0100446static void omap_nand_dma_callback(void *data)
447{
448 complete((struct completion *) data);
449}
vimal singhdfe32892009-07-13 16:29:16 +0530450
451/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200452 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530453 * @mtd: MTD device structure
454 * @addr: virtual address in RAM of source/destination
455 * @len: number of data bytes to be transferred
456 * @is_write: flag for read/write operation
457 */
458static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
459 unsigned int len, int is_write)
460{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100461 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100462 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530463 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
464 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100465 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530466 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100467 unsigned n;
468 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700469 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530470
471 if (addr >= high_memory) {
472 struct page *p1;
473
474 if (((size_t)addr & PAGE_MASK) !=
475 ((size_t)(addr + len - 1) & PAGE_MASK))
476 goto out_copy;
477 p1 = vmalloc_to_page(addr);
478 if (!p1)
479 goto out_copy;
480 addr = page_address(p1) + ((size_t)addr & ~PAGE_MASK);
481 }
482
Russell King2df41d02012-04-25 00:19:39 +0100483 sg_init_one(&sg, addr, len);
484 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
485 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530486 dev_err(&info->pdev->dev,
487 "Couldn't DMA map a %d byte buffer\n", len);
488 goto out_copy;
489 }
490
Russell King2df41d02012-04-25 00:19:39 +0100491 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
492 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
493 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
494 if (!tx)
495 goto out_copy_unmap;
496
497 tx->callback = omap_nand_dma_callback;
498 tx->callback_param = &info->comp;
499 dmaengine_submit(tx);
500
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700501 /* configure and start prefetch transfer */
502 ret = omap_prefetch_enable(info->gpmc_cs,
503 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530504 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530505 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300506 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530507
508 init_completion(&info->comp);
Russell King2df41d02012-04-25 00:19:39 +0100509 dma_async_issue_pending(info->dma);
vimal singhdfe32892009-07-13 16:29:16 +0530510
511 /* setup and start DMA using dma_addr */
512 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530513 tim = 0;
514 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700515
516 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530517 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700518 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530519 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700520 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530521
vimal singhdfe32892009-07-13 16:29:16 +0530522 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700523 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530524
Russell King2df41d02012-04-25 00:19:39 +0100525 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530526 return 0;
527
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300528out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100529 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530530out_copy:
531 if (info->nand.options & NAND_BUSWIDTH_16)
532 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
533 : omap_write_buf16(mtd, (u_char *) addr, len);
534 else
535 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
536 : omap_write_buf8(mtd, (u_char *) addr, len);
537 return 0;
538}
vimal singhdfe32892009-07-13 16:29:16 +0530539
540/**
541 * omap_read_buf_dma_pref - read data from NAND controller into buffer
542 * @mtd: MTD device structure
543 * @buf: buffer to store date
544 * @len: number of bytes to read
545 */
546static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
547{
548 if (len <= mtd->oobsize)
549 omap_read_buf_pref(mtd, buf, len);
550 else
551 /* start transfer in DMA mode */
552 omap_nand_dma_transfer(mtd, buf, len, 0x0);
553}
554
555/**
556 * omap_write_buf_dma_pref - write buffer to NAND controller
557 * @mtd: MTD device structure
558 * @buf: data buffer
559 * @len: number of bytes to write
560 */
561static void omap_write_buf_dma_pref(struct mtd_info *mtd,
562 const u_char *buf, int len)
563{
564 if (len <= mtd->oobsize)
565 omap_write_buf_pref(mtd, buf, len);
566 else
567 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530568 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530569}
570
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530571/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200572 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530573 * @this_irq: gpmc irq number
574 * @dev: omap_nand_info structure pointer is passed here
575 */
576static irqreturn_t omap_nand_irq(int this_irq, void *dev)
577{
578 struct omap_nand_info *info = (struct omap_nand_info *) dev;
579 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530580
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700581 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530582 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530583 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
584 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700585 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530586 goto done;
587
588 if (info->buf_len && (info->buf_len < bytes))
589 bytes = info->buf_len;
590 else if (!info->buf_len)
591 bytes = 0;
592 iowrite32_rep(info->nand.IO_ADDR_W,
593 (u32 *)info->buf, bytes >> 2);
594 info->buf = info->buf + bytes;
595 info->buf_len -= bytes;
596
597 } else {
598 ioread32_rep(info->nand.IO_ADDR_R,
599 (u32 *)info->buf, bytes >> 2);
600 info->buf = info->buf + bytes;
601
Afzal Mohammed5c468452012-08-30 12:53:24 -0700602 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530603 goto done;
604 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530605
606 return IRQ_HANDLED;
607
608done:
609 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530610
Afzal Mohammed5c468452012-08-30 12:53:24 -0700611 disable_irq_nosync(info->gpmc_irq_fifo);
612 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530613
614 return IRQ_HANDLED;
615}
616
617/*
618 * omap_read_buf_irq_pref - read data from NAND controller into buffer
619 * @mtd: MTD device structure
620 * @buf: buffer to store date
621 * @len: number of bytes to read
622 */
623static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
624{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100625 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530626 int ret = 0;
627
628 if (len <= mtd->oobsize) {
629 omap_read_buf_pref(mtd, buf, len);
630 return;
631 }
632
633 info->iomode = OMAP_NAND_IO_READ;
634 info->buf = buf;
635 init_completion(&info->comp);
636
637 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700638 ret = omap_prefetch_enable(info->gpmc_cs,
639 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530640 if (ret)
641 /* PFPW engine is busy, use cpu copy method */
642 goto out_copy;
643
644 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700645
646 enable_irq(info->gpmc_irq_count);
647 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530648
649 /* waiting for read to complete */
650 wait_for_completion(&info->comp);
651
652 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700653 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530654 return;
655
656out_copy:
657 if (info->nand.options & NAND_BUSWIDTH_16)
658 omap_read_buf16(mtd, buf, len);
659 else
660 omap_read_buf8(mtd, buf, len);
661}
662
663/*
664 * omap_write_buf_irq_pref - write buffer to NAND controller
665 * @mtd: MTD device structure
666 * @buf: data buffer
667 * @len: number of bytes to write
668 */
669static void omap_write_buf_irq_pref(struct mtd_info *mtd,
670 const u_char *buf, int len)
671{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100672 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530673 int ret = 0;
674 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700675 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530676
677 if (len <= mtd->oobsize) {
678 omap_write_buf_pref(mtd, buf, len);
679 return;
680 }
681
682 info->iomode = OMAP_NAND_IO_WRITE;
683 info->buf = (u_char *) buf;
684 init_completion(&info->comp);
685
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530686 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700687 ret = omap_prefetch_enable(info->gpmc_cs,
688 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530689 if (ret)
690 /* PFPW engine is busy, use cpu copy method */
691 goto out_copy;
692
693 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700694
695 enable_irq(info->gpmc_irq_count);
696 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530697
698 /* waiting for write to complete */
699 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700700
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530701 /* wait for data to flushed-out before reset the prefetch */
702 tim = 0;
703 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700704 do {
705 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530706 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530707 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700708 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530709
710 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700711 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530712 return;
713
714out_copy:
715 if (info->nand.options & NAND_BUSWIDTH_16)
716 omap_write_buf16(mtd, buf, len);
717 else
718 omap_write_buf8(mtd, buf, len);
719}
720
Vimal Singh67ce04b2009-05-12 13:47:03 -0700721/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700722 * gen_true_ecc - This function will generate true ECC value
723 * @ecc_buf: buffer to store ecc code
724 *
725 * This generated true ECC value can be used when correcting
726 * data read from NAND flash memory core
727 */
728static void gen_true_ecc(u8 *ecc_buf)
729{
730 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
731 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
732
733 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
734 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
735 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
736 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
737 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
738 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
739}
740
741/**
742 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
743 * @ecc_data1: ecc code from nand spare area
744 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
745 * @page_data: page data
746 *
747 * This function compares two ECC's and indicates if there is an error.
748 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100749 * If there is no error, %0 is returned. If there is an error but it
750 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700751 */
752static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
753 u8 *ecc_data2, /* read from register */
754 u8 *page_data)
755{
756 uint i;
757 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
758 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
759 u8 ecc_bit[24];
760 u8 ecc_sum = 0;
761 u8 find_bit = 0;
762 uint find_byte = 0;
763 int isEccFF;
764
765 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
766
767 gen_true_ecc(ecc_data1);
768 gen_true_ecc(ecc_data2);
769
770 for (i = 0; i <= 2; i++) {
771 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
772 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
773 }
774
775 for (i = 0; i < 8; i++) {
776 tmp0_bit[i] = *ecc_data1 % 2;
777 *ecc_data1 = *ecc_data1 / 2;
778 }
779
780 for (i = 0; i < 8; i++) {
781 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
782 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
783 }
784
785 for (i = 0; i < 8; i++) {
786 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
787 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
788 }
789
790 for (i = 0; i < 8; i++) {
791 comp0_bit[i] = *ecc_data2 % 2;
792 *ecc_data2 = *ecc_data2 / 2;
793 }
794
795 for (i = 0; i < 8; i++) {
796 comp1_bit[i] = *(ecc_data2 + 1) % 2;
797 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
798 }
799
800 for (i = 0; i < 8; i++) {
801 comp2_bit[i] = *(ecc_data2 + 2) % 2;
802 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
803 }
804
805 for (i = 0; i < 6; i++)
806 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
807
808 for (i = 0; i < 8; i++)
809 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
810
811 for (i = 0; i < 8; i++)
812 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
813
814 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
815 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
816
817 for (i = 0; i < 24; i++)
818 ecc_sum += ecc_bit[i];
819
820 switch (ecc_sum) {
821 case 0:
822 /* Not reached because this function is not called if
823 * ECC values are equal
824 */
825 return 0;
826
827 case 1:
828 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700829 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100830 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700831
832 case 11:
833 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700834 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100835 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700836
837 case 12:
838 /* Correctable error */
839 find_byte = (ecc_bit[23] << 8) +
840 (ecc_bit[21] << 7) +
841 (ecc_bit[19] << 6) +
842 (ecc_bit[17] << 5) +
843 (ecc_bit[15] << 4) +
844 (ecc_bit[13] << 3) +
845 (ecc_bit[11] << 2) +
846 (ecc_bit[9] << 1) +
847 ecc_bit[7];
848
849 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
850
Brian Norris0a32a102011-07-19 10:06:10 -0700851 pr_debug("Correcting single bit ECC error at offset: "
852 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700853
854 page_data[find_byte] ^= (1 << find_bit);
855
John Ogness74f1b722011-02-28 13:12:46 +0100856 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700857 default:
858 if (isEccFF) {
859 if (ecc_data2[0] == 0 &&
860 ecc_data2[1] == 0 &&
861 ecc_data2[2] == 0)
862 return 0;
863 }
Brian Norris289c0522011-07-19 10:06:09 -0700864 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100865 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700866 }
867}
868
869/**
870 * omap_correct_data - Compares the ECC read with HW generated ECC
871 * @mtd: MTD device structure
872 * @dat: page data
873 * @read_ecc: ecc read from nand flash
874 * @calc_ecc: ecc read from HW ECC registers
875 *
876 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100877 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
878 * detection and correction. If there are no errors, %0 is returned. If
879 * there were errors and all of the errors were corrected, the number of
880 * corrected errors is returned. If uncorrectable errors exist, %-1 is
881 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700882 */
883static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
884 u_char *read_ecc, u_char *calc_ecc)
885{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100886 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700887 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100888 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700889
890 /* Ex NAND_ECC_HW12_2048 */
891 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
892 (info->nand.ecc.size == 2048))
893 blockCnt = 4;
894 else
895 blockCnt = 1;
896
897 for (i = 0; i < blockCnt; i++) {
898 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
899 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
900 if (ret < 0)
901 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100902 /* keep track of the number of corrected errors */
903 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700904 }
905 read_ecc += 3;
906 calc_ecc += 3;
907 dat += 512;
908 }
John Ogness74f1b722011-02-28 13:12:46 +0100909 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700910}
911
912/**
913 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
914 * @mtd: MTD device structure
915 * @dat: The pointer to data on which ecc is computed
916 * @ecc_code: The ecc_code buffer
917 *
918 * Using noninverted ECC can be considered ugly since writing a blank
919 * page ie. padding will clear the ECC bytes. This is no problem as long
920 * nobody is trying to write data on the seemingly unused page. Reading
921 * an erased page will produce an ECC mismatch between generated and read
922 * ECC bytes that has to be dealt with separately.
923 */
924static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
925 u_char *ecc_code)
926{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100927 struct omap_nand_info *info = mtd_to_omap(mtd);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700928 u32 val;
929
930 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700931 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700932 return -EINVAL;
933
934 /* read ecc result */
935 val = readl(info->reg.gpmc_ecc1_result);
936 *ecc_code++ = val; /* P128e, ..., P1e */
937 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
938 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
939 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
940
941 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700942}
943
944/**
945 * omap_enable_hwecc - This function enables the hardware ecc functionality
946 * @mtd: MTD device structure
947 * @mode: Read/Write mode
948 */
949static void omap_enable_hwecc(struct mtd_info *mtd, int mode)
950{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100951 struct omap_nand_info *info = mtd_to_omap(mtd);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100952 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700953 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700954 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700955
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700956 /* clear ecc and enable bits */
957 val = ECCCLEAR | ECC1;
958 writel(val, info->reg.gpmc_ecc_control);
959
960 /* program ecc and result sizes */
961 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
962 ECC1RESULTSIZE);
963 writel(val, info->reg.gpmc_ecc_size_config);
964
965 switch (mode) {
966 case NAND_ECC_READ:
967 case NAND_ECC_WRITE:
968 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
969 break;
970 case NAND_ECC_READSYN:
971 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
972 break;
973 default:
974 dev_info(&info->pdev->dev,
975 "error: unrecognized Mode[%d]!\n", mode);
976 break;
977 }
978
979 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
980 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
981 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700982}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000983
Vimal Singh67ce04b2009-05-12 13:47:03 -0700984/**
985 * omap_wait - wait until the command is done
986 * @mtd: MTD device structure
987 * @chip: NAND Chip structure
988 *
989 * Wait function is called during Program and erase operations and
990 * the way it is called from MTD layer, we should wait till the NAND
991 * chip is ready after the programming/erase operation has completed.
992 *
993 * Erase can take up to 400ms and program up to 20ms according to
994 * general NAND and SmartMedia specs
995 */
996static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
997{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100998 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100999 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001000 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +02001001 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001002
1003 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -07001004 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001005 else
Toan Pham4ff67722013-03-15 10:44:59 -07001006 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001007
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001008 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001009 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001010 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301011 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001012 break;
vimal singhc276aca2009-06-27 11:07:06 +05301013 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001014 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001015
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301016 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001017 return status;
1018}
1019
1020/**
1021 * omap_dev_ready - calls the platform specific dev_ready function
1022 * @mtd: MTD device structure
1023 */
1024static int omap_dev_ready(struct mtd_info *mtd)
1025{
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +00001026 unsigned int val = 0;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001027 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001028
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001029 val = readl(info->reg.gpmc_status);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001030
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001031 if ((val & 0x100) == 0x100) {
1032 return 1;
1033 } else {
1034 return 0;
1035 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07001036}
1037
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001038/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301039 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001040 * @mtd: MTD device structure
1041 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301042 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001043 * When using BCH with SW correction (i.e. no ELM), sector size is set
1044 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1045 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301046 * eccsize0 = 0 (no additional protected byte in spare area)
1047 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001048 */
Pekon Gupta7c977c32014-03-03 15:38:30 +05301049static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd, int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001050{
Pekon Gupta16e69322014-03-03 15:38:32 +05301051 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301052 unsigned int dev_width, nsectors;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001053 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptac5957a32014-03-03 15:38:31 +05301054 enum omap_ecc ecc_opt = info->ecc_opt;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001055 struct nand_chip *chip = mtd_to_nand(mtd);
Philip Avinash62116e52013-01-04 13:26:51 +05301056 u32 val, wr_mode;
1057 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001058
Pekon Guptac5957a32014-03-03 15:38:31 +05301059 /* GPMC configurations for calculating ECC */
1060 switch (ecc_opt) {
1061 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301062 bch_type = 0;
1063 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001064 wr_mode = BCH_WRAPMODE_6;
1065 ecc_size0 = BCH_ECC_SIZE0;
1066 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301067 break;
1068 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301069 bch_type = 0;
1070 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301071 if (mode == NAND_ECC_READ) {
1072 wr_mode = BCH_WRAPMODE_1;
1073 ecc_size0 = BCH4R_ECC_SIZE0;
1074 ecc_size1 = BCH4R_ECC_SIZE1;
1075 } else {
1076 wr_mode = BCH_WRAPMODE_6;
1077 ecc_size0 = BCH_ECC_SIZE0;
1078 ecc_size1 = BCH_ECC_SIZE1;
1079 }
1080 break;
1081 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301082 bch_type = 1;
1083 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001084 wr_mode = BCH_WRAPMODE_6;
1085 ecc_size0 = BCH_ECC_SIZE0;
1086 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301087 break;
1088 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301089 bch_type = 1;
1090 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301091 if (mode == NAND_ECC_READ) {
1092 wr_mode = BCH_WRAPMODE_1;
1093 ecc_size0 = BCH8R_ECC_SIZE0;
1094 ecc_size1 = BCH8R_ECC_SIZE1;
1095 } else {
1096 wr_mode = BCH_WRAPMODE_6;
1097 ecc_size0 = BCH_ECC_SIZE0;
1098 ecc_size1 = BCH_ECC_SIZE1;
1099 }
1100 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301101 case OMAP_ECC_BCH16_CODE_HW:
1102 bch_type = 0x2;
1103 nsectors = chip->ecc.steps;
1104 if (mode == NAND_ECC_READ) {
1105 wr_mode = 0x01;
1106 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1107 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1108 } else {
1109 wr_mode = 0x01;
1110 ecc_size0 = 0; /* extra bits in nibbles per sector */
1111 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1112 }
1113 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301114 default:
1115 return;
1116 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301117
1118 writel(ECC1, info->reg.gpmc_ecc_control);
1119
Philip Avinash62116e52013-01-04 13:26:51 +05301120 /* Configure ecc size for BCH */
1121 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301122 writel(val, info->reg.gpmc_ecc_size_config);
1123
Philip Avinash62116e52013-01-04 13:26:51 +05301124 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1125
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301126 /* BCH configuration */
1127 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301128 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301129 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301130 (dev_width << 7) | /* bus width */
1131 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1132 (info->gpmc_cs << 1) | /* ECC CS */
1133 (0x1)); /* enable ECC */
1134
1135 writel(val, info->reg.gpmc_ecc_config);
1136
Philip Avinash62116e52013-01-04 13:26:51 +05301137 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301138 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001139}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301140
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301141static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301142static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1143 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001144
1145/**
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301146 * omap_calculate_ecc_bch - Generate bytes of ECC bytes
Philip Avinash62116e52013-01-04 13:26:51 +05301147 * @mtd: MTD device structure
1148 * @dat: The pointer to data on which ecc is computed
1149 * @ecc_code: The ecc_code buffer
1150 *
1151 * Support calculating of BCH4/8 ecc vectors for the page
1152 */
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301153static int __maybe_unused omap_calculate_ecc_bch(struct mtd_info *mtd,
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301154 const u_char *dat, u_char *ecc_calc)
Philip Avinash62116e52013-01-04 13:26:51 +05301155{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001156 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301157 int eccbytes = info->nand.ecc.bytes;
1158 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1159 u8 *ecc_code;
Philip Avinash62116e52013-01-04 13:26:51 +05301160 unsigned long nsectors, bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301161 u32 val;
Ted Juan2913aae2014-05-28 22:33:06 +08001162 int i, j;
Philip Avinash62116e52013-01-04 13:26:51 +05301163
1164 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301165 for (i = 0; i < nsectors; i++) {
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301166 ecc_code = ecc_calc;
1167 switch (info->ecc_opt) {
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301168 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301169 case OMAP_ECC_BCH8_CODE_HW:
1170 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1171 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1172 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1173 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301174 *ecc_code++ = (bch_val4 & 0xFF);
1175 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1176 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1177 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1178 *ecc_code++ = (bch_val3 & 0xFF);
1179 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1180 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1181 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1182 *ecc_code++ = (bch_val2 & 0xFF);
1183 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1184 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1185 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1186 *ecc_code++ = (bch_val1 & 0xFF);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301187 break;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301188 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301189 case OMAP_ECC_BCH4_CODE_HW:
1190 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1191 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301192 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1193 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1194 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1195 ((bch_val1 >> 28) & 0xF);
1196 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1197 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1198 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1199 *ecc_code++ = ((bch_val1 & 0xF) << 4);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301200 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301201 case OMAP_ECC_BCH16_CODE_HW:
1202 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1203 ecc_code[0] = ((val >> 8) & 0xFF);
1204 ecc_code[1] = ((val >> 0) & 0xFF);
1205 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1206 ecc_code[2] = ((val >> 24) & 0xFF);
1207 ecc_code[3] = ((val >> 16) & 0xFF);
1208 ecc_code[4] = ((val >> 8) & 0xFF);
1209 ecc_code[5] = ((val >> 0) & 0xFF);
1210 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1211 ecc_code[6] = ((val >> 24) & 0xFF);
1212 ecc_code[7] = ((val >> 16) & 0xFF);
1213 ecc_code[8] = ((val >> 8) & 0xFF);
1214 ecc_code[9] = ((val >> 0) & 0xFF);
1215 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1216 ecc_code[10] = ((val >> 24) & 0xFF);
1217 ecc_code[11] = ((val >> 16) & 0xFF);
1218 ecc_code[12] = ((val >> 8) & 0xFF);
1219 ecc_code[13] = ((val >> 0) & 0xFF);
1220 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1221 ecc_code[14] = ((val >> 24) & 0xFF);
1222 ecc_code[15] = ((val >> 16) & 0xFF);
1223 ecc_code[16] = ((val >> 8) & 0xFF);
1224 ecc_code[17] = ((val >> 0) & 0xFF);
1225 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1226 ecc_code[18] = ((val >> 24) & 0xFF);
1227 ecc_code[19] = ((val >> 16) & 0xFF);
1228 ecc_code[20] = ((val >> 8) & 0xFF);
1229 ecc_code[21] = ((val >> 0) & 0xFF);
1230 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1231 ecc_code[22] = ((val >> 24) & 0xFF);
1232 ecc_code[23] = ((val >> 16) & 0xFF);
1233 ecc_code[24] = ((val >> 8) & 0xFF);
1234 ecc_code[25] = ((val >> 0) & 0xFF);
1235 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301236 default:
1237 return -EINVAL;
Philip Avinash62116e52013-01-04 13:26:51 +05301238 }
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301239
1240 /* ECC scheme specific syndrome customizations */
1241 switch (info->ecc_opt) {
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301242 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1243 /* Add constant polynomial to remainder, so that
1244 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001245 for (j = 0; j < eccbytes; j++)
1246 ecc_calc[j] ^= bch4_polynomial[j];
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301247 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301248 case OMAP_ECC_BCH4_CODE_HW:
1249 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1250 ecc_calc[eccbytes - 1] = 0x0;
1251 break;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301252 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1253 /* Add constant polynomial to remainder, so that
1254 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001255 for (j = 0; j < eccbytes; j++)
1256 ecc_calc[j] ^= bch8_polynomial[j];
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301257 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301258 case OMAP_ECC_BCH8_CODE_HW:
1259 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1260 ecc_calc[eccbytes - 1] = 0x0;
1261 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301262 case OMAP_ECC_BCH16_CODE_HW:
1263 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301264 default:
1265 return -EINVAL;
1266 }
1267
1268 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301269 }
1270
1271 return 0;
1272}
1273
1274/**
1275 * erased_sector_bitflips - count bit flips
1276 * @data: data sector buffer
1277 * @oob: oob buffer
1278 * @info: omap_nand_info
1279 *
1280 * Check the bit flips in erased page falls below correctable level.
1281 * If falls below, report the page as erased with correctable bit
1282 * flip, else report as uncorrectable page.
1283 */
1284static int erased_sector_bitflips(u_char *data, u_char *oob,
1285 struct omap_nand_info *info)
1286{
1287 int flip_bits = 0, i;
1288
1289 for (i = 0; i < info->nand.ecc.size; i++) {
1290 flip_bits += hweight8(~data[i]);
1291 if (flip_bits > info->nand.ecc.strength)
1292 return 0;
1293 }
1294
1295 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1296 flip_bits += hweight8(~oob[i]);
1297 if (flip_bits > info->nand.ecc.strength)
1298 return 0;
1299 }
1300
1301 /*
1302 * Bit flips falls in correctable level.
1303 * Fill data area with 0xFF
1304 */
1305 if (flip_bits) {
1306 memset(data, 0xFF, info->nand.ecc.size);
1307 memset(oob, 0xFF, info->nand.ecc.bytes);
1308 }
1309
1310 return flip_bits;
1311}
1312
1313/**
1314 * omap_elm_correct_data - corrects page data area in case error reported
1315 * @mtd: MTD device structure
1316 * @data: page data
1317 * @read_ecc: ecc read from nand flash
1318 * @calc_ecc: ecc read from HW ECC registers
1319 *
1320 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301321 * In case of non-zero ecc vector, first filter out erased-pages, and
1322 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301323 */
1324static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1325 u_char *read_ecc, u_char *calc_ecc)
1326{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001327 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptade0a4d62014-03-18 18:56:43 +05301328 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301329 int eccsteps = info->nand.ecc.steps;
1330 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301331 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301332 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1333 u_char *ecc_vec = calc_ecc;
1334 u_char *spare_ecc = read_ecc;
1335 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301336 u_char *buf;
1337 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301338 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301339 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301340 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301341
Pekon Guptade0a4d62014-03-18 18:56:43 +05301342 switch (info->ecc_opt) {
1343 case OMAP_ECC_BCH4_CODE_HW:
1344 /* omit 7th ECC byte reserved for ROM code compatibility */
1345 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301346 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301347 break;
1348 case OMAP_ECC_BCH8_CODE_HW:
1349 /* omit 14th ECC byte reserved for ROM code compatibility */
1350 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301351 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301352 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301353 case OMAP_ECC_BCH16_CODE_HW:
1354 actual_eccbytes = ecc->bytes;
1355 erased_ecc_vec = bch16_vector;
1356 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301357 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001358 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301359 return -EINVAL;
1360 }
1361
Philip Avinash62116e52013-01-04 13:26:51 +05301362 /* Initialize elm error vector to zero */
1363 memset(err_vec, 0, sizeof(err_vec));
1364
Philip Avinash62116e52013-01-04 13:26:51 +05301365 for (i = 0; i < eccsteps ; i++) {
1366 eccflag = 0; /* initialize eccflag */
1367
1368 /*
1369 * Check any error reported,
1370 * In case of error, non zero ecc reported.
1371 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301372 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301373 if (calc_ecc[j] != 0) {
1374 eccflag = 1; /* non zero ecc, error present */
1375 break;
1376 }
1377 }
1378
1379 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301380 if (memcmp(calc_ecc, erased_ecc_vec,
1381 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301382 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301383 * calc_ecc[] matches pattern for ECC(all 0xff)
1384 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301385 */
Philip Avinash62116e52013-01-04 13:26:51 +05301386 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301387 buf = &data[info->nand.ecc.size * i];
1388 /*
1389 * count number of 0-bits in read_buf.
1390 * This check can be removed once a similar
1391 * check is introduced in generic NAND driver
1392 */
1393 bitflip_count = erased_sector_bitflips(
1394 buf, read_ecc, info);
1395 if (bitflip_count) {
1396 /*
1397 * number of 0-bits within ECC limits
1398 * So this may be an erased-page
1399 */
1400 stat += bitflip_count;
1401 } else {
1402 /*
1403 * Too many 0-bits. It may be a
1404 * - programmed-page, OR
1405 * - erased-page with many bit-flips
1406 * So this page requires check by ELM
1407 */
1408 err_vec[i].error_reported = true;
1409 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301410 }
1411 }
1412 }
1413
1414 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301415 calc_ecc += ecc->bytes;
1416 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301417 }
1418
1419 /* Check if any error reported */
1420 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301421 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301422
1423 /* Decode BCH error using ELM module */
1424 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1425
Pekon Gupta13fbe062014-03-18 18:56:46 +05301426 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301427 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301428 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001429 dev_err(&info->pdev->dev,
1430 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301431 err = -EBADMSG;
1432 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301433 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301434 switch (info->ecc_opt) {
1435 case OMAP_ECC_BCH4_CODE_HW:
1436 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301437 pos = err_vec[i].error_loc[j] +
1438 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301439 break;
1440 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301441 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301442 pos = err_vec[i].error_loc[j];
1443 break;
1444 default:
1445 return -EINVAL;
1446 }
1447 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301448 /* Calculate bit position of error */
1449 bit_pos = pos % 8;
1450
1451 /* Calculate byte position of error */
1452 byte_pos = (error_max - pos - 1) / 8;
1453
1454 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301455 if (byte_pos < 512) {
1456 pr_debug("bitflip@dat[%d]=%x\n",
1457 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301458 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301459 } else {
1460 pr_debug("bitflip@oob[%d]=%x\n",
1461 (byte_pos - 512),
1462 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301463 spare_ecc[byte_pos - 512] ^=
1464 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301465 }
1466 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001467 dev_err(&info->pdev->dev,
1468 "invalid bit-flip @ %d:%d\n",
1469 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301470 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301471 }
Philip Avinash62116e52013-01-04 13:26:51 +05301472 }
1473 }
1474
1475 /* Update number of correctable errors */
1476 stat += err_vec[i].error_count;
1477
1478 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301479 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301480 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301481 }
1482
Pekon Gupta13fbe062014-03-18 18:56:46 +05301483 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301484}
1485
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001486/**
Philip Avinash62116e52013-01-04 13:26:51 +05301487 * omap_write_page_bch - BCH ecc based write page function for entire page
1488 * @mtd: mtd info structure
1489 * @chip: nand chip info structure
1490 * @buf: data buffer
1491 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001492 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301493 *
1494 * Custom write page method evolved to support multi sector writing in one shot
1495 */
1496static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001497 const uint8_t *buf, int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301498{
1499 int i;
1500 uint8_t *ecc_calc = chip->buffers->ecccalc;
1501 uint32_t *eccpos = chip->ecc.layout->eccpos;
1502
1503 /* Enable GPMC ecc engine */
1504 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1505
1506 /* Write data */
1507 chip->write_buf(mtd, buf, mtd->writesize);
1508
1509 /* Update ecc vector from GPMC result registers */
1510 chip->ecc.calculate(mtd, buf, &ecc_calc[0]);
1511
1512 for (i = 0; i < chip->ecc.total; i++)
1513 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1514
1515 /* Write ecc vector to OOB area */
1516 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1517 return 0;
1518}
1519
1520/**
1521 * omap_read_page_bch - BCH ecc based page read function for entire page
1522 * @mtd: mtd info structure
1523 * @chip: nand chip info structure
1524 * @buf: buffer to store read data
1525 * @oob_required: caller requires OOB data read to chip->oob_poi
1526 * @page: page number to read
1527 *
1528 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1529 * used for error correction.
1530 * Custom method evolved to support ELM error correction & multi sector
1531 * reading. On reading page data area is read along with OOB data with
1532 * ecc engine enabled. ecc vector updated after read of OOB data.
1533 * For non error pages ecc vector reported as zero.
1534 */
1535static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1536 uint8_t *buf, int oob_required, int page)
1537{
1538 uint8_t *ecc_calc = chip->buffers->ecccalc;
1539 uint8_t *ecc_code = chip->buffers->ecccode;
1540 uint32_t *eccpos = chip->ecc.layout->eccpos;
1541 uint8_t *oob = &chip->oob_poi[eccpos[0]];
1542 uint32_t oob_pos = mtd->writesize + chip->ecc.layout->eccpos[0];
1543 int stat;
1544 unsigned int max_bitflips = 0;
1545
1546 /* Enable GPMC ecc engine */
1547 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1548
1549 /* Read data */
1550 chip->read_buf(mtd, buf, mtd->writesize);
1551
1552 /* Read oob bytes */
1553 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
1554 chip->read_buf(mtd, oob, chip->ecc.total);
1555
1556 /* Calculate ecc bytes */
1557 chip->ecc.calculate(mtd, buf, ecc_calc);
1558
1559 memcpy(ecc_code, &chip->oob_poi[eccpos[0]], chip->ecc.total);
1560
1561 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1562
1563 if (stat < 0) {
1564 mtd->ecc_stats.failed++;
1565 } else {
1566 mtd->ecc_stats.corrected += stat;
1567 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1568 }
1569
1570 return max_bitflips;
1571}
1572
1573/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301574 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1575 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301576 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001577static bool is_elm_present(struct omap_nand_info *info,
1578 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301579{
1580 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001581
Pekon Guptaa919e512013-10-24 18:20:21 +05301582 /* check whether elm-id is passed via DT */
1583 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001584 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001585 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301586 }
1587 pdev = of_find_device_by_node(elm_node);
1588 /* check whether ELM device is registered */
1589 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001590 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001591 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301592 }
1593 /* ELM module available, now configure it */
1594 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001595 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301596}
Ezequiel García93af53b2014-09-20 17:53:12 +01001597
1598static bool omap2_nand_ecc_check(struct omap_nand_info *info,
1599 struct omap_nand_platform_data *pdata)
1600{
1601 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1602
1603 switch (info->ecc_opt) {
1604 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1605 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1606 ecc_needs_omap_bch = false;
1607 ecc_needs_bch = true;
1608 ecc_needs_elm = false;
1609 break;
1610 case OMAP_ECC_BCH4_CODE_HW:
1611 case OMAP_ECC_BCH8_CODE_HW:
1612 case OMAP_ECC_BCH16_CODE_HW:
1613 ecc_needs_omap_bch = true;
1614 ecc_needs_bch = false;
1615 ecc_needs_elm = true;
1616 break;
1617 default:
1618 ecc_needs_omap_bch = false;
1619 ecc_needs_bch = false;
1620 ecc_needs_elm = false;
1621 break;
1622 }
1623
1624 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1625 dev_err(&info->pdev->dev,
1626 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1627 return false;
1628 }
1629 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1630 dev_err(&info->pdev->dev,
1631 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1632 return false;
1633 }
1634 if (ecc_needs_elm && !is_elm_present(info, pdata->elm_of_node)) {
1635 dev_err(&info->pdev->dev, "ELM not available\n");
1636 return false;
1637 }
1638
1639 return true;
1640}
Pekon Guptaa919e512013-10-24 18:20:21 +05301641
Bill Pemberton06f25512012-11-19 13:23:07 -05001642static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001643{
1644 struct omap_nand_info *info;
1645 struct omap_nand_platform_data *pdata;
Pekon Gupta633deb52013-10-24 18:20:19 +05301646 struct mtd_info *mtd;
1647 struct nand_chip *nand_chip;
Pekon Guptab491da72013-10-24 18:20:22 +05301648 struct nand_ecclayout *ecclayout;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001649 int err;
Pekon Guptab491da72013-10-24 18:20:22 +05301650 int i;
Pekon Gupta633deb52013-10-24 18:20:19 +05301651 dma_cap_mask_t mask;
1652 unsigned sig;
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301653 unsigned oob_index;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001654 struct resource *res;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001655
Jingoo Han453810b2013-07-30 17:18:33 +09001656 pdata = dev_get_platdata(&pdev->dev);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001657 if (pdata == NULL) {
1658 dev_err(&pdev->dev, "platform data missing\n");
1659 return -ENODEV;
1660 }
1661
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301662 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
1663 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001664 if (!info)
1665 return -ENOMEM;
1666
1667 platform_set_drvdata(pdev, info);
1668
Roger Quadrosc509aef2015-08-05 14:01:50 +03001669 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
1670 if (!info->ops) {
1671 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
1672 return -ENODEV;
1673 }
Pekon Gupta633deb52013-10-24 18:20:19 +05301674 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001675 info->gpmc_cs = pdata->cs;
Pekon Guptaa919e512013-10-24 18:20:21 +05301676 info->of_node = pdata->of_node;
Pekon Gupta4e558072014-03-18 18:56:42 +05301677 info->ecc_opt = pdata->ecc_opt;
Boris BREZILLON432420c2015-12-10 09:00:16 +01001678 nand_chip = &info->nand;
1679 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02001680 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301681 nand_chip->ecc.priv = NULL;
Brian Norrisa61ae812015-10-30 20:33:25 -07001682 nand_set_flash_node(nand_chip, pdata->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001683
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001684 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09001685 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
1686 if (IS_ERR(nand_chip->IO_ADDR_R))
1687 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001688
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001689 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05301690
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01001691 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001692
Pekon Gupta633deb52013-10-24 18:20:19 +05301693 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
1694 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001695
Vimal Singh67ce04b2009-05-12 13:47:03 -07001696 /*
1697 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02001698 * function and the generic nand_wait function which reads the status
1699 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07001700 * chip delay which is slightly more than tR (AC Timing) of the NAND
1701 * device and read status register until you get a failure or success
1702 */
1703 if (pdata->dev_ready) {
Pekon Gupta633deb52013-10-24 18:20:19 +05301704 nand_chip->dev_ready = omap_dev_ready;
1705 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001706 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05301707 nand_chip->waitfunc = omap_wait;
1708 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001709 }
1710
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03001711 if (pdata->flash_bbt)
1712 nand_chip->bbt_options |= NAND_BBT_USE_FLASH | NAND_BBT_NO_OOB;
1713 else
1714 nand_chip->options |= NAND_SKIP_BBTSCAN;
1715
Pekon Guptaf18befb2013-10-24 18:20:20 +05301716 /* scan NAND device connected to chip controller */
1717 nand_chip->options |= pdata->devsize & NAND_BUSWIDTH_16;
1718 if (nand_scan_ident(mtd, 1, NULL)) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001719 dev_err(&info->pdev->dev, "scan failed, may be bus-width mismatch\n");
Pekon Guptaf18befb2013-10-24 18:20:20 +05301720 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301721 goto return_error;
Pekon Guptaf18befb2013-10-24 18:20:20 +05301722 }
1723
1724 /* re-populate low-level callbacks based on xfer modes */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301725 switch (pdata->xfer_type) {
1726 case NAND_OMAP_PREFETCH_POLLED:
Pekon Gupta633deb52013-10-24 18:20:19 +05301727 nand_chip->read_buf = omap_read_buf_pref;
1728 nand_chip->write_buf = omap_write_buf_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301729 break;
vimal singhdfe32892009-07-13 16:29:16 +05301730
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301731 case NAND_OMAP_POLLED:
Brian Norriscf0e4d22013-10-30 19:39:51 -04001732 /* Use nand_base defaults for {read,write}_buf */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301733 break;
1734
1735 case NAND_OMAP_PREFETCH_DMA:
Russell King763e7352012-04-25 00:16:00 +01001736 dma_cap_zero(mask);
1737 dma_cap_set(DMA_SLAVE, mask);
1738 sig = OMAP24XX_DMA_GPMC;
1739 info->dma = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1740 if (!info->dma) {
Russell King2df41d02012-04-25 00:19:39 +01001741 dev_err(&pdev->dev, "DMA engine request failed\n");
1742 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301743 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001744 } else {
1745 struct dma_slave_config cfg;
Russell King763e7352012-04-25 00:16:00 +01001746
1747 memset(&cfg, 0, sizeof(cfg));
1748 cfg.src_addr = info->phys_base;
1749 cfg.dst_addr = info->phys_base;
1750 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1751 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1752 cfg.src_maxburst = 16;
1753 cfg.dst_maxburst = 16;
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001754 err = dmaengine_slave_config(info->dma, &cfg);
1755 if (err) {
Russell King763e7352012-04-25 00:16:00 +01001756 dev_err(&pdev->dev, "DMA engine slave config failed: %d\n",
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001757 err);
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301758 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001759 }
Pekon Gupta633deb52013-10-24 18:20:19 +05301760 nand_chip->read_buf = omap_read_buf_dma_pref;
1761 nand_chip->write_buf = omap_write_buf_dma_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301762 }
1763 break;
1764
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301765 case NAND_OMAP_PREFETCH_IRQ:
Afzal Mohammed5c468452012-08-30 12:53:24 -07001766 info->gpmc_irq_fifo = platform_get_irq(pdev, 0);
1767 if (info->gpmc_irq_fifo <= 0) {
1768 dev_err(&pdev->dev, "error getting fifo irq\n");
1769 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301770 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001771 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301772 err = devm_request_irq(&pdev->dev, info->gpmc_irq_fifo,
1773 omap_nand_irq, IRQF_SHARED,
1774 "gpmc-nand-fifo", info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301775 if (err) {
1776 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
Afzal Mohammed5c468452012-08-30 12:53:24 -07001777 info->gpmc_irq_fifo, err);
1778 info->gpmc_irq_fifo = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301779 goto return_error;
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301780 }
Afzal Mohammed5c468452012-08-30 12:53:24 -07001781
1782 info->gpmc_irq_count = platform_get_irq(pdev, 1);
1783 if (info->gpmc_irq_count <= 0) {
1784 dev_err(&pdev->dev, "error getting count irq\n");
1785 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301786 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001787 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301788 err = devm_request_irq(&pdev->dev, info->gpmc_irq_count,
1789 omap_nand_irq, IRQF_SHARED,
1790 "gpmc-nand-count", info);
Afzal Mohammed5c468452012-08-30 12:53:24 -07001791 if (err) {
1792 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
1793 info->gpmc_irq_count, err);
1794 info->gpmc_irq_count = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301795 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001796 }
1797
Pekon Gupta633deb52013-10-24 18:20:19 +05301798 nand_chip->read_buf = omap_read_buf_irq_pref;
1799 nand_chip->write_buf = omap_write_buf_irq_pref;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001800
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301801 break;
1802
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301803 default:
1804 dev_err(&pdev->dev,
1805 "xfer_type(%d) not supported!\n", pdata->xfer_type);
1806 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301807 goto return_error;
vimal singh59e9c5a2009-07-13 16:26:24 +05301808 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301809
Ezequiel García93af53b2014-09-20 17:53:12 +01001810 if (!omap2_nand_ecc_check(info, pdata)) {
1811 err = -EINVAL;
1812 goto return_error;
1813 }
1814
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001815 /*
1816 * Bail out earlier to let NAND_ECC_SOFT code create its own
1817 * ecclayout instead of using ours.
1818 */
1819 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
1820 nand_chip->ecc.mode = NAND_ECC_SOFT;
1821 goto scan_tail;
1822 }
1823
Pekon Guptaa919e512013-10-24 18:20:21 +05301824 /* populate MTD interface based on ECC scheme */
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +02001825 ecclayout = &info->oobinfo;
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001826 nand_chip->ecc.layout = ecclayout;
Pekon Gupta4e558072014-03-18 18:56:42 +05301827 switch (info->ecc_opt) {
Pekon Guptaa919e512013-10-24 18:20:21 +05301828 case OMAP_ECC_HAM1_CODE_HW:
1829 pr_info("nand: using OMAP_ECC_HAM1_CODE_HW\n");
1830 nand_chip->ecc.mode = NAND_ECC_HW;
Pekon Gupta633deb52013-10-24 18:20:19 +05301831 nand_chip->ecc.bytes = 3;
1832 nand_chip->ecc.size = 512;
1833 nand_chip->ecc.strength = 1;
1834 nand_chip->ecc.calculate = omap_calculate_ecc;
1835 nand_chip->ecc.hwctl = omap_enable_hwecc;
1836 nand_chip->ecc.correct = omap_correct_data;
Pekon Guptab491da72013-10-24 18:20:22 +05301837 /* define ECC layout */
1838 ecclayout->eccbytes = nand_chip->ecc.bytes *
1839 (mtd->writesize /
1840 nand_chip->ecc.size);
1841 if (nand_chip->options & NAND_BUSWIDTH_16)
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301842 oob_index = BADBLOCK_MARKER_LENGTH;
Pekon Guptab491da72013-10-24 18:20:22 +05301843 else
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301844 oob_index = 1;
1845 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1846 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301847 /* no reserved-marker in ecclayout for this ecc-scheme */
1848 ecclayout->oobfree->offset =
1849 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301850 break;
1851
1852 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301853 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
1854 nand_chip->ecc.mode = NAND_ECC_HW;
1855 nand_chip->ecc.size = 512;
1856 nand_chip->ecc.bytes = 7;
1857 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301858 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301859 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301860 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301861 /* define ECC layout */
1862 ecclayout->eccbytes = nand_chip->ecc.bytes *
1863 (mtd->writesize /
1864 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301865 oob_index = BADBLOCK_MARKER_LENGTH;
1866 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1867 ecclayout->eccpos[i] = oob_index;
1868 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1869 oob_index++;
1870 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301871 /* include reserved-marker in ecclayout->oobfree calculation */
1872 ecclayout->oobfree->offset = 1 +
1873 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301874 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001875 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05301876 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001877 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05301878 err = -EINVAL;
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001879 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05301880 }
1881 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301882
1883 case OMAP_ECC_BCH4_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301884 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
1885 nand_chip->ecc.mode = NAND_ECC_HW;
1886 nand_chip->ecc.size = 512;
1887 /* 14th bit is kept reserved for ROM-code compatibility */
1888 nand_chip->ecc.bytes = 7 + 1;
1889 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301890 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301891 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301892 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301893 nand_chip->ecc.read_page = omap_read_page_bch;
1894 nand_chip->ecc.write_page = omap_write_page_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301895 /* define ECC layout */
1896 ecclayout->eccbytes = nand_chip->ecc.bytes *
1897 (mtd->writesize /
1898 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301899 oob_index = BADBLOCK_MARKER_LENGTH;
1900 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1901 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301902 /* reserved marker already included in ecclayout->eccbytes */
1903 ecclayout->oobfree->offset =
1904 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Ezequiel García93af53b2014-09-20 17:53:12 +01001905
1906 err = elm_config(info->elm_dev, BCH4_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01001907 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01001908 nand_chip->ecc.size, nand_chip->ecc.bytes);
1909 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301910 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05301911 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301912
1913 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301914 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
1915 nand_chip->ecc.mode = NAND_ECC_HW;
1916 nand_chip->ecc.size = 512;
1917 nand_chip->ecc.bytes = 13;
1918 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301919 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301920 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301921 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301922 /* define ECC layout */
1923 ecclayout->eccbytes = nand_chip->ecc.bytes *
1924 (mtd->writesize /
1925 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301926 oob_index = BADBLOCK_MARKER_LENGTH;
1927 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1928 ecclayout->eccpos[i] = oob_index;
1929 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1930 oob_index++;
1931 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301932 /* include reserved-marker in ecclayout->oobfree calculation */
1933 ecclayout->oobfree->offset = 1 +
1934 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301935 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001936 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05301937 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001938 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001939 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301940 goto return_error;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001941 }
Pekon Guptaa919e512013-10-24 18:20:21 +05301942 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301943
1944 case OMAP_ECC_BCH8_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301945 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
1946 nand_chip->ecc.mode = NAND_ECC_HW;
1947 nand_chip->ecc.size = 512;
1948 /* 14th bit is kept reserved for ROM-code compatibility */
1949 nand_chip->ecc.bytes = 13 + 1;
1950 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301951 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301952 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301953 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301954 nand_chip->ecc.read_page = omap_read_page_bch;
1955 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01001956
1957 err = elm_config(info->elm_dev, BCH8_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01001958 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01001959 nand_chip->ecc.size, nand_chip->ecc.bytes);
1960 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301961 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01001962
Pekon Guptab491da72013-10-24 18:20:22 +05301963 /* define ECC layout */
1964 ecclayout->eccbytes = nand_chip->ecc.bytes *
1965 (mtd->writesize /
1966 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301967 oob_index = BADBLOCK_MARKER_LENGTH;
1968 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1969 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301970 /* reserved marker already included in ecclayout->eccbytes */
1971 ecclayout->oobfree->offset =
1972 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301973 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301974
pekon gupta9748fff2014-03-24 16:50:05 +05301975 case OMAP_ECC_BCH16_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301976 pr_info("using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
1977 nand_chip->ecc.mode = NAND_ECC_HW;
1978 nand_chip->ecc.size = 512;
1979 nand_chip->ecc.bytes = 26;
1980 nand_chip->ecc.strength = 16;
1981 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
1982 nand_chip->ecc.correct = omap_elm_correct_data;
1983 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
1984 nand_chip->ecc.read_page = omap_read_page_bch;
1985 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01001986
1987 err = elm_config(info->elm_dev, BCH16_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01001988 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01001989 nand_chip->ecc.size, nand_chip->ecc.bytes);
1990 if (err < 0)
pekon gupta9748fff2014-03-24 16:50:05 +05301991 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01001992
pekon gupta9748fff2014-03-24 16:50:05 +05301993 /* define ECC layout */
1994 ecclayout->eccbytes = nand_chip->ecc.bytes *
1995 (mtd->writesize /
1996 nand_chip->ecc.size);
1997 oob_index = BADBLOCK_MARKER_LENGTH;
1998 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1999 ecclayout->eccpos[i] = oob_index;
2000 /* reserved marker already included in ecclayout->eccbytes */
2001 ecclayout->oobfree->offset =
2002 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
2003 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302004 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002005 dev_err(&info->pdev->dev, "invalid or unsupported ECC scheme\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05302006 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302007 goto return_error;
Sukumar Ghoraif3d73f32011-01-28 15:42:08 +05302008 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002009
Pekon Guptabb38eef2014-02-17 13:11:25 +05302010 /* all OOB bytes from oobfree->offset till end off OOB are free */
2011 ecclayout->oobfree->length = mtd->oobsize - ecclayout->oobfree->offset;
Pekon Guptab491da72013-10-24 18:20:22 +05302012 /* check if NAND device's OOB is enough to store ECC signatures */
2013 if (mtd->oobsize < (ecclayout->eccbytes + BADBLOCK_MARKER_LENGTH)) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002014 dev_err(&info->pdev->dev,
2015 "not enough OOB bytes required = %d, available=%d\n",
2016 ecclayout->eccbytes, mtd->oobsize);
Pekon Guptab491da72013-10-24 18:20:22 +05302017 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302018 goto return_error;
Sukumar Ghoraif040d332011-01-28 15:42:09 +05302019 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302020
Roger Quadros7d5929c2014-08-25 16:15:32 -07002021scan_tail:
Jan Weitzela80f1c12011-04-19 16:15:34 +02002022 /* second phase scan */
Pekon Gupta633deb52013-10-24 18:20:19 +05302023 if (nand_scan_tail(mtd)) {
Jan Weitzela80f1c12011-04-19 16:15:34 +02002024 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302025 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002026 }
2027
Brian Norrisa61ae812015-10-30 20:33:25 -07002028 mtd_device_register(mtd, pdata->parts, pdata->nr_parts);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002029
Pekon Gupta633deb52013-10-24 18:20:19 +05302030 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002031
2032 return 0;
2033
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302034return_error:
Russell King763e7352012-04-25 00:16:00 +01002035 if (info->dma)
2036 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302037 if (nand_chip->ecc.priv) {
2038 nand_bch_free(nand_chip->ecc.priv);
2039 nand_chip->ecc.priv = NULL;
2040 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002041 return err;
2042}
2043
2044static int omap_nand_remove(struct platform_device *pdev)
2045{
2046 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002047 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002048 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302049 if (nand_chip->ecc.priv) {
2050 nand_bch_free(nand_chip->ecc.priv);
2051 nand_chip->ecc.priv = NULL;
2052 }
Russell King763e7352012-04-25 00:16:00 +01002053 if (info->dma)
2054 dma_release_channel(info->dma);
Pekon Gupta633deb52013-10-24 18:20:19 +05302055 nand_release(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002056 return 0;
2057}
2058
2059static struct platform_driver omap_nand_driver = {
2060 .probe = omap_nand_probe,
2061 .remove = omap_nand_remove,
2062 .driver = {
2063 .name = DRIVER_NAME,
Vimal Singh67ce04b2009-05-12 13:47:03 -07002064 },
2065};
2066
Axel Linf99640d2011-11-27 20:45:03 +08002067module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002068
Axel Linc804c732011-03-07 11:04:24 +08002069MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002070MODULE_LICENSE("GPL");
2071MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");