blob: 442e4dff05caa2719108cf2012a6ae9053f0b56d [file] [log] [blame]
Linus Walleij6c009ab2010-09-13 00:35:22 +02001/*
2 * drivers/mtd/nand/fsmc_nand.c
3 *
4 * ST Microelectronics
5 * Flexible Static Memory Controller (FSMC)
6 * Driver for NAND portions
7 *
8 * Copyright © 2010 ST Microelectronics
9 * Vipin Kumar <vipin.kumar@st.com>
10 * Ashish Priyadarshi
11 *
12 * Based on drivers/mtd/nand/nomadik_nand.c
13 *
14 * This file is licensed under the terms of the GNU General Public
15 * License version 2. This program is licensed "as is" without any
16 * warranty of any kind, whether express or implied.
17 */
18
19#include <linux/clk.h>
Vipin Kumar4774fb02012-03-14 11:47:18 +053020#include <linux/completion.h>
21#include <linux/dmaengine.h>
22#include <linux/dma-direction.h>
23#include <linux/dma-mapping.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020024#include <linux/err.h>
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/resource.h>
28#include <linux/sched.h>
29#include <linux/types.h>
30#include <linux/mtd/mtd.h>
31#include <linux/mtd/nand.h>
32#include <linux/mtd/nand_ecc.h>
33#include <linux/platform_device.h>
Stefan Roeseeea62812012-03-16 10:19:31 +010034#include <linux/of.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020035#include <linux/mtd/partitions.h>
36#include <linux/io.h>
37#include <linux/slab.h>
Linus Walleij593cd872010-11-29 13:52:19 +010038#include <linux/amba/bus.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020039#include <mtd/mtd-abi.h>
40
Linus Walleij4404d7d2016-12-18 12:34:55 +010041/* fsmc controller registers for NOR flash */
42#define CTRL 0x0
43 /* ctrl register definitions */
44 #define BANK_ENABLE (1 << 0)
45 #define MUXED (1 << 1)
46 #define NOR_DEV (2 << 2)
47 #define WIDTH_8 (0 << 4)
48 #define WIDTH_16 (1 << 4)
49 #define RSTPWRDWN (1 << 6)
50 #define WPROT (1 << 7)
51 #define WRT_ENABLE (1 << 12)
52 #define WAIT_ENB (1 << 13)
53
54#define CTRL_TIM 0x4
55 /* ctrl_tim register definitions */
56
57#define FSMC_NOR_BANK_SZ 0x8
58#define FSMC_NOR_REG_SIZE 0x40
59
60#define FSMC_NOR_REG(base, bank, reg) (base + \
61 FSMC_NOR_BANK_SZ * (bank) + \
62 reg)
63
64/* fsmc controller registers for NAND flash */
65#define PC 0x00
66 /* pc register definitions */
67 #define FSMC_RESET (1 << 0)
68 #define FSMC_WAITON (1 << 1)
69 #define FSMC_ENABLE (1 << 2)
70 #define FSMC_DEVTYPE_NAND (1 << 3)
71 #define FSMC_DEVWID_8 (0 << 4)
72 #define FSMC_DEVWID_16 (1 << 4)
73 #define FSMC_ECCEN (1 << 6)
74 #define FSMC_ECCPLEN_512 (0 << 7)
75 #define FSMC_ECCPLEN_256 (1 << 7)
76 #define FSMC_TCLR_1 (1)
77 #define FSMC_TCLR_SHIFT (9)
78 #define FSMC_TCLR_MASK (0xF)
79 #define FSMC_TAR_1 (1)
80 #define FSMC_TAR_SHIFT (13)
81 #define FSMC_TAR_MASK (0xF)
82#define STS 0x04
83 /* sts register definitions */
84 #define FSMC_CODE_RDY (1 << 15)
85#define COMM 0x08
86 /* comm register definitions */
87 #define FSMC_TSET_0 0
88 #define FSMC_TSET_SHIFT 0
89 #define FSMC_TSET_MASK 0xFF
90 #define FSMC_TWAIT_6 6
91 #define FSMC_TWAIT_SHIFT 8
92 #define FSMC_TWAIT_MASK 0xFF
93 #define FSMC_THOLD_4 4
94 #define FSMC_THOLD_SHIFT 16
95 #define FSMC_THOLD_MASK 0xFF
96 #define FSMC_THIZ_1 1
97 #define FSMC_THIZ_SHIFT 24
98 #define FSMC_THIZ_MASK 0xFF
99#define ATTRIB 0x0C
100#define IOATA 0x10
101#define ECC1 0x14
102#define ECC2 0x18
103#define ECC3 0x1C
104#define FSMC_NAND_BANK_SZ 0x20
105
106#define FSMC_NAND_REG(base, bank, reg) (base + FSMC_NOR_REG_SIZE + \
107 (FSMC_NAND_BANK_SZ * (bank)) + \
108 reg)
109
110#define FSMC_BUSY_WAIT_TIMEOUT (1 * HZ)
111
112struct fsmc_nand_timings {
113 uint8_t tclr;
114 uint8_t tar;
115 uint8_t thiz;
116 uint8_t thold;
117 uint8_t twait;
118 uint8_t tset;
119};
120
121enum access_mode {
122 USE_DMA_ACCESS = 1,
123 USE_WORD_ACCESS,
124};
125
126/**
Thomas Petazzonie7cda012017-03-21 11:03:56 +0100127 * struct fsmc_nand_data - structure for FSMC NAND device state
128 *
129 * @pid: Part ID on the AMBA PrimeCell format
130 * @mtd: MTD info for a NAND flash.
131 * @nand: Chip related info for a NAND flash.
132 * @partitions: Partition info for a NAND Flash.
133 * @nr_partitions: Total number of partition of a NAND flash.
134 *
135 * @bank: Bank number for probed device.
136 * @clk: Clock structure for FSMC.
137 *
138 * @read_dma_chan: DMA channel for read access
139 * @write_dma_chan: DMA channel for write access to NAND
140 * @dma_access_complete: Completion structure
141 *
142 * @data_pa: NAND Physical port for Data.
143 * @data_va: NAND port for Data.
144 * @cmd_va: NAND port for Command.
145 * @addr_va: NAND port for Address.
146 * @regs_va: FSMC regs base address.
147 */
148struct fsmc_nand_data {
149 u32 pid;
150 struct nand_chip nand;
Thomas Petazzonie7cda012017-03-21 11:03:56 +0100151
152 unsigned int bank;
153 struct device *dev;
154 enum access_mode mode;
155 struct clk *clk;
156
157 /* DMA related objects */
158 struct dma_chan *read_dma_chan;
159 struct dma_chan *write_dma_chan;
160 struct completion dma_access_complete;
161
162 struct fsmc_nand_timings *dev_timings;
163
164 dma_addr_t data_pa;
165 void __iomem *data_va;
166 void __iomem *cmd_va;
167 void __iomem *addr_va;
168 void __iomem *regs_va;
Thomas Petazzonie7cda012017-03-21 11:03:56 +0100169};
170
Boris Brezillon22b46952016-02-03 20:01:42 +0100171static int fsmc_ecc1_ooblayout_ecc(struct mtd_info *mtd, int section,
172 struct mtd_oob_region *oobregion)
173{
174 struct nand_chip *chip = mtd_to_nand(mtd);
175
176 if (section >= chip->ecc.steps)
177 return -ERANGE;
178
179 oobregion->offset = (section * 16) + 2;
180 oobregion->length = 3;
181
182 return 0;
183}
184
185static int fsmc_ecc1_ooblayout_free(struct mtd_info *mtd, int section,
186 struct mtd_oob_region *oobregion)
187{
188 struct nand_chip *chip = mtd_to_nand(mtd);
189
190 if (section >= chip->ecc.steps)
191 return -ERANGE;
192
193 oobregion->offset = (section * 16) + 8;
194
195 if (section < chip->ecc.steps - 1)
196 oobregion->length = 8;
197 else
198 oobregion->length = mtd->oobsize - oobregion->offset;
199
200 return 0;
201}
202
203static const struct mtd_ooblayout_ops fsmc_ecc1_ooblayout_ops = {
204 .ecc = fsmc_ecc1_ooblayout_ecc,
205 .free = fsmc_ecc1_ooblayout_free,
206};
207
Boris Brezillon04a123a2016-02-09 15:01:21 +0100208/*
209 * ECC placement definitions in oobfree type format.
210 * There are 13 bytes of ecc for every 512 byte block and it has to be read
211 * consecutively and immediately after the 512 byte data block for hardware to
212 * generate the error bit offsets in 512 byte data.
213 */
Boris Brezillon22b46952016-02-03 20:01:42 +0100214static int fsmc_ecc4_ooblayout_ecc(struct mtd_info *mtd, int section,
215 struct mtd_oob_region *oobregion)
216{
217 struct nand_chip *chip = mtd_to_nand(mtd);
218
219 if (section >= chip->ecc.steps)
220 return -ERANGE;
221
222 oobregion->length = chip->ecc.bytes;
223
224 if (!section && mtd->writesize <= 512)
225 oobregion->offset = 0;
226 else
227 oobregion->offset = (section * 16) + 2;
228
229 return 0;
230}
231
232static int fsmc_ecc4_ooblayout_free(struct mtd_info *mtd, int section,
233 struct mtd_oob_region *oobregion)
234{
235 struct nand_chip *chip = mtd_to_nand(mtd);
236
237 if (section >= chip->ecc.steps)
238 return -ERANGE;
239
240 oobregion->offset = (section * 16) + 15;
241
242 if (section < chip->ecc.steps - 1)
243 oobregion->length = 3;
244 else
245 oobregion->length = mtd->oobsize - oobregion->offset;
246
247 return 0;
248}
249
250static const struct mtd_ooblayout_ops fsmc_ecc4_ooblayout_ops = {
251 .ecc = fsmc_ecc4_ooblayout_ecc,
252 .free = fsmc_ecc4_ooblayout_free,
253};
254
Boris BREZILLON277af422015-12-10 08:59:46 +0100255static inline struct fsmc_nand_data *mtd_to_fsmc(struct mtd_info *mtd)
256{
Boris BREZILLONbdf3a552015-12-10 09:00:05 +0100257 return container_of(mtd_to_nand(mtd), struct fsmc_nand_data, nand);
Boris BREZILLON277af422015-12-10 08:59:46 +0100258}
259
Linus Walleij6c009ab2010-09-13 00:35:22 +0200260/*
261 * fsmc_cmd_ctrl - For facilitaing Hardware access
262 * This routine allows hardware specific access to control-lines(ALE,CLE)
263 */
264static void fsmc_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
265{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100266 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON277af422015-12-10 08:59:46 +0100267 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar605add72012-10-09 16:14:43 +0530268 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200269 unsigned int bank = host->bank;
270
271 if (ctrl & NAND_CTRL_CHANGE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530272 u32 pc;
273
Linus Walleij6c009ab2010-09-13 00:35:22 +0200274 if (ctrl & NAND_CLE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530275 this->IO_ADDR_R = host->cmd_va;
276 this->IO_ADDR_W = host->cmd_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200277 } else if (ctrl & NAND_ALE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530278 this->IO_ADDR_R = host->addr_va;
279 this->IO_ADDR_W = host->addr_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200280 } else {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530281 this->IO_ADDR_R = host->data_va;
282 this->IO_ADDR_W = host->data_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200283 }
284
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530285 pc = readl(FSMC_NAND_REG(regs, bank, PC));
286 if (ctrl & NAND_NCE)
287 pc |= FSMC_ENABLE;
288 else
289 pc &= ~FSMC_ENABLE;
Vipin Kumara4742d52012-10-09 16:14:50 +0530290 writel_relaxed(pc, FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200291 }
292
293 mb();
294
295 if (cmd != NAND_CMD_NONE)
Vipin Kumara4742d52012-10-09 16:14:50 +0530296 writeb_relaxed(cmd, this->IO_ADDR_W);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200297}
298
299/*
300 * fsmc_nand_setup - FSMC (Flexible Static Memory Controller) init routine
301 *
302 * This routine initializes timing parameters related to NAND memory access in
303 * FSMC registers
304 */
Thomas Petazzoni6335b502017-04-29 10:52:34 +0200305static void fsmc_nand_setup(struct fsmc_nand_data *host,
306 struct fsmc_nand_timings *timings)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200307{
308 uint32_t value = FSMC_DEVTYPE_NAND | FSMC_ENABLE | FSMC_WAITON;
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530309 uint32_t tclr, tar, thiz, thold, twait, tset;
Thomas Petazzoni6335b502017-04-29 10:52:34 +0200310 unsigned int bank = host->bank;
311 void __iomem *regs = host->regs_va;
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530312 struct fsmc_nand_timings *tims;
313 struct fsmc_nand_timings default_timings = {
314 .tclr = FSMC_TCLR_1,
315 .tar = FSMC_TAR_1,
316 .thiz = FSMC_THIZ_1,
317 .thold = FSMC_THOLD_4,
318 .twait = FSMC_TWAIT_6,
319 .tset = FSMC_TSET_0,
320 };
321
322 if (timings)
Thomas Petazzoni6335b502017-04-29 10:52:34 +0200323 tims = host->dev_timings;
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530324 else
325 tims = &default_timings;
326
327 tclr = (tims->tclr & FSMC_TCLR_MASK) << FSMC_TCLR_SHIFT;
328 tar = (tims->tar & FSMC_TAR_MASK) << FSMC_TAR_SHIFT;
329 thiz = (tims->thiz & FSMC_THIZ_MASK) << FSMC_THIZ_SHIFT;
330 thold = (tims->thold & FSMC_THOLD_MASK) << FSMC_THOLD_SHIFT;
331 twait = (tims->twait & FSMC_TWAIT_MASK) << FSMC_TWAIT_SHIFT;
332 tset = (tims->tset & FSMC_TSET_MASK) << FSMC_TSET_SHIFT;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200333
Thomas Petazzoni6335b502017-04-29 10:52:34 +0200334 if (host->nand.options & NAND_BUSWIDTH_16)
Vipin Kumara4742d52012-10-09 16:14:50 +0530335 writel_relaxed(value | FSMC_DEVWID_16,
336 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200337 else
Vipin Kumara4742d52012-10-09 16:14:50 +0530338 writel_relaxed(value | FSMC_DEVWID_8,
339 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200340
Vipin Kumara4742d52012-10-09 16:14:50 +0530341 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) | tclr | tar,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530342 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530343 writel_relaxed(thiz | thold | twait | tset,
344 FSMC_NAND_REG(regs, bank, COMM));
345 writel_relaxed(thiz | thold | twait | tset,
346 FSMC_NAND_REG(regs, bank, ATTRIB));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200347}
348
Thomas Petazzonid9fb0792017-04-29 10:52:35 +0200349static int fsmc_calc_timings(struct fsmc_nand_data *host,
350 const struct nand_sdr_timings *sdrt,
351 struct fsmc_nand_timings *tims)
352{
353 unsigned long hclk = clk_get_rate(host->clk);
354 unsigned long hclkn = NSEC_PER_SEC / hclk;
355 uint32_t thiz, thold, twait, tset;
356
357 if (sdrt->tRC_min < 30000)
358 return -EOPNOTSUPP;
359
360 tims->tar = DIV_ROUND_UP(sdrt->tAR_min / 1000, hclkn) - 1;
361 if (tims->tar > FSMC_TAR_MASK)
362 tims->tar = FSMC_TAR_MASK;
363 tims->tclr = DIV_ROUND_UP(sdrt->tCLR_min / 1000, hclkn) - 1;
364 if (tims->tclr > FSMC_TCLR_MASK)
365 tims->tclr = FSMC_TCLR_MASK;
366
367 thiz = sdrt->tCS_min - sdrt->tWP_min;
368 tims->thiz = DIV_ROUND_UP(thiz / 1000, hclkn);
369
370 thold = sdrt->tDH_min;
371 if (thold < sdrt->tCH_min)
372 thold = sdrt->tCH_min;
373 if (thold < sdrt->tCLH_min)
374 thold = sdrt->tCLH_min;
375 if (thold < sdrt->tWH_min)
376 thold = sdrt->tWH_min;
377 if (thold < sdrt->tALH_min)
378 thold = sdrt->tALH_min;
379 if (thold < sdrt->tREH_min)
380 thold = sdrt->tREH_min;
381 tims->thold = DIV_ROUND_UP(thold / 1000, hclkn);
382 if (tims->thold == 0)
383 tims->thold = 1;
384 else if (tims->thold > FSMC_THOLD_MASK)
385 tims->thold = FSMC_THOLD_MASK;
386
387 twait = max(sdrt->tRP_min, sdrt->tWP_min);
388 tims->twait = DIV_ROUND_UP(twait / 1000, hclkn) - 1;
389 if (tims->twait == 0)
390 tims->twait = 1;
391 else if (tims->twait > FSMC_TWAIT_MASK)
392 tims->twait = FSMC_TWAIT_MASK;
393
394 tset = max(sdrt->tCS_min - sdrt->tWP_min,
395 sdrt->tCEA_max - sdrt->tREA_max);
396 tims->tset = DIV_ROUND_UP(tset / 1000, hclkn) - 1;
397 if (tims->tset == 0)
398 tims->tset = 1;
399 else if (tims->tset > FSMC_TSET_MASK)
400 tims->tset = FSMC_TSET_MASK;
401
402 return 0;
403}
404
405static int fsmc_setup_data_interface(struct mtd_info *mtd,
406 const struct nand_data_interface *conf,
407 bool check_only)
408{
409 struct nand_chip *nand = mtd_to_nand(mtd);
410 struct fsmc_nand_data *host = nand_get_controller_data(nand);
411 struct fsmc_nand_timings tims;
412 const struct nand_sdr_timings *sdrt;
413 int ret;
414
415 sdrt = nand_get_sdr_timings(conf);
416 if (IS_ERR(sdrt))
417 return PTR_ERR(sdrt);
418
419 ret = fsmc_calc_timings(host, sdrt, &tims);
420 if (ret)
421 return ret;
422
423 if (check_only)
424 return 0;
425
426 fsmc_nand_setup(host, &tims);
427
428 return 0;
429}
430
Linus Walleij6c009ab2010-09-13 00:35:22 +0200431/*
432 * fsmc_enable_hwecc - Enables Hardware ECC through FSMC registers
433 */
434static void fsmc_enable_hwecc(struct mtd_info *mtd, int mode)
435{
Boris BREZILLON277af422015-12-10 08:59:46 +0100436 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530437 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200438 uint32_t bank = host->bank;
439
Vipin Kumara4742d52012-10-09 16:14:50 +0530440 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) & ~FSMC_ECCPLEN_256,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530441 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530442 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) & ~FSMC_ECCEN,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530443 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530444 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) | FSMC_ECCEN,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530445 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200446}
447
448/*
449 * fsmc_read_hwecc_ecc4 - Hardware ECC calculator for ecc4 option supported by
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300450 * FSMC. ECC is 13 bytes for 512 bytes of data (supports error correction up to
Linus Walleij6c009ab2010-09-13 00:35:22 +0200451 * max of 8-bits)
452 */
453static int fsmc_read_hwecc_ecc4(struct mtd_info *mtd, const uint8_t *data,
454 uint8_t *ecc)
455{
Boris BREZILLON277af422015-12-10 08:59:46 +0100456 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530457 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200458 uint32_t bank = host->bank;
459 uint32_t ecc_tmp;
460 unsigned long deadline = jiffies + FSMC_BUSY_WAIT_TIMEOUT;
461
462 do {
Vipin Kumara4742d52012-10-09 16:14:50 +0530463 if (readl_relaxed(FSMC_NAND_REG(regs, bank, STS)) & FSMC_CODE_RDY)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200464 break;
465 else
466 cond_resched();
467 } while (!time_after_eq(jiffies, deadline));
468
Vipin Kumar712c4ad2012-03-14 11:47:16 +0530469 if (time_after_eq(jiffies, deadline)) {
470 dev_err(host->dev, "calculate ecc timed out\n");
471 return -ETIMEDOUT;
472 }
473
Vipin Kumara4742d52012-10-09 16:14:50 +0530474 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200475 ecc[0] = (uint8_t) (ecc_tmp >> 0);
476 ecc[1] = (uint8_t) (ecc_tmp >> 8);
477 ecc[2] = (uint8_t) (ecc_tmp >> 16);
478 ecc[3] = (uint8_t) (ecc_tmp >> 24);
479
Vipin Kumara4742d52012-10-09 16:14:50 +0530480 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC2));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200481 ecc[4] = (uint8_t) (ecc_tmp >> 0);
482 ecc[5] = (uint8_t) (ecc_tmp >> 8);
483 ecc[6] = (uint8_t) (ecc_tmp >> 16);
484 ecc[7] = (uint8_t) (ecc_tmp >> 24);
485
Vipin Kumara4742d52012-10-09 16:14:50 +0530486 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC3));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200487 ecc[8] = (uint8_t) (ecc_tmp >> 0);
488 ecc[9] = (uint8_t) (ecc_tmp >> 8);
489 ecc[10] = (uint8_t) (ecc_tmp >> 16);
490 ecc[11] = (uint8_t) (ecc_tmp >> 24);
491
Vipin Kumara4742d52012-10-09 16:14:50 +0530492 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, STS));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200493 ecc[12] = (uint8_t) (ecc_tmp >> 16);
494
495 return 0;
496}
497
498/*
499 * fsmc_read_hwecc_ecc1 - Hardware ECC calculator for ecc1 option supported by
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300500 * FSMC. ECC is 3 bytes for 512 bytes of data (supports error correction up to
Linus Walleij6c009ab2010-09-13 00:35:22 +0200501 * max of 1-bit)
502 */
503static int fsmc_read_hwecc_ecc1(struct mtd_info *mtd, const uint8_t *data,
504 uint8_t *ecc)
505{
Boris BREZILLON277af422015-12-10 08:59:46 +0100506 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530507 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200508 uint32_t bank = host->bank;
509 uint32_t ecc_tmp;
510
Vipin Kumara4742d52012-10-09 16:14:50 +0530511 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200512 ecc[0] = (uint8_t) (ecc_tmp >> 0);
513 ecc[1] = (uint8_t) (ecc_tmp >> 8);
514 ecc[2] = (uint8_t) (ecc_tmp >> 16);
515
516 return 0;
517}
518
Vipin Kumar519300c2012-03-07 17:00:49 +0530519/* Count the number of 0's in buff upto a max of max_bits */
520static int count_written_bits(uint8_t *buff, int size, int max_bits)
521{
522 int k, written_bits = 0;
523
524 for (k = 0; k < size; k++) {
525 written_bits += hweight8(~buff[k]);
526 if (written_bits > max_bits)
527 break;
528 }
529
530 return written_bits;
531}
532
Vipin Kumar4774fb02012-03-14 11:47:18 +0530533static void dma_complete(void *param)
534{
535 struct fsmc_nand_data *host = param;
536
537 complete(&host->dma_access_complete);
538}
539
540static int dma_xfer(struct fsmc_nand_data *host, void *buffer, int len,
541 enum dma_data_direction direction)
542{
543 struct dma_chan *chan;
544 struct dma_device *dma_dev;
545 struct dma_async_tx_descriptor *tx;
546 dma_addr_t dma_dst, dma_src, dma_addr;
547 dma_cookie_t cookie;
548 unsigned long flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
549 int ret;
Nicholas Mc Guire818a45b2015-03-13 07:54:46 -0400550 unsigned long time_left;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530551
552 if (direction == DMA_TO_DEVICE)
553 chan = host->write_dma_chan;
554 else if (direction == DMA_FROM_DEVICE)
555 chan = host->read_dma_chan;
556 else
557 return -EINVAL;
558
559 dma_dev = chan->device;
560 dma_addr = dma_map_single(dma_dev->dev, buffer, len, direction);
561
562 if (direction == DMA_TO_DEVICE) {
563 dma_src = dma_addr;
564 dma_dst = host->data_pa;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530565 } else {
566 dma_src = host->data_pa;
567 dma_dst = dma_addr;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530568 }
569
570 tx = dma_dev->device_prep_dma_memcpy(chan, dma_dst, dma_src,
571 len, flags);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530572 if (!tx) {
573 dev_err(host->dev, "device_prep_dma_memcpy error\n");
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000574 ret = -EIO;
575 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530576 }
577
578 tx->callback = dma_complete;
579 tx->callback_param = host;
580 cookie = tx->tx_submit(tx);
581
582 ret = dma_submit_error(cookie);
583 if (ret) {
584 dev_err(host->dev, "dma_submit_error %d\n", cookie);
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000585 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530586 }
587
588 dma_async_issue_pending(chan);
589
Nicholas Mc Guire818a45b2015-03-13 07:54:46 -0400590 time_left =
Vipin Kumar928aa2a2012-10-09 16:14:48 +0530591 wait_for_completion_timeout(&host->dma_access_complete,
Vipin Kumar4774fb02012-03-14 11:47:18 +0530592 msecs_to_jiffies(3000));
Nicholas Mc Guire818a45b2015-03-13 07:54:46 -0400593 if (time_left == 0) {
Vinod Koulb177ea32014-10-11 21:10:32 +0530594 dmaengine_terminate_all(chan);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530595 dev_err(host->dev, "wait_for_completion_timeout\n");
Nicholas Mc Guire0bda3e12015-03-13 07:54:45 -0400596 ret = -ETIMEDOUT;
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000597 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530598 }
599
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000600 ret = 0;
601
602unmap_dma:
603 dma_unmap_single(dma_dev->dev, dma_addr, len, direction);
604
605 return ret;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530606}
607
Linus Walleij6c009ab2010-09-13 00:35:22 +0200608/*
Vipin Kumar604e7542012-03-14 11:47:17 +0530609 * fsmc_write_buf - write buffer to chip
610 * @mtd: MTD device structure
611 * @buf: data buffer
612 * @len: number of bytes to write
613 */
614static void fsmc_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
615{
616 int i;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100617 struct nand_chip *chip = mtd_to_nand(mtd);
Vipin Kumar604e7542012-03-14 11:47:17 +0530618
619 if (IS_ALIGNED((uint32_t)buf, sizeof(uint32_t)) &&
620 IS_ALIGNED(len, sizeof(uint32_t))) {
621 uint32_t *p = (uint32_t *)buf;
622 len = len >> 2;
623 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530624 writel_relaxed(p[i], chip->IO_ADDR_W);
Vipin Kumar604e7542012-03-14 11:47:17 +0530625 } else {
626 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530627 writeb_relaxed(buf[i], chip->IO_ADDR_W);
Vipin Kumar604e7542012-03-14 11:47:17 +0530628 }
629}
630
631/*
632 * fsmc_read_buf - read chip data into buffer
633 * @mtd: MTD device structure
634 * @buf: buffer to store date
635 * @len: number of bytes to read
636 */
637static void fsmc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
638{
639 int i;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100640 struct nand_chip *chip = mtd_to_nand(mtd);
Vipin Kumar604e7542012-03-14 11:47:17 +0530641
642 if (IS_ALIGNED((uint32_t)buf, sizeof(uint32_t)) &&
643 IS_ALIGNED(len, sizeof(uint32_t))) {
644 uint32_t *p = (uint32_t *)buf;
645 len = len >> 2;
646 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530647 p[i] = readl_relaxed(chip->IO_ADDR_R);
Vipin Kumar604e7542012-03-14 11:47:17 +0530648 } else {
649 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530650 buf[i] = readb_relaxed(chip->IO_ADDR_R);
Vipin Kumar604e7542012-03-14 11:47:17 +0530651 }
652}
653
654/*
Vipin Kumar4774fb02012-03-14 11:47:18 +0530655 * fsmc_read_buf_dma - read chip data into buffer
656 * @mtd: MTD device structure
657 * @buf: buffer to store date
658 * @len: number of bytes to read
659 */
660static void fsmc_read_buf_dma(struct mtd_info *mtd, uint8_t *buf, int len)
661{
Boris BREZILLON277af422015-12-10 08:59:46 +0100662 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530663
Vipin Kumar4774fb02012-03-14 11:47:18 +0530664 dma_xfer(host, buf, len, DMA_FROM_DEVICE);
665}
666
667/*
668 * fsmc_write_buf_dma - write buffer to chip
669 * @mtd: MTD device structure
670 * @buf: data buffer
671 * @len: number of bytes to write
672 */
673static void fsmc_write_buf_dma(struct mtd_info *mtd, const uint8_t *buf,
674 int len)
675{
Boris BREZILLON277af422015-12-10 08:59:46 +0100676 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530677
Vipin Kumar4774fb02012-03-14 11:47:18 +0530678 dma_xfer(host, (void *)buf, len, DMA_TO_DEVICE);
679}
680
681/*
Linus Walleij6c009ab2010-09-13 00:35:22 +0200682 * fsmc_read_page_hwecc
683 * @mtd: mtd info structure
684 * @chip: nand chip info structure
685 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -0700686 * @oob_required: caller expects OOB data read to chip->oob_poi
Linus Walleij6c009ab2010-09-13 00:35:22 +0200687 * @page: page number to read
688 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300689 * This routine is needed for fsmc version 8 as reading from NAND chip has to be
Linus Walleij6c009ab2010-09-13 00:35:22 +0200690 * performed in a strict sequence as follows:
691 * data(512 byte) -> ecc(13 byte)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300692 * After this read, fsmc hardware generates and reports error data bits(up to a
Linus Walleij6c009ab2010-09-13 00:35:22 +0200693 * max of 8 bits)
694 */
695static int fsmc_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700696 uint8_t *buf, int oob_required, int page)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200697{
Linus Walleij6c009ab2010-09-13 00:35:22 +0200698 int i, j, s, stat, eccsize = chip->ecc.size;
699 int eccbytes = chip->ecc.bytes;
700 int eccsteps = chip->ecc.steps;
701 uint8_t *p = buf;
702 uint8_t *ecc_calc = chip->buffers->ecccalc;
703 uint8_t *ecc_code = chip->buffers->ecccode;
704 int off, len, group = 0;
705 /*
706 * ecc_oob is intentionally taken as uint16_t. In 16bit devices, we
707 * end up reading 14 bytes (7 words) from oob. The local array is
708 * to maintain word alignment
709 */
710 uint16_t ecc_oob[7];
711 uint8_t *oob = (uint8_t *)&ecc_oob[0];
Mike Dunn3f91e942012-04-25 12:06:09 -0700712 unsigned int max_bitflips = 0;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200713
714 for (i = 0, s = 0; s < eccsteps; s++, i += eccbytes, p += eccsize) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200715 chip->cmdfunc(mtd, NAND_CMD_READ0, s * eccsize, page);
716 chip->ecc.hwctl(mtd, NAND_ECC_READ);
717 chip->read_buf(mtd, p, eccsize);
718
719 for (j = 0; j < eccbytes;) {
Boris Brezillon04a123a2016-02-09 15:01:21 +0100720 struct mtd_oob_region oobregion;
721 int ret;
722
723 ret = mtd_ooblayout_ecc(mtd, group++, &oobregion);
724 if (ret)
725 return ret;
726
727 off = oobregion.offset;
728 len = oobregion.length;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200729
730 /*
Vipin Kumar4cbe1bf02012-03-14 11:47:09 +0530731 * length is intentionally kept a higher multiple of 2
732 * to read at least 13 bytes even in case of 16 bit NAND
733 * devices
734 */
Vipin Kumaraea686b2012-03-14 11:47:10 +0530735 if (chip->options & NAND_BUSWIDTH_16)
736 len = roundup(len, 2);
737
Linus Walleij6c009ab2010-09-13 00:35:22 +0200738 chip->cmdfunc(mtd, NAND_CMD_READOOB, off, page);
739 chip->read_buf(mtd, oob + j, len);
740 j += len;
741 }
742
Vipin Kumar519300c2012-03-07 17:00:49 +0530743 memcpy(&ecc_code[i], oob, chip->ecc.bytes);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200744 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
745
746 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -0700747 if (stat < 0) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200748 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700749 } else {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200750 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -0700751 max_bitflips = max_t(unsigned int, max_bitflips, stat);
752 }
Linus Walleij6c009ab2010-09-13 00:35:22 +0200753 }
754
Mike Dunn3f91e942012-04-25 12:06:09 -0700755 return max_bitflips;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200756}
757
758/*
Armando Visconti753e0132012-03-07 17:00:54 +0530759 * fsmc_bch8_correct_data
Linus Walleij6c009ab2010-09-13 00:35:22 +0200760 * @mtd: mtd info structure
761 * @dat: buffer of read data
762 * @read_ecc: ecc read from device spare area
763 * @calc_ecc: ecc calculated from read data
764 *
765 * calc_ecc is a 104 bit information containing maximum of 8 error
766 * offset informations of 13 bits each in 512 bytes of read data.
767 */
Armando Visconti753e0132012-03-07 17:00:54 +0530768static int fsmc_bch8_correct_data(struct mtd_info *mtd, uint8_t *dat,
Linus Walleij6c009ab2010-09-13 00:35:22 +0200769 uint8_t *read_ecc, uint8_t *calc_ecc)
770{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100771 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON277af422015-12-10 08:59:46 +0100772 struct fsmc_nand_data *host = mtd_to_fsmc(mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530773 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200774 unsigned int bank = host->bank;
Armando Viscontia612c2a2012-03-07 17:00:53 +0530775 uint32_t err_idx[8];
Linus Walleij6c009ab2010-09-13 00:35:22 +0200776 uint32_t num_err, i;
Armando Visconti753e0132012-03-07 17:00:54 +0530777 uint32_t ecc1, ecc2, ecc3, ecc4;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200778
Vipin Kumara4742d52012-10-09 16:14:50 +0530779 num_err = (readl_relaxed(FSMC_NAND_REG(regs, bank, STS)) >> 10) & 0xF;
Vipin Kumar519300c2012-03-07 17:00:49 +0530780
781 /* no bit flipping */
782 if (likely(num_err == 0))
783 return 0;
784
785 /* too many errors */
786 if (unlikely(num_err > 8)) {
787 /*
788 * This is a temporary erase check. A newly erased page read
789 * would result in an ecc error because the oob data is also
790 * erased to FF and the calculated ecc for an FF data is not
791 * FF..FF.
792 * This is a workaround to skip performing correction in case
793 * data is FF..FF
794 *
795 * Logic:
796 * For every page, each bit written as 0 is counted until these
797 * number of bits are greater than 8 (the maximum correction
798 * capability of FSMC for each 512 + 13 bytes)
799 */
800
801 int bits_ecc = count_written_bits(read_ecc, chip->ecc.bytes, 8);
802 int bits_data = count_written_bits(dat, chip->ecc.size, 8);
803
804 if ((bits_ecc + bits_data) <= 8) {
805 if (bits_data)
806 memset(dat, 0xff, chip->ecc.size);
807 return bits_data;
808 }
809
810 return -EBADMSG;
811 }
812
Linus Walleij6c009ab2010-09-13 00:35:22 +0200813 /*
814 * ------------------- calc_ecc[] bit wise -----------|--13 bits--|
815 * |---idx[7]--|--.....-----|---idx[2]--||---idx[1]--||---idx[0]--|
816 *
817 * calc_ecc is a 104 bit information containing maximum of 8 error
818 * offset informations of 13 bits each. calc_ecc is copied into a
819 * uint64_t array and error offset indexes are populated in err_idx
820 * array
821 */
Vipin Kumara4742d52012-10-09 16:14:50 +0530822 ecc1 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
823 ecc2 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC2));
824 ecc3 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC3));
825 ecc4 = readl_relaxed(FSMC_NAND_REG(regs, bank, STS));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200826
Armando Visconti753e0132012-03-07 17:00:54 +0530827 err_idx[0] = (ecc1 >> 0) & 0x1FFF;
828 err_idx[1] = (ecc1 >> 13) & 0x1FFF;
829 err_idx[2] = (((ecc2 >> 0) & 0x7F) << 6) | ((ecc1 >> 26) & 0x3F);
830 err_idx[3] = (ecc2 >> 7) & 0x1FFF;
831 err_idx[4] = (((ecc3 >> 0) & 0x1) << 12) | ((ecc2 >> 20) & 0xFFF);
832 err_idx[5] = (ecc3 >> 1) & 0x1FFF;
833 err_idx[6] = (ecc3 >> 14) & 0x1FFF;
834 err_idx[7] = (((ecc4 >> 16) & 0xFF) << 5) | ((ecc3 >> 27) & 0x1F);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200835
836 i = 0;
837 while (num_err--) {
838 change_bit(0, (unsigned long *)&err_idx[i]);
839 change_bit(1, (unsigned long *)&err_idx[i]);
840
Vipin Kumarb533f8d2012-03-14 11:47:11 +0530841 if (err_idx[i] < chip->ecc.size * 8) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200842 change_bit(err_idx[i], (unsigned long *)dat);
843 i++;
844 }
845 }
846 return i;
847}
848
Vipin Kumar4774fb02012-03-14 11:47:18 +0530849static bool filter(struct dma_chan *chan, void *slave)
850{
851 chan->private = slave;
852 return true;
853}
854
Bill Pemberton06f25512012-11-19 13:23:07 -0500855static int fsmc_nand_probe_config_dt(struct platform_device *pdev,
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100856 struct fsmc_nand_data *host,
857 struct nand_chip *nand)
Stefan Roeseeea62812012-03-16 10:19:31 +0100858{
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100859 struct device_node *np = pdev->dev.of_node;
Stefan Roeseeea62812012-03-16 10:19:31 +0100860 u32 val;
Stefan Roese62b57f42015-03-19 14:34:29 +0100861 int ret;
Stefan Roeseeea62812012-03-16 10:19:31 +0100862
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100863 nand->options = 0;
Thomas Petazzoniee568742017-03-21 11:03:53 +0100864
Stefan Roeseeea62812012-03-16 10:19:31 +0100865 if (!of_property_read_u32(np, "bank-width", &val)) {
866 if (val == 2) {
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100867 nand->options |= NAND_BUSWIDTH_16;
Stefan Roeseeea62812012-03-16 10:19:31 +0100868 } else if (val != 1) {
869 dev_err(&pdev->dev, "invalid bank-width %u\n", val);
870 return -EINVAL;
871 }
872 }
Thomas Petazzoniee568742017-03-21 11:03:53 +0100873
Stefan Roeseeea62812012-03-16 10:19:31 +0100874 if (of_get_property(np, "nand-skip-bbtscan", NULL))
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100875 nand->options |= NAND_SKIP_BBTSCAN;
Stefan Roeseeea62812012-03-16 10:19:31 +0100876
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100877 host->dev_timings = devm_kzalloc(&pdev->dev,
878 sizeof(*host->dev_timings), GFP_KERNEL);
879 if (!host->dev_timings)
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200880 return -ENOMEM;
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100881 ret = of_property_read_u8_array(np, "timings", (u8 *)host->dev_timings,
882 sizeof(*host->dev_timings));
Thomas Petazzonid9fb0792017-04-29 10:52:35 +0200883 if (ret)
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100884 host->dev_timings = NULL;
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200885
886 /* Set default NAND bank to 0 */
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100887 host->bank = 0;
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200888 if (!of_property_read_u32(np, "bank", &val)) {
889 if (val > 3) {
890 dev_err(&pdev->dev, "invalid bank %u\n", val);
891 return -EINVAL;
892 }
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100893 host->bank = val;
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200894 }
Stefan Roeseeea62812012-03-16 10:19:31 +0100895 return 0;
896}
Stefan Roeseeea62812012-03-16 10:19:31 +0100897
Linus Walleij6c009ab2010-09-13 00:35:22 +0200898/*
899 * fsmc_nand_probe - Probe function
900 * @pdev: platform device structure
901 */
902static int __init fsmc_nand_probe(struct platform_device *pdev)
903{
Linus Walleij6c009ab2010-09-13 00:35:22 +0200904 struct fsmc_nand_data *host;
905 struct mtd_info *mtd;
906 struct nand_chip *nand;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200907 struct resource *res;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530908 dma_cap_mask_t mask;
Linus Walleij4ad916b2010-11-29 13:52:06 +0100909 int ret = 0;
Linus Walleij593cd872010-11-29 13:52:19 +0100910 u32 pid;
911 int i;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200912
Linus Walleij6c009ab2010-09-13 00:35:22 +0200913 /* Allocate memory for the device structure (and zero it) */
Vipin Kumar82b9dbe2012-03-14 11:47:15 +0530914 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Jingoo Hand9a21ae2013-12-26 12:16:38 +0900915 if (!host)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200916 return -ENOMEM;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200917
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100918 nand = &host->nand;
919
920 ret = fsmc_nand_probe_config_dt(pdev, host, nand);
921 if (ret)
922 return ret;
923
Linus Walleij6c009ab2010-09-13 00:35:22 +0200924 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_data");
Thierry Redingb0de7742013-01-21 11:09:12 +0100925 host->data_va = devm_ioremap_resource(&pdev->dev, res);
926 if (IS_ERR(host->data_va))
927 return PTR_ERR(host->data_va);
Stefan Roesecbf29b82015-10-02 12:40:20 +0200928
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200929 host->data_pa = (dma_addr_t)res->start;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200930
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200931 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_addr");
Thierry Redingb0de7742013-01-21 11:09:12 +0100932 host->addr_va = devm_ioremap_resource(&pdev->dev, res);
933 if (IS_ERR(host->addr_va))
934 return PTR_ERR(host->addr_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200935
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200936 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_cmd");
Thierry Redingb0de7742013-01-21 11:09:12 +0100937 host->cmd_va = devm_ioremap_resource(&pdev->dev, res);
938 if (IS_ERR(host->cmd_va))
939 return PTR_ERR(host->cmd_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200940
941 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "fsmc_regs");
Thierry Redingb0de7742013-01-21 11:09:12 +0100942 host->regs_va = devm_ioremap_resource(&pdev->dev, res);
943 if (IS_ERR(host->regs_va))
944 return PTR_ERR(host->regs_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200945
Thomas Petazzonifb8ed2c2017-03-21 11:04:03 +0100946 host->clk = devm_clk_get(&pdev->dev, NULL);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200947 if (IS_ERR(host->clk)) {
948 dev_err(&pdev->dev, "failed to fetch block clock\n");
Vipin Kumar82b9dbe2012-03-14 11:47:15 +0530949 return PTR_ERR(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200950 }
951
Viresh Kumare25da1c2012-04-17 17:07:57 +0530952 ret = clk_prepare_enable(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200953 if (ret)
Thomas Petazzonifb8ed2c2017-03-21 11:04:03 +0100954 return ret;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200955
Linus Walleij593cd872010-11-29 13:52:19 +0100956 /*
957 * This device ID is actually a common AMBA ID as used on the
958 * AMBA PrimeCell bus. However it is not a PrimeCell.
959 */
960 for (pid = 0, i = 0; i < 4; i++)
961 pid |= (readl(host->regs_va + resource_size(res) - 0x20 + 4 * i) & 255) << (i * 8);
962 host->pid = pid;
963 dev_info(&pdev->dev, "FSMC device partno %03x, manufacturer %02x, "
964 "revision %02x, config %02x\n",
965 AMBA_PART_BITS(pid), AMBA_MANF_BITS(pid),
966 AMBA_REV_BITS(pid), AMBA_CONFIG_BITS(pid));
967
Vipin Kumar712c4ad2012-03-14 11:47:16 +0530968 host->dev = &pdev->dev;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530969
970 if (host->mode == USE_DMA_ACCESS)
971 init_completion(&host->dma_access_complete);
972
Linus Walleij6c009ab2010-09-13 00:35:22 +0200973 /* Link all private pointers */
Boris BREZILLONbdf3a552015-12-10 09:00:05 +0100974 mtd = nand_to_mtd(&host->nand);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100975 nand_set_controller_data(nand, host);
Thomas Petazzonia1b1e1d2017-03-21 11:04:02 +0100976 nand_set_flash_node(nand, pdev->dev.of_node);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200977
Boris BREZILLONbdf3a552015-12-10 09:00:05 +0100978 mtd->dev.parent = &pdev->dev;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200979 nand->IO_ADDR_R = host->data_va;
980 nand->IO_ADDR_W = host->data_va;
981 nand->cmd_ctrl = fsmc_cmd_ctrl;
982 nand->chip_delay = 30;
983
Stefan Roesee278fc72015-10-19 08:40:13 +0200984 /*
985 * Setup default ECC mode. nand_dt_init() called from nand_scan_ident()
986 * can overwrite this value if the DT provides a different value.
987 */
Linus Walleij6c009ab2010-09-13 00:35:22 +0200988 nand->ecc.mode = NAND_ECC_HW;
989 nand->ecc.hwctl = fsmc_enable_hwecc;
990 nand->ecc.size = 512;
Vipin Kumar467e6e72012-03-14 11:47:12 +0530991 nand->badblockbits = 7;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200992
Vipin Kumar4774fb02012-03-14 11:47:18 +0530993 switch (host->mode) {
994 case USE_DMA_ACCESS:
995 dma_cap_zero(mask);
996 dma_cap_set(DMA_MEMCPY, mask);
Thomas Petazzonifeb1e572017-03-21 11:03:59 +0100997 host->read_dma_chan = dma_request_channel(mask, filter, NULL);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530998 if (!host->read_dma_chan) {
999 dev_err(&pdev->dev, "Unable to get read dma channel\n");
1000 goto err_req_read_chnl;
1001 }
Thomas Petazzonifeb1e572017-03-21 11:03:59 +01001002 host->write_dma_chan = dma_request_channel(mask, filter, NULL);
Vipin Kumar4774fb02012-03-14 11:47:18 +05301003 if (!host->write_dma_chan) {
1004 dev_err(&pdev->dev, "Unable to get write dma channel\n");
1005 goto err_req_write_chnl;
1006 }
1007 nand->read_buf = fsmc_read_buf_dma;
1008 nand->write_buf = fsmc_write_buf_dma;
1009 break;
1010
1011 default:
1012 case USE_WORD_ACCESS:
Vipin Kumar604e7542012-03-14 11:47:17 +05301013 nand->read_buf = fsmc_read_buf;
1014 nand->write_buf = fsmc_write_buf;
Vipin Kumar4774fb02012-03-14 11:47:18 +05301015 break;
Vipin Kumar604e7542012-03-14 11:47:17 +05301016 }
1017
Thomas Petazzonid9fb0792017-04-29 10:52:35 +02001018 if (host->dev_timings)
1019 fsmc_nand_setup(host, host->dev_timings);
1020 else
1021 nand->setup_data_interface = fsmc_setup_data_interface;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001022
Linus Walleij593cd872010-11-29 13:52:19 +01001023 if (AMBA_REV_BITS(host->pid) >= 8) {
Linus Walleij6c009ab2010-09-13 00:35:22 +02001024 nand->ecc.read_page = fsmc_read_page_hwecc;
1025 nand->ecc.calculate = fsmc_read_hwecc_ecc4;
Armando Visconti753e0132012-03-07 17:00:54 +05301026 nand->ecc.correct = fsmc_bch8_correct_data;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001027 nand->ecc.bytes = 13;
Mike Dunn6a918ba2012-03-11 14:21:11 -07001028 nand->ecc.strength = 8;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001029 }
1030
1031 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001032 * Scan to find existence of the device
Linus Walleij6c009ab2010-09-13 00:35:22 +02001033 */
Masahiro Yamadaad5678e2016-11-04 19:43:00 +09001034 ret = nand_scan_ident(mtd, 1, NULL);
1035 if (ret) {
Linus Walleij6c009ab2010-09-13 00:35:22 +02001036 dev_err(&pdev->dev, "No NAND Device found!\n");
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301037 goto err_scan_ident;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001038 }
1039
Linus Walleij593cd872010-11-29 13:52:19 +01001040 if (AMBA_REV_BITS(host->pid) >= 8) {
Boris BREZILLONbdf3a552015-12-10 09:00:05 +01001041 switch (mtd->oobsize) {
Bhavna Yadave29ee572012-03-07 17:00:50 +05301042 case 16:
Bhavna Yadave29ee572012-03-07 17:00:50 +05301043 case 64:
Bhavna Yadave29ee572012-03-07 17:00:50 +05301044 case 128:
Armando Visconti0c78e932012-03-07 17:00:55 +05301045 case 224:
Bhavna Yadave29ee572012-03-07 17:00:50 +05301046 case 256:
Bhavna Yadave29ee572012-03-07 17:00:50 +05301047 break;
1048 default:
Jingoo Han67b19a62013-12-26 12:31:25 +09001049 dev_warn(&pdev->dev, "No oob scheme defined for oobsize %d\n",
1050 mtd->oobsize);
Stefan Roese6efadcf2015-10-02 12:40:21 +02001051 ret = -EINVAL;
1052 goto err_probe;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001053 }
Boris Brezillon22b46952016-02-03 20:01:42 +01001054
1055 mtd_set_ooblayout(mtd, &fsmc_ecc4_ooblayout_ops);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001056 } else {
Stefan Roesee278fc72015-10-19 08:40:13 +02001057 switch (nand->ecc.mode) {
1058 case NAND_ECC_HW:
1059 dev_info(&pdev->dev, "Using 1-bit HW ECC scheme\n");
1060 nand->ecc.calculate = fsmc_read_hwecc_ecc1;
1061 nand->ecc.correct = nand_correct_data;
1062 nand->ecc.bytes = 3;
1063 nand->ecc.strength = 1;
Bhavna Yadave29ee572012-03-07 17:00:50 +05301064 break;
Stefan Roesee278fc72015-10-19 08:40:13 +02001065
Rafał Miłeckief296dc2016-04-17 22:53:04 +02001066 case NAND_ECC_SOFT:
Rafał Miłeckief296dc2016-04-17 22:53:04 +02001067 if (nand->ecc.algo == NAND_ECC_BCH) {
1068 dev_info(&pdev->dev, "Using 4-bit SW BCH ECC scheme\n");
1069 break;
1070 }
Stefan Roesee278fc72015-10-19 08:40:13 +02001071
Bhavna Yadave29ee572012-03-07 17:00:50 +05301072 default:
Stefan Roesee278fc72015-10-19 08:40:13 +02001073 dev_err(&pdev->dev, "Unsupported ECC mode!\n");
Stefan Roese6efadcf2015-10-02 12:40:21 +02001074 goto err_probe;
Bhavna Yadave29ee572012-03-07 17:00:50 +05301075 }
Stefan Roesee278fc72015-10-19 08:40:13 +02001076
1077 /*
1078 * Don't set layout for BCH4 SW ECC. This will be
1079 * generated later in nand_bch_init() later.
1080 */
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02001081 if (nand->ecc.mode == NAND_ECC_HW) {
Boris BREZILLONbdf3a552015-12-10 09:00:05 +01001082 switch (mtd->oobsize) {
Stefan Roesee278fc72015-10-19 08:40:13 +02001083 case 16:
Stefan Roesee278fc72015-10-19 08:40:13 +02001084 case 64:
Stefan Roesee278fc72015-10-19 08:40:13 +02001085 case 128:
Boris Brezillon22b46952016-02-03 20:01:42 +01001086 mtd_set_ooblayout(mtd,
1087 &fsmc_ecc1_ooblayout_ops);
Stefan Roesee278fc72015-10-19 08:40:13 +02001088 break;
1089 default:
1090 dev_warn(&pdev->dev,
1091 "No oob scheme defined for oobsize %d\n",
1092 mtd->oobsize);
1093 ret = -EINVAL;
1094 goto err_probe;
1095 }
1096 }
Linus Walleij6c009ab2010-09-13 00:35:22 +02001097 }
1098
1099 /* Second stage of scan to fill MTD data-structures */
Masahiro Yamadaad5678e2016-11-04 19:43:00 +09001100 ret = nand_scan_tail(mtd);
1101 if (ret)
Linus Walleij6c009ab2010-09-13 00:35:22 +02001102 goto err_probe;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001103
Boris BREZILLONbdf3a552015-12-10 09:00:05 +01001104 mtd->name = "nand";
Thomas Petazzoniede29a02017-03-21 11:04:00 +01001105 ret = mtd_device_register(mtd, NULL, 0);
Jamie Iles99335d02011-05-23 10:23:23 +01001106 if (ret)
Linus Walleij6c009ab2010-09-13 00:35:22 +02001107 goto err_probe;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001108
1109 platform_set_drvdata(pdev, host);
1110 dev_info(&pdev->dev, "FSMC NAND driver registration successful\n");
1111 return 0;
1112
1113err_probe:
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301114err_scan_ident:
Vipin Kumar4774fb02012-03-14 11:47:18 +05301115 if (host->mode == USE_DMA_ACCESS)
1116 dma_release_channel(host->write_dma_chan);
1117err_req_write_chnl:
1118 if (host->mode == USE_DMA_ACCESS)
1119 dma_release_channel(host->read_dma_chan);
1120err_req_read_chnl:
Viresh Kumare25da1c2012-04-17 17:07:57 +05301121 clk_disable_unprepare(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001122 return ret;
1123}
1124
1125/*
1126 * Clean up routine
1127 */
1128static int fsmc_nand_remove(struct platform_device *pdev)
1129{
1130 struct fsmc_nand_data *host = platform_get_drvdata(pdev);
1131
Linus Walleij6c009ab2010-09-13 00:35:22 +02001132 if (host) {
Boris BREZILLONbdf3a552015-12-10 09:00:05 +01001133 nand_release(nand_to_mtd(&host->nand));
Vipin Kumar4774fb02012-03-14 11:47:18 +05301134
1135 if (host->mode == USE_DMA_ACCESS) {
1136 dma_release_channel(host->write_dma_chan);
1137 dma_release_channel(host->read_dma_chan);
1138 }
Viresh Kumare25da1c2012-04-17 17:07:57 +05301139 clk_disable_unprepare(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001140 }
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301141
Linus Walleij6c009ab2010-09-13 00:35:22 +02001142 return 0;
1143}
1144
Jingoo Han80ce4dd2013-03-26 15:53:48 +09001145#ifdef CONFIG_PM_SLEEP
Linus Walleij6c009ab2010-09-13 00:35:22 +02001146static int fsmc_nand_suspend(struct device *dev)
1147{
1148 struct fsmc_nand_data *host = dev_get_drvdata(dev);
1149 if (host)
Viresh Kumare25da1c2012-04-17 17:07:57 +05301150 clk_disable_unprepare(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001151 return 0;
1152}
1153
1154static int fsmc_nand_resume(struct device *dev)
1155{
1156 struct fsmc_nand_data *host = dev_get_drvdata(dev);
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301157 if (host) {
Viresh Kumare25da1c2012-04-17 17:07:57 +05301158 clk_prepare_enable(host->clk);
Thomas Petazzonid9fb0792017-04-29 10:52:35 +02001159 if (host->dev_timings)
1160 fsmc_nand_setup(host, host->dev_timings);
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301161 }
Linus Walleij6c009ab2010-09-13 00:35:22 +02001162 return 0;
1163}
Jingoo Han80ce4dd2013-03-26 15:53:48 +09001164#endif
Linus Walleij6c009ab2010-09-13 00:35:22 +02001165
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301166static SIMPLE_DEV_PM_OPS(fsmc_nand_pm_ops, fsmc_nand_suspend, fsmc_nand_resume);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001167
Stefan Roeseeea62812012-03-16 10:19:31 +01001168static const struct of_device_id fsmc_nand_id_table[] = {
1169 { .compatible = "st,spear600-fsmc-nand" },
Linus Walleijba785202013-01-05 22:28:32 +01001170 { .compatible = "stericsson,fsmc-nand" },
Stefan Roeseeea62812012-03-16 10:19:31 +01001171 {}
1172};
1173MODULE_DEVICE_TABLE(of, fsmc_nand_id_table);
Stefan Roeseeea62812012-03-16 10:19:31 +01001174
Linus Walleij6c009ab2010-09-13 00:35:22 +02001175static struct platform_driver fsmc_nand_driver = {
1176 .remove = fsmc_nand_remove,
1177 .driver = {
Linus Walleij6c009ab2010-09-13 00:35:22 +02001178 .name = "fsmc-nand",
Thomas Petazzoni33575b22017-03-21 11:04:05 +01001179 .of_match_table = fsmc_nand_id_table,
Linus Walleij6c009ab2010-09-13 00:35:22 +02001180 .pm = &fsmc_nand_pm_ops,
Linus Walleij6c009ab2010-09-13 00:35:22 +02001181 },
1182};
1183
Jingoo Han307d2a512013-03-05 13:30:36 +09001184module_platform_driver_probe(fsmc_nand_driver, fsmc_nand_probe);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001185
1186MODULE_LICENSE("GPL");
1187MODULE_AUTHOR("Vipin Kumar <vipin.kumar@st.com>, Ashish Priyadarshi");
1188MODULE_DESCRIPTION("NAND driver for SPEAr Platforms");