blob: 4bfeb9929ab2b0f3b7054668230ceaf1646a677f [file] [log] [blame]
Maxime Coqueline37e4592015-05-22 23:03:33 +02001/*
2 * Copyright (C) Maxime Coquelin 2015
3 * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
4 * License terms: GNU General Public License (GPL), version 2
5 *
6 * Inspired by time-efm32.c from Uwe Kleine-Koenig
7 */
8
9#include <linux/kernel.h>
10#include <linux/clocksource.h>
11#include <linux/clockchips.h>
12#include <linux/irq.h>
13#include <linux/interrupt.h>
14#include <linux/of.h>
15#include <linux/of_address.h>
16#include <linux/of_irq.h>
17#include <linux/clk.h>
18#include <linux/reset.h>
19
20#define TIM_CR1 0x00
21#define TIM_DIER 0x0c
22#define TIM_SR 0x10
23#define TIM_EGR 0x14
24#define TIM_PSC 0x28
25#define TIM_ARR 0x2c
26
27#define TIM_CR1_CEN BIT(0)
28#define TIM_CR1_OPM BIT(3)
29#define TIM_CR1_ARPE BIT(7)
30
31#define TIM_DIER_UIE BIT(0)
32
33#define TIM_SR_UIF BIT(0)
34
35#define TIM_EGR_UG BIT(0)
36
37struct stm32_clock_event_ddata {
38 struct clock_event_device evtdev;
39 unsigned periodic_top;
40 void __iomem *base;
41};
42
Viresh Kumar8e8af4c2015-06-18 16:24:50 +053043static int stm32_clock_event_shutdown(struct clock_event_device *evtdev)
Maxime Coqueline37e4592015-05-22 23:03:33 +020044{
45 struct stm32_clock_event_ddata *data =
46 container_of(evtdev, struct stm32_clock_event_ddata, evtdev);
47 void *base = data->base;
48
Viresh Kumar8e8af4c2015-06-18 16:24:50 +053049 writel_relaxed(0, base + TIM_CR1);
50 return 0;
51}
Maxime Coqueline37e4592015-05-22 23:03:33 +020052
Viresh Kumar8e8af4c2015-06-18 16:24:50 +053053static int stm32_clock_event_set_periodic(struct clock_event_device *evtdev)
54{
55 struct stm32_clock_event_ddata *data =
56 container_of(evtdev, struct stm32_clock_event_ddata, evtdev);
57 void *base = data->base;
58
59 writel_relaxed(data->periodic_top, base + TIM_ARR);
60 writel_relaxed(TIM_CR1_ARPE | TIM_CR1_CEN, base + TIM_CR1);
61 return 0;
Maxime Coqueline37e4592015-05-22 23:03:33 +020062}
63
64static int stm32_clock_event_set_next_event(unsigned long evt,
65 struct clock_event_device *evtdev)
66{
67 struct stm32_clock_event_ddata *data =
68 container_of(evtdev, struct stm32_clock_event_ddata, evtdev);
69
70 writel_relaxed(evt, data->base + TIM_ARR);
71 writel_relaxed(TIM_CR1_ARPE | TIM_CR1_OPM | TIM_CR1_CEN,
72 data->base + TIM_CR1);
73
74 return 0;
75}
76
77static irqreturn_t stm32_clock_event_handler(int irq, void *dev_id)
78{
79 struct stm32_clock_event_ddata *data = dev_id;
80
81 writel_relaxed(0, data->base + TIM_SR);
82
83 data->evtdev.event_handler(&data->evtdev);
84
85 return IRQ_HANDLED;
86}
87
88static struct stm32_clock_event_ddata clock_event_ddata = {
89 .evtdev = {
90 .name = "stm32 clockevent",
91 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Viresh Kumar8e8af4c2015-06-18 16:24:50 +053092 .set_state_shutdown = stm32_clock_event_shutdown,
93 .set_state_periodic = stm32_clock_event_set_periodic,
94 .set_state_oneshot = stm32_clock_event_shutdown,
95 .tick_resume = stm32_clock_event_shutdown,
Maxime Coqueline37e4592015-05-22 23:03:33 +020096 .set_next_event = stm32_clock_event_set_next_event,
97 .rating = 200,
98 },
99};
100
Daniel Lezcano38d94c52016-06-06 23:28:17 +0200101static int __init stm32_clockevent_init(struct device_node *np)
Maxime Coqueline37e4592015-05-22 23:03:33 +0200102{
103 struct stm32_clock_event_ddata *data = &clock_event_ddata;
104 struct clk *clk;
105 struct reset_control *rstc;
106 unsigned long rate, max_delta;
107 int irq, ret, bits, prescaler = 1;
108
Daniel Lezcanoe0aeca32018-01-08 14:28:50 +0100109 data = kmemdup(&clock_event_ddata, sizeof(*data), GFP_KERNEL);
110 if (!data)
111 return -ENOMEM;
112
Maxime Coqueline37e4592015-05-22 23:03:33 +0200113 clk = of_clk_get(np, 0);
114 if (IS_ERR(clk)) {
115 ret = PTR_ERR(clk);
116 pr_err("failed to get clock for clockevent (%d)\n", ret);
117 goto err_clk_get;
118 }
119
120 ret = clk_prepare_enable(clk);
121 if (ret) {
122 pr_err("failed to enable timer clock for clockevent (%d)\n",
123 ret);
124 goto err_clk_enable;
125 }
126
127 rate = clk_get_rate(clk);
128
129 rstc = of_reset_control_get(np, NULL);
130 if (!IS_ERR(rstc)) {
131 reset_control_assert(rstc);
132 reset_control_deassert(rstc);
133 }
134
135 data->base = of_iomap(np, 0);
136 if (!data->base) {
Daniel Lezcano38d94c52016-06-06 23:28:17 +0200137 ret = -ENXIO;
Maxime Coqueline37e4592015-05-22 23:03:33 +0200138 pr_err("failed to map registers for clockevent\n");
139 goto err_iomap;
140 }
141
142 irq = irq_of_parse_and_map(np, 0);
143 if (!irq) {
Daniel Lezcano38d94c52016-06-06 23:28:17 +0200144 ret = -EINVAL;
Rob Herring469869d2017-07-18 16:42:53 -0500145 pr_err("%pOF: failed to get irq.\n", np);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200146 goto err_get_irq;
147 }
148
149 /* Detect whether the timer is 16 or 32 bits */
Maxime Coquelind4688bd2015-05-28 07:05:53 +0200150 writel_relaxed(~0U, data->base + TIM_ARR);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200151 max_delta = readl_relaxed(data->base + TIM_ARR);
Maxime Coquelind4688bd2015-05-28 07:05:53 +0200152 if (max_delta == ~0U) {
Maxime Coqueline37e4592015-05-22 23:03:33 +0200153 prescaler = 1;
154 bits = 32;
155 } else {
156 prescaler = 1024;
157 bits = 16;
158 }
159 writel_relaxed(0, data->base + TIM_ARR);
160
161 writel_relaxed(prescaler - 1, data->base + TIM_PSC);
162 writel_relaxed(TIM_EGR_UG, data->base + TIM_EGR);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200163 writel_relaxed(0, data->base + TIM_SR);
Daniel Lezcanoe0aeca32018-01-08 14:28:50 +0100164 writel_relaxed(TIM_DIER_UIE, data->base + TIM_DIER);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200165
166 data->periodic_top = DIV_ROUND_CLOSEST(rate, prescaler * HZ);
167
168 clockevents_config_and_register(&data->evtdev,
169 DIV_ROUND_CLOSEST(rate, prescaler),
170 0x1, max_delta);
171
172 ret = request_irq(irq, stm32_clock_event_handler, IRQF_TIMER,
173 "stm32 clockevent", data);
174 if (ret) {
Rob Herring469869d2017-07-18 16:42:53 -0500175 pr_err("%pOF: failed to request irq.\n", np);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200176 goto err_get_irq;
177 }
178
Rob Herring469869d2017-07-18 16:42:53 -0500179 pr_info("%pOF: STM32 clockevent driver initialized (%d bits)\n",
180 np, bits);
Maxime Coqueline37e4592015-05-22 23:03:33 +0200181
Daniel Lezcano38d94c52016-06-06 23:28:17 +0200182 return ret;
Maxime Coqueline37e4592015-05-22 23:03:33 +0200183
184err_get_irq:
185 iounmap(data->base);
186err_iomap:
187 clk_disable_unprepare(clk);
188err_clk_enable:
189 clk_put(clk);
190err_clk_get:
Daniel Lezcanoe0aeca32018-01-08 14:28:50 +0100191 kfree(data);
Daniel Lezcano38d94c52016-06-06 23:28:17 +0200192 return ret;
Maxime Coqueline37e4592015-05-22 23:03:33 +0200193}
194
Daniel Lezcano17273392017-05-26 16:56:11 +0200195TIMER_OF_DECLARE(stm32, "st,stm32-timer", stm32_clockevent_init);